## Zilog - Z8E00110SSC00TR Datasheet





Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

#### Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

#### Details

| Product Status             | Obsolete                                                   |
|----------------------------|------------------------------------------------------------|
| Core Processor             | Z8                                                         |
| Core Size                  | 8-Bit                                                      |
| Speed                      | 10MHz                                                      |
| Connectivity               | ·                                                          |
| Peripherals                | PWM, WDT                                                   |
| Number of I/O              | 13                                                         |
| Program Memory Size        | 1KB (1K x 8)                                               |
| Program Memory Type        | ОТР                                                        |
| EEPROM Size                | -                                                          |
| RAM Size                   | 64 x 8                                                     |
| Voltage - Supply (Vcc/Vdd) | 3.5V ~ 5.5V                                                |
| Data Converters            | -                                                          |
| Oscillator Type            | Internal                                                   |
| Operating Temperature      | 0°C ~ 70°C (TA)                                            |
| Mounting Type              | Surface Mount                                              |
| Package / Case             | 18-SOIC (0.295", 7.50mm Width)                             |
| Supplier Device Package    | · .                                                        |
| Purchase URL               | https://www.e-xfl.com/product-detail/zilog/z8e00110ssc00tr |
|                            |                                                            |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong



Figure 2. EPROM Programming Mode Block Diagram



Figure 4. 18-Pin DIP/SOIC Pin Identification

## **Standard Mode**

| Pin # | Symbol          | Function             | Direction    |
|-------|-----------------|----------------------|--------------|
| 1–4   | PB1–PB4         | Port B, Pins 1,2,3,4 | Input/Output |
| 5     | RESET           | Reset                | Input        |
| 6-9   | PA7–PA4         | Port A, Pins 7,6,5,4 | Input/Output |
| 10–13 | PA3-PA0         | Port A, Pins 3,2,1,0 | Input/Output |
| 14    | V <sub>CC</sub> | Power Supply         |              |
| 15    | V <sub>SS</sub> | Ground               |              |
| 16    | XTAL2           | Crystal Osc. Clock   | Output       |
| 17    | XTAL1           | Crystal Osc. Clock   | Input        |
| 18    | PB0             | Port B, Pin 0        | Input/Output |





Figure 6. 20-Pin SSOP Pin Identification/EPROM Programming Mode

| EPROM P | rogramming Mode       |                       |              |  |
|---------|-----------------------|-----------------------|--------------|--|
| Pin #   | Symbol                | Function              | Direction    |  |
| 1       | PGM                   | Prog Mode             | Input        |  |
| 2–4     | GND                   | Ground                |              |  |
| 5       | ADCLR/V <sub>PP</sub> | Clear Clk./Prog Volt. | Input        |  |
| 6       | NC                    | No Connection         |              |  |
| 7–10    | D7–D4                 | Data 7,6,5,4          | Input/Output |  |
| 11–14   | D3-D0                 | Data 3,2,1,0          | Input/Output |  |
| 15      | NC                    | No Connection         |              |  |
| 16      | V <sub>DD</sub>       | Power Supply          |              |  |
| 17      | GND                   | Ground                |              |  |
| 18      | NC                    | No Connection         |              |  |
| 19      | XTAL1                 | 1MHz Clock            | Input        |  |
| 20      | ADCLK                 | Address Clock         | Input        |  |

# ABSOLUTE MAXIMUM RATINGS

| Parameter                                               | Min  | Max                | Units | Note |
|---------------------------------------------------------|------|--------------------|-------|------|
| Ambient Temperature under Bias                          | -40  | +105               | С     |      |
| Storage Temperature                                     | -65  | +150               | С     |      |
| Voltage on any Pin with Respect to V <sub>SS</sub>      | -0.6 | +7                 | V     | 1    |
| Voltage on $V_{DD}$ Pin with Respect to $V_{SS}$        | -0.3 | +7                 | V     |      |
| Voltage on RESET Pin with Respect to V <sub>SS</sub>    | -0.6 | V <sub>DD</sub> +1 | V     | 2    |
| Total Power Dissipation                                 |      | 880                | mW    |      |
| Maximum Allowable Current out of V <sub>SS</sub>        |      | 80                 | mA    |      |
| Maximum Allowable Current into V <sub>DD</sub>          |      | 80                 | mA    |      |
| Maximum Allowable Current into an Input Pin             | -600 | +600               | mA    | 3    |
| Maximum Allowable Current into an Open-Drain Pin        | -600 | +600               | mA    | 4    |
| Maximum Allowable Output Current Sunk by Any I/O Pin    |      | 25                 | mA    |      |
| Maximum Allowable Output Current Sourced by Any I/O Pin |      | 25                 | mA    |      |
| Maximum Allowable Output Current Sunk by Port A         |      | 40                 | mA    |      |
| Maximum Allowable Output Current Sourced by Port A      |      | 40                 | mA    |      |
| Maximum Allowable Output Current Sunk by Port B         |      | 40                 | mA    |      |
| Maximum Allowable Output Current Sourced by Port B      |      | 40                 | mA    |      |

Notes:

1. Applies to all pins except the  $\overline{\text{RESET}}$  pin and where otherwise noted.

2. There is no input protection diode from pin to  $V_{\text{DD}}$ .

3. Excludes XTAL pins.

4. Device pin is not at an output Low state.

Stresses greater than those listed under Absolute Maximum Ratings can cause permanent damage to the device. This rating is a stress rating only. Functional operation of the device at any condition above those indicated in the operational sections of these specifications is not implied. Exposure to absolute maximum rating conditions for an extended period can affect device reliability. Total power dissipation should not exceed 880 mW for the package. Power dissipation is calculated as follows:

 $\begin{array}{l} \mbox{Total Power Dissipation} \ = \ V_{DD} \ x \ [I_{DD} \ - \ (sum \ of \ I_{OH})] \\ \ + \ sum \ of \ [(V_{DD} \ - \ V_{OH}) \ x \ I_{OH}] \\ \ + \ sum \ of \ (V_{0L} \ x \ I_{0L}) \end{array}$ 

# DC ELECTRICAL CHARACTERISTICS

| Table 1. | DC | Electrical | Characteristics |
|----------|----|------------|-----------------|
|          | _  |            |                 |

|                     |                              |                              |                      | C to +70°C<br>emperatures |                                |       |                                       |       |
|---------------------|------------------------------|------------------------------|----------------------|---------------------------|--------------------------------|-------|---------------------------------------|-------|
| Sym                 | Parameter                    | V <sub>CC</sub> <sup>1</sup> | Min                  | Мах                       | Typical <sup>2</sup><br>@ 25°C | Units | Conditions                            | Notes |
| V <sub>CH</sub>     | Clock Input High<br>Voltage  | 3.5V                         | 0.7V <sub>CC</sub>   | V <sub>CC</sub> +0.3      | 1.3                            | V     | Driven by External<br>Clock Generator |       |
|                     | -                            | 5.5V                         | 0.7V <sub>CC</sub>   | V <sub>CC</sub> +0.3      | 2.5                            | V     | Driven by External<br>Clock Generator |       |
| V <sub>CL</sub>     | Clock Input Low<br>Voltage   | 3.5V                         | V <sub>SS</sub> -0.3 | 0.2V <sub>CC</sub>        | 0.7                            | V     | Driven by External<br>Clock Generator |       |
|                     |                              | 5.5V                         | V <sub>SS</sub> -0.3 | $0.2V_{CC}$               | 1.5                            | V     | Driven by External<br>Clock Generator |       |
| V <sub>IH</sub>     | Input High Voltage           | 3.5V                         | 0.7V <sub>CC</sub>   | V <sub>CC</sub> +0.3      | 1.3                            | V     |                                       |       |
|                     | 1 0 0                        | 5.5V                         | 0.7V <sub>CC</sub>   | V <sub>CC</sub> +0.3      | 2.5                            | V     |                                       |       |
| V <sub>IL</sub>     | Input Low Voltage            | 3.5V                         | V <sub>SS</sub> -0.3 | 0.2V <sub>CC</sub>        | 0.7                            | V     |                                       |       |
|                     |                              | 5.5V                         | V <sub>SS</sub> -0.3 | 0.2V <sub>CC</sub>        | 1.5                            | V     |                                       |       |
| V <sub>OH</sub>     | Output High Voltage          | 3.5V                         | V <sub>CC</sub> –0.4 |                           | 3.1                            | V     | I <sub>OH</sub> = –2.0 mA             |       |
|                     |                              | 5.5V                         | V <sub>CC</sub> -0.4 |                           | 4.8                            | V     | I <sub>OH</sub> = -2.0 mA             |       |
| V <sub>OL1</sub>    | Output Low Voltage           | 3.5V                         |                      | 0.6                       | 0.2                            | V     | I <sub>OL</sub> = +4.0 mA             |       |
|                     |                              | 5.5V                         |                      | 0.4                       | 0.1                            | V     | I <sub>OL</sub> = +4.0 mA             |       |
| V <sub>OL2</sub>    | Output Low Voltage           | 3.5V                         |                      | 1.2                       | 0.5                            | V     | I <sub>OL</sub> = +6 mA               |       |
|                     |                              | 5.5V                         |                      | 1.2                       | 0.5                            | V     | I <sub>OL</sub> = +12 mA              |       |
| V <sub>RH</sub>     | Reset Input High             | 3.5V                         | $0.5V_{CC}$          | V <sub>CC</sub>           | 1.1                            | V     |                                       |       |
|                     | Voltage                      | 5.5V                         | $0.5V_{CC}$          | V <sub>CC</sub>           | 2.2                            | V     |                                       |       |
| V <sub>RL</sub>     | Reset Input Low              | 3.5V                         | V <sub>SS</sub> –0.3 | $0.2V_{CC}$               | 0.9                            | V     |                                       |       |
|                     | Voltage                      | 5.5V                         | V <sub>SS</sub> -0.3 | 0.2V <sub>CC</sub>        | 1.4                            | V     |                                       |       |
| V <sub>OFFSET</sub> | Comparator Input             | 3.5V                         |                      | 25.0                      | 10.0                           | mV    |                                       |       |
|                     | Offset Voltage               | 5.5V                         |                      | 25.0                      | 10.0                           | mV    |                                       |       |
| I <sub>IL</sub>     | Input Leakage                | 3.5V                         | -1.0                 | 2.0                       | 0.064                          | mA    | $V_{IN}$ = 0V, $V_{CC}$               |       |
|                     |                              | 5.5V                         | -1.0                 | 2.0                       | 0.064                          | mA    | $V_{IN}$ = 0V, $V_{CC}$               |       |
| I <sub>OL</sub>     | Output Leakage               | 3.5V                         | -1.0                 | 2.0                       | 0.114                          | μA    | $V_{IN} = 0V, V_{CC}$                 |       |
|                     |                              | 5.5V                         | -1.0                 | 2.0                       | 0.114                          | μA    | $V_{IN}$ = 0V, $V_{CC}$               |       |
| V <sub>ICR</sub>    | Comparator Input             | 3.5V                         | V <sub>SS</sub> -0.3 | V <sub>CC</sub> -1.0      |                                | V     |                                       | 3     |
|                     | Common Mode<br>Voltage Range | 5.5V                         | V <sub>SS</sub> -0.3 | V <sub>CC</sub> -1.0      |                                | V     |                                       | 3     |
| I <sub>IR</sub>     | Reset Input Current          | 3.5V                         | -10                  | -60                       | -30                            | μA    |                                       |       |
|                     |                              | 5.5V                         | -20                  | –180                      | -100                           | μA    |                                       |       |
|                     |                              |                              |                      |                           |                                |       |                                       |       |

|                  |                 |                              | - / | C to +70°C<br>emperatures | 2                              |       |                                                             |       |
|------------------|-----------------|------------------------------|-----|---------------------------|--------------------------------|-------|-------------------------------------------------------------|-------|
| Sym              | Parameter       | V <sub>CC</sub> <sup>1</sup> | Min | Мах                       | Typical <sup>2</sup><br>@ 25°C | Units | Conditions                                                  | Notes |
| I <sub>CC</sub>  | Supply Current  | 3.5V                         |     | 2.5                       | 2.0                            | mA    | @ 10 MHz                                                    | 4,5   |
|                  |                 | 5.5V                         |     | 6.0                       | 3.5                            | mA    | @ 10 MHz                                                    | 4,5   |
| I <sub>CC1</sub> | Standby Current | 3.5V                         |     | 2.0                       | 1.0                            | mA    | HALT Mode V <sub>IN</sub> = 0V,<br>V <sub>CC</sub> @ 10 MHz | 4,5   |
|                  |                 | 5.5V                         |     | 4.0                       | 2.5                            | mA    | HALT Mode V <sub>IN</sub> = 0V,<br>V <sub>CC</sub> @ 10 MHz | 4,5   |
| I <sub>CC2</sub> | Standby Current | 3.5V                         |     | 500                       | 150                            | nA    | STOP Mode $V_{IN}$ = 0V,<br>$V_{CC}$                        | 6     |

## Table 1. DC Electrical Characteristics (Continued)

#### Notes:

1. The V<sub>CC</sub> voltage specification of 3.5V guarantees 3.5V and the V<sub>CC</sub> voltage specification of 5.5 V guarantees 5.0 V  $\pm$ 0.5 V. 2. Typical values are measured at V<sub>CC</sub> = 3.3V and V<sub>CC</sub> = 5.0V; V<sub>SS</sub> = 0V = GND. 3. For analog comparator input when analog comparator is enabled.

4. All outputs unloaded and all inputs are at  $V_{CC} \mbox{ or } V_{SS}$  level.

5. CL1 = CL2 = 22 pF.

6. Same as note 4 except inputs at  $V_{CC}$ .

# DC ELECTRICAL CHARACTERISTICS (Continued)

| Table | 2          | DC | Electrical | Characteristics |
|-------|------------|----|------------|-----------------|
| Table | <b>_</b> . |    | LICCUICAI  | onaracteristics |

|                     |                              |              |                      | C to +105°C<br>emperatures | Typical <sup>2</sup> |       |                                       |       |
|---------------------|------------------------------|--------------|----------------------|----------------------------|----------------------|-------|---------------------------------------|-------|
| Sym                 | Parameter                    | $V_{CC}^{1}$ | Min                  | Max                        | lypicai⁻<br>@ 25°C   | Units | Conditions                            | Notes |
| V <sub>CH</sub>     | Clock Input High<br>Voltage  | 4.5V         | 0.7 V <sub>CC</sub>  | V <sub>CC</sub> +0.3       | 2.5                  | V     | Driven by External<br>Clock Generator |       |
|                     |                              | 5.5V         | 0.7 V <sub>CC</sub>  | V <sub>CC</sub> +0.3       | 2.5                  | V     | Driven by External<br>Clock Generator |       |
| V <sub>CL</sub>     | Clock Input Low<br>Voltage   | 4.5V         | V <sub>SS</sub> -0.3 | $0.2 V_{CC}$               | 1.5                  | V     | Driven by External<br>Clock Generator |       |
|                     |                              | 5.5V         | V <sub>SS</sub> -0.3 | 0.2 V <sub>CC</sub>        | 1.5                  | V     | Driven by External<br>Clock Generator |       |
| V <sub>IH</sub>     | Input High Voltage           | 4.5V         | 0.7 V <sub>CC</sub>  | V <sub>CC</sub> +0.3       | 2.5                  | V     |                                       |       |
|                     |                              | 5.5V         | 0.7 V <sub>CC</sub>  | V <sub>CC</sub> +0.3       | 2.5                  | V     |                                       |       |
| V <sub>IL</sub>     | Input Low Voltage            | 4.5V         | V <sub>SS</sub> -0.3 | 0.2 V <sub>CC</sub>        | 1.5                  | V     |                                       |       |
|                     |                              | 5.5V         | V <sub>SS</sub> -0.3 | 0.2 V <sub>CC</sub>        | 1.5                  | V     |                                       |       |
| V <sub>OH</sub>     | Output High Voltage          | 4.5V         | V <sub>CC</sub> -0.4 |                            | 4.8                  | V     | I <sub>OH</sub> = -2.0 mA             |       |
|                     |                              | 5.5V         | V <sub>CC</sub> -0.4 |                            | 4.8                  | V     | I <sub>OH</sub> = -2.0 mA             |       |
| V <sub>OL1</sub>    | Output Low Voltage           | 4.5V         |                      | 0.4                        | 0.1                  | V     | I <sub>OL</sub> = +4.0 mA             |       |
|                     |                              | 5.5V         |                      | 0.4                        | 0.1                  | V     | I <sub>OL</sub> = +4.0 mA             |       |
| V <sub>OL2</sub>    | Output Low Voltage           | 4.5V         |                      | 1.2                        | 0.5                  | V     | I <sub>OL</sub> = +12 mA              |       |
|                     |                              | 5.5V         |                      | 1.2                        | 0.5                  | V     | I <sub>OL</sub> = +12 mA              |       |
| V <sub>RH</sub>     | Reset Input High             | 4.5V         | $0.5V_{CC}$          | V <sub>CC</sub>            | 1.1                  | V     |                                       |       |
|                     | Voltage                      | 5.5V         | 0.5V <sub>CC</sub>   | V <sub>CC</sub>            | 2.2                  | V     |                                       |       |
| V <sub>OFFSET</sub> | Comparator Input             | 4.5V         |                      | 25.0                       | 10.0                 | mV    |                                       |       |
|                     | Offset Voltage               | 5.5V         |                      | 25.0                       | 10.0                 | mV    |                                       |       |
| IIL                 | Input Leakage                | 4.5V         | -1.0                 | 2.0                        | <1.0                 | μA    | $V_{IN}$ = 0V, $V_{CC}$               |       |
|                     |                              | 5.5V         | -1.0                 | 2.0                        | <1.0                 | μA    | $V_{IN}$ = 0V, $V_{CC}$               |       |
| I <sub>OL</sub>     | Output Leakage               | 4.5V         | -1.0                 | 2.0                        | <1.0                 | μA    | $V_{IN} = 0V, V_{CC}$                 |       |
|                     |                              | 5.5V         | -1.0                 | 2.0                        | <1.0                 | μA    | $V_{IN}$ = 0V, $V_{CC}$               |       |
| V <sub>ICR</sub>    | Comparator Input             | 4.5V         | 0                    | V <sub>CC</sub> –1.5V      |                      | V     |                                       | 3     |
|                     | Common Mode<br>Voltage Range | 5.5V         | 0                    | V <sub>CC</sub> –1.5V      |                      | V     |                                       | 3     |
| I <sub>IR</sub>     | Reset Input Current          | 4.5V         | –18                  | -180                       | -112                 | mA    |                                       |       |
|                     |                              | 5.5V         | –18                  | -180                       | -112                 | mA    |                                       |       |

# **AC ELECTRICAL CHARACTERISTICS**





#### Table 3. Additional Timing

|    |         |                                 | T <sub>A</sub> = 0°C to +70°C<br>T <sub>A</sub> = -40°C to +105°C<br>@ 10 MHz |      |      |       |       |  |
|----|---------|---------------------------------|-------------------------------------------------------------------------------|------|------|-------|-------|--|
| No | Symbol  | Parameter                       | V <sub>CC</sub> <sup>1</sup>                                                  | Min  | Мах  | Units | Notes |  |
| 1  | ТрС     | Input Clock Period              | 3.5V                                                                          | 100  | DC   | ns    | 2     |  |
|    |         |                                 | 5.5V                                                                          | 100  | DC   | ns    | 2     |  |
| 2  | TrC,TfC | Clock Input Rise and Fall Times | 3.5V                                                                          |      | 15   | ns    | 2     |  |
|    |         |                                 | 5.5V                                                                          |      | 15   | ns    | 2     |  |
| 3  | TwC     | Input Clock Width               | 3.5V                                                                          | 50   |      | ns    | 2     |  |
|    |         |                                 | 5.5V                                                                          | 50   |      | ns    | 2     |  |
| 4  | TwIL    | Int. Request Input Low Time     | 3.5V                                                                          | 70   |      | ns    | 2     |  |
|    |         |                                 | 5.5V                                                                          | 70   |      | ns    | 2     |  |
| 5  | TwlH    | Int. Request Input High Time    | 3.5V                                                                          | 5TpC |      |       | 2     |  |
|    |         |                                 | 5.5V                                                                          | 5TpC |      |       | 2     |  |
| 6  | Twsm    | STOP Mode Recovery Width        | 3.5V                                                                          | 12   |      | ns    |       |  |
|    |         | Spec.                           | 5.5V                                                                          | 12   |      | ns    |       |  |
| 7  | Tost    | Oscillator Start-Up Time        | 3.5V                                                                          |      | 5TpC |       |       |  |
|    |         |                                 | 5.5V                                                                          |      | 5TpC |       |       |  |

#### Notes:

1. The V<sub>DD</sub> voltage specification of 3.5V guarantees 3.5V. The V<sub>DD</sub> voltage specification of 5.5V guarantees 5.0V  $\pm$ 0.5V. 2. Timing Reference uses 0.7 V<sub>CC</sub> for a logic 1 and 0.2 V<sub>CC</sub> for a logic 0.

The Z8E001 is based on the ZiLOG Z8Plus Core Architecture. This core is capable of addressing up to 64KBytes of program memory and 4KBytes of RAM. Register RAM is accessed as either 8 or 16 bit registers using a combination of 4, 8, and 12 bit addressing modes. The architecture supports up to 15 vectored interrupts from external and internal sources. The processor decodes 44 CISC instructions using six addressing modes. See the Z8Plus User's Manual for more information.

RESET

This section describes the Z8E001 reset conditions, reset timing and register initialization procedures. Baset is gen

timing, and register initialization procedures. Reset is generated by the Reset Pin, Watch-Dog Timer (WDT), and Stop-Mode Recovery (SMR).

A system reset overrides all other operating conditions and puts the Z8E001 into a known state. To initialize the chip's internal logic, the RESET input must be held Low for at least 30 XTAL clock cycles. The control registers and ports

# **RESET PIN OPERATION**

The Z8E001 hardware RESET pin initializes the control and peripheral registers, as shown in Table 4. Specific reset values are shown by 1 or 0, while bits whose states are unchanged or unknown from Power-Up are indicated by the letter U.

RESET must be held Low until the oscillator stabilizes, for an additional 30 XTAL clock cycles, in order to be sure that the internal reset is complete. The RESET pin has a Schmitt-Trigger input with a trip point. There is no High side protection diode. The user should place an external diode from are <u>reset to</u> their default conditions after a reset from the RESET pin. The control registers and ports are not reset to their default conditions after wakeup from Stop Mode or WDT timeout.

During RESET, the program counter is loaded with 0020H. I/O ports and control registers are configured to their default reset state. Resetting the Z8E001 does not affect the contents of the general-purpose registers.

RESET to  $V_{CC}$ . A pull-up resistor on the RESET pin is approximately 500 K $\Omega$ , typical.

<u>Program</u> execution starts 10 XTAL clock cycles after RE-SET has returned High. The initial instruction fetch is from location 0020H. Figure 9 indicates reset timing.

After a reset, the first routine executed must be one that initializes the TCTLHI control register to the required system configuration, followed by initialization of the remaining control registers.

|                |                   |   |   |   | B | its |   |   |   |                                                     |
|----------------|-------------------|---|---|---|---|-----|---|---|---|-----------------------------------------------------|
| Register (HEX) | Register Name     | 7 | 6 | 5 | 4 | 3   | 2 | 1 | 0 | Comments                                            |
| FF             | Stack Pointer     | 0 | 0 | U | U | U   | U | U | U | Stack pointer is not affected by RESET              |
| FE             | Reserved          |   |   |   |   |     |   |   |   |                                                     |
| FD             | Register Pointer  | U | U | U | U | 0   | 0 | 0 | 0 | Register pointer is not affected by RESET           |
| FC             | Flags             | U | U | U | U | U   | U | * | * | Only WDT & SMR flags are affected by RESET          |
| FB             | Interrupt Mask    | 0 | 0 | 0 | 0 | 0   | 0 | 0 | 0 | All interrupts masked by RESET                      |
| FA             | Interrupt Request | 0 | 0 | 0 | 0 | 0   | 0 | 0 | 0 | All interrupt requests cleared by RESET             |
| F9–F0          | Reserved          |   |   |   |   |     |   |   |   |                                                     |
| EF-E0          | Virtual Copy      |   |   |   |   |     |   |   |   | Virtual Copy of the Current Working<br>Register Set |
| DF–D8          | Reserved          |   |   |   |   |     |   |   |   |                                                     |

#### Table 4. Control and Peripheral Registers

# **RESET PIN OPERATION** (Continued)



Figure 11. Z8E001 Reset Circuitry with WDT and SMR

# Z8E001 WATCH-DOG TIMER (WDT)

The WDT is a retriggerable one-shot 16-bit timer that resets the Z8E001 if it reaches its terminal count. The WDT is driven by the XTAL2 clock pin. To provide the longer timeout periods required in applications, the watchdog timer is only updated every 64th clock cycle. When operating in the RUN or HALT Modes, a WDT timeout reset is functionally equivalent to an interrupt vectoring the PC to 0020H and setting the WDT flag to a one state. Coming out of RESET, the WDT is fully enabled with its timeout value set at the maximum value, unless otherwise programmed during the first instruction. Subsequent executions of the WDT instruction, reinitialize the watchdog timer registers (C2H and C3H), to their initial values as defined by bits D6, D5, and D4 of the TCTLHI register. The WDT cannot be disabled except on the first cycle after RESET, and if the device enters Stop mode.

The WDT instruction should be executed often enough to provide some margin before allowing the WDT registers to

get near 0. Because the WDT timeout periods are relatively long, a WDT reset will occur in the unlikely event that the WDT times out on exactly the same cycle that the WDT instruction is executed.

The WDT and SMR flags are the only flags that are affected by the external RESET pin. RESET clears both the WDT and SMR flags. A WDT timeout sets the WDT flag. The STOP instruction sets the SMR flag. This behavior enables software to determine whether a pin RESET occurred, or whether a WDT timeout occurred, or whether a return from STOP Mode occurred. Reading the WDT and SMR flags does not reset it to zero, the user must clear it via software.

**Note:** Failure to clear the SMR flag can result in undefined behavior.





# OSCILLATOR OPERATION

The Z8E001 MCU uses a Pierce oscillator with an internal feedback resistor (Figure 14). The advantages of this circuit are low-cost, large output signal, low-power level in the crystal, stability with respect to  $V_{CC}$  and temperature, and low impedances (not disturbed by stray effects).

One draw back is the requirement for high gain in the amplifier to compensate for feedback path losses. The oscillator amplifies its own noise at start-up until it settles at the frequency that satisfies the gain/phase requirements (A x B = 1; where  $A = V_0/V_i$  is the gain of the amplifier and  $B = V_i/V_0$  is the gain of the feedback element). The total phase shift around the loop is forced to zero (360 degrees).  $V_{IN}$  must be in phase with itself; therefore, the amplifier/inverter provides a 180-degree phase shift, and the feedback element is forced to provide the other 180-degree phase shift.

R1 is a resistive component placed from output to input of the amplifier. The purpose of this feedback is to bias the amplifier in its linear region and provide the start-up transition.

Capacitor  $C_2$ , combined with the amplifier output resistance, provides a small phase shift. It also provides some attenuation of overtones.

Capacitor  $C_1$ , combined with the crystal resistance, provides an additional phase shift.

 $C_1$  and  $C_2$  can affect the start-up time if they increase dramatically in size. As  $C_1$  and  $C_2$  increase, the start-up time increases until the oscillator reaches a point where it does not start up any more.

It is recommended for fast and reliable oscillator start-up (over the manufacturing process range) that the load capacitors be sized as low as possible without resulting in overtone operation.

# Layout

Traces connecting crystal, caps, and the Z8E001 oscillator pins should be as short and wide as possible, to reduce parasitic inductance and resistance. The components (caps, crystal, resistors) should be placed as close as possible to the oscillator pins of the Z8E001.

The traces from the oscillator pins of the IC and the ground side of the lead caps should be guarded from all other traces (clock,  $V_{CC}$ , address/data lines, system ground) to reduce cross talk and noise injection. Guarding is usually accomplished by keeping other traces and system ground trace planes away from the oscillator circuit, and by placing a Z8E001 device  $V_{SS}$  ground ring around the traces/components. The ground side of the oscillator lead caps should be connected to a single trace to the Z8E001  $V_{SS}$  (GND) pin. It should not be shared with any other system ground trace

or components except at the Z8E001 device  $V_{SS}$  pin. The objective is to prevent differential system ground noise injection into the oscillator (Figure 15).



#### Figure 14. Pierce Oscillator with Internal Feedback Circuit

# Indications of an Unreliable Design

There are two major indicators that are used in working designs to determine their reliability over full lot and temperature variations. They are:

**Start-up Time.** If start-up time is excessive, or varies widely from unit to unit, there is probably a gain problem. To fix the problem, the capacitors C1/C2 require reduction. The amplifier gain is either not adequate at frequency, or the crystal Rs are too large.

**Output Level.** The signal at the amplifier output should swing from ground to  $V_{CC}$  to indicate adequate gain in the amplifier. As the oscillator starts up, the signal amplitude grows until clipping occurs. At that point, the loop gain is effectively reduced to unity, and constant oscillation is achieved. A signal of less than 2.5 volts peak-to-peak is an indication that low gain can be a problem. Either C<sub>1</sub> or C<sub>2</sub> should be made smaller, or a low-resistance crystal should be used.

# **Circuit Board Design Rules**

The following circuit board design rules are suggested:

- To prevent induced noise, the crystal and load capacitors should be physically located as close to the Z8E001 as possible.
- Signal lines should not run parallel to the clock oscillator inputs. In particular, the crystal input circuitry and the internal system clock output should be separated as much as possible.

- V<sub>CC</sub> power lines should be separated from the clock oscillator input circuitry.
- Resistivity between XTAL1 or XTAL2 (and the other pins) should be greater than  $10 \text{ M}\Omega$ .



Clock Generator Circuit







# **Crystals and Resonators**

Crystals and ceramic resonators (Figure 16) should have the following characteristics to ensure proper oscillation:

| Crystal Cut         | AT (crystal only)          |
|---------------------|----------------------------|
| Mode                | Parallel, Fundamental Mode |
| Crystal Capacitance | <7pF                       |
| Load Capacitance    | 10pF < CL < 220 pF,        |
|                     | 15 typical                 |
| Resistance          | 100 ohms max               |
|                     |                            |

Depending on the operation frequency, the oscillator can require additional capacitors, C1 and C2, as shown in Figure 16 and Figure 17. The capacitance values are dependent on the manufacturer's crystal specifications.

# TIMERS (Continued)



Figure 20. 8-Bit Standard Timers



Figure 21. 16-bit Standard PWM Timer

# **RESET CONDITIONS**

After a hardware RESET, the timers are disabled. See Table 4 for timer <u>control</u>, value, and auto-initialization register status after RESET.

# I/O PORTS

The Z8E001 has 13 lines dedicated to input and output. These lines are grouped into two ports known as Port A and Port B. Port A is an 8-bit port, bit programmable as either inputs or outputs. Port B can be programmed to provide standard input/output or the following special functions: timer0 output, comparator input, SMR input, and external interrupt inputs.

All ports have push-pull CMOS outputs. In addition, the outputs of Port A on a bit-wise basis can be configured for open-drain operation. The ports operate on a bit-wise basis. As such, the register values for/at a given bit position only affect the bit in question.

Each port is defined by a set of four control registers. See Figure 27.

# Directional Control and Special Function Registers

Each port on the Z8E001 has a dedicated Directional Control Register that determines (on a bit-wise basis) whether a given port bit operates as either an input or an output.

Each port on the Z8E001 has a Special Function Register that, in conjunction with the Directional Control Register, implements (on a bit-wise basis), any special functionality that can be defined for each particular port bit.

# **READ/WRITE OPERATIONS**

The control for each port is done on a bit-wise basis. All bits are capable of operating as inputs or outputs, depending upon the setting of the port's Directional Control Register. If configured as an input, each bit is provided a Schmitttrigger. The output of the Schmitt-trigger is latched twice to perform a synchronization function, and the output of the synchronizer is fed to the port input register, which can be read by software.

A write to a port input register has the effect of updating the contents of the input register, but subsequent reads do not necessarily return the same value that was written. If the bit in question is defined as an input, the input register for that bit position contains the current synchronized input value. Thus, writes to that bit position is overwritten on the next clock cycle with the newly sampled input data. However, if the particular port bit is programmed as an output, the input register for that bit retains the software-updated value. The port bits that are programmed as outputs do not sample the value being driven out.

Any bit in either port can be defined as an output by setting the appropriate bit in the directional control register. If such is the case, the value held in the appropriate bit of the port output register is driven directly onto the output pin.

## Table 7. Z8E001 I/O Ports Registers

| Register                   | Address | Identifier |
|----------------------------|---------|------------|
| Port B Special Function    | OD7H    | PTBSFR     |
| Port B Directional Control | 0D6H    | PTBDIR     |
| Port B Output Value        | 0D5H    | PTBOUT     |
| Port B Input Value         | 0D4H    | PTBIN      |
| Port A Special Function    | 0D3H    | PTASFR     |
| Port A Directional Control | 0D2H    | PTADIR     |
| Port A Output Value        | 0D1H    | PTAOUT     |
| Port A Input Value         | 0D0H    | PTAIN      |

# Input and Output Value Registers

Each port has an Output Value Register and a pF Input Value Register. For port bits configured as an input by means of the Directional Control Register, the Input Value Register for that bit position contains the current synchronized input value.

For port bits configured as an output by means of the Directional Control Register, the value held in the corresponding bit of the Output Value Register is driven directly onto the output pin. The opposite register bit for a given pin (the output register bit for an input pin and the input register bit for an output pin) holds their previous value. These bits are not changed and don't have any effect on the hardware.

# PORT A REGISTER DIAGRAMS





| Register | 0D1H |    |    | PTAOU | Г  |    |    |                                        |
|----------|------|----|----|-------|----|----|----|----------------------------------------|
| D7       | D6   | D5 | D4 | D3    | D2 | D1 | D0 |                                        |
|          |      |    | I  |       |    | I  |    |                                        |
|          |      |    |    |       |    |    |    | PORT A BIT N CURRENT<br>— OUTPUT VALUE |



# PORT B-PIN 1 CONFIGURATION





# PORT B CONTROL REGISTERS













#### ZiLOG

# **PACKAGE INFORMATION**

S

e

- B



| SYMBOL  | MILLI | METER | INC  | СН   |
|---------|-------|-------|------|------|
| JIIIDOL | MIN   | MAX   | MIN  | MAX  |
| A1      | 0.51  | 0.81  | .020 | .032 |
| 5A      | 3.25  | 3.43  | .128 | .135 |
| В       | 0.38  | 0.53  | .015 | .021 |
| B1      | 1.14  | 1.65  | .045 | .065 |
| С       | 0.23  | 0.38  | .009 | .015 |
| D       | 22.35 | 23.37 | .880 | .920 |
| E       | 7.62  | 8.13  | .300 | .320 |
| E1      | 6.22  | 6.48  | .245 | .255 |
| e       | 2.54  | TYP   | .100 | TYP  |
| eA      | 7.87  | 8.89  | .310 | .350 |
| L       | 3.18  | 3.81  | .125 | .150 |
| Q1      | 1.52  | 1.65  | .060 | .065 |
| S       | 0.89  | 1.65  | .035 | .065 |

CONTROLLING DIMENSIONS : INCH





| CV/UDOI      | MILLI | METER | INCH  |       |  |  |
|--------------|-------|-------|-------|-------|--|--|
| SYMBOL       | MIN   | мах   | MIN   | MAX   |  |  |
| A            | 2.40  | 2.65  | 0.094 | 0.104 |  |  |
| A1           | 0.10  | 0.30  | 0.004 | 0.012 |  |  |
| A2           | 2.24  | 2.44  | 0.088 | 0.096 |  |  |
| В            | 0.36  | 0.46  | 0.014 | 0.018 |  |  |
| С            | 0.23  | 0.30  | 0.009 | 0.012 |  |  |
| D            | 11.40 | 11.75 | 0.449 | 0.463 |  |  |
| E            | 7.40  | 7.60  | 0.291 | 0.299 |  |  |
| [ <b>e</b> ] | 1.27  | ТҮР   | 0.05  | O TYP |  |  |
| Н            | 10.00 | 10.65 | 0.394 | 0.419 |  |  |
| h            | 0.30  | 0.50  | 0.012 | 0.020 |  |  |
| L            | 0.60  | 1.00  | 0.024 | 0.039 |  |  |
| Q1           | 0.97  | 1.07  | 0.038 | 0.042 |  |  |

CONTROLLING DIMENSIONS : MM LEADS ARE COPLANAR WITHIN .004 INCH.



### **Pre-Characterization Product:**

The product represented by this document is newly introduced and ZiLOG has not completed the full characterization of the product. The document states what ZiLOG knows about this product at this time, but additional features or non-conformance

#### **Development Projects:**

Customer is cautioned that while reasonable efforts will be employed to meet performance objectives and milestone dates, development is subject to unanticipated problems and delays.

#### Low Margin:

Customer is advised that this product does not meet ZiLOG's internal guardbanded test policies for the specification requested and is supplied on an exception basis. Customer is cautioned that delivery may be uncertain and that, in addition to all other limitations on ZiLOG liability stated on the front and back of the

©1999 by ZiLOG, Inc. All rights reserved. Information in this publication concerning the devices, applications, or technology described is intended to suggest possible uses and may be superseded. ZiLOG, INC. DOES NOT ASSUME LIABILITY FOR OR PROVIDE A REPRESENTATION OF ACCURACY OF THE INFORMATION, DEVICES, OR TECHNOLOGY DESCRIBED IN THIS DOCUMENT. ZILOG ALSO DOES NOT ASSUME LIABILITY FOR INTELLECTUAL PROPERTY INFRINGEMENT RELATED IN ANY MANNER TO USE OF INFORMATION, DEVICES, OR TECHNOLOGY DESCRIBED HEREIN OR OTHERWISE. with some aspects of the document may be found, either by ZiLOG or its customers in the course of further application and characterization work. In addition, ZiLOG cautions that delivery may be uncertain at times, due to start-up yield issues.

No production release is authorized or committed until the Customer and ZiLOG have agreed upon a Product Specification for this project.

acknowledgement, ZiLOG makes no claim as to quality and reliability under the document. The product remains subject to standard warranty for replacement due to defects in materials and workmanship.

Except with the express written approval of ZiLOG, use of information, devices, or technology as critical components of life support systems is not authorized. No licenses are conveyed, implicitly or otherwise, by this document under any intellectual property rights.

ZiLOG, Inc. 910 East Hamilton Avenue, Suite 110 Campbell, CA 95008 Telephone (408) 558-8500 FAX 408 558-8300 Internet: http://www.zilog.com