Welcome to **E-XFL.COM** **Understanding Embedded - CPLDs (Complex Programmable Logic Devices)** Embedded - CPLDs, or Complex Programmable Logic Devices, are highly versatile digital logic devices used in electronic systems. These programmable components are designed to perform complex logical operations and can be customized for specific applications. Unlike fixed-function ICs, CPLDs offer the flexibility to reprogram their configuration, making them an ideal choice for various embedded systems. They consist of a set of logic gates and programmable interconnects, allowing designers to implement complex logic circuits without needing custom hardware. #### **Applications of Embedded - CPLDs** | Details | | |---------------------------------|--------------------------------------------------------------| | Product Status | Obsolete | | Programmable Type | In System Programmable | | Delay Time tpd(1) Max | 4.5 ns | | Voltage Supply - Internal | 3V ~ 3.6V | | Number of Logic Elements/Blocks | 4 | | Number of Macrocells | 64 | | Number of Gates | 1250 | | Number of I/O | 68 | | Operating Temperature | 0°C ~ 70°C (TA) | | Mounting Type | Surface Mount | | Package / Case | 100-LBGA | | Supplier Device Package | 100-FBGA (11x11) | | Purchase URL | https://www.e-xfl.com/product-detail/intel/epm7064aefc100-4n | Email: info@E-XFL.COM Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong | Table 1. MAX 700 | OA Device Featur | es | | | | |------------------------|------------------|-----------|-----------|-----------|-----------| | Feature | EPM7032AE | EPM7064AE | EPM7128AE | EPM7256AE | EPM7512AE | | Usable gates | 600 | 1,250 | 2,500 | 5,000 | 10,000 | | Macrocells | 32 | 64 | 128 | 256 | 512 | | Logic array blocks | 2 | 4 | 8 | 16 | 32 | | Maximum user I/O pins | 36 | 68 | 100 | 164 | 212 | | t <sub>PD</sub> (ns) | 4.5 | 4.5 | 5.0 | 5.5 | 7.5 | | t <sub>SU</sub> (ns) | 2.9 | 2.8 | 3.3 | 3.9 | 5.6 | | t <sub>FSU</sub> (ns) | 2.5 | 2.5 | 2.5 | 2.5 | 3.0 | | t <sub>CO1</sub> (ns) | 3.0 | 3.1 | 3.4 | 3.5 | 4.7 | | f <sub>CNT</sub> (MHz) | 227.3 | 222.2 | 192.3 | 172.4 | 116.3 | ### ...and More Features - 4.5-ns pin-to-pin logic delays with counter frequencies of up to 227.3 MHz - MultiVolt<sup>TM</sup> I/O interface enables device core to run at 3.3 V, while I/O pins are compatible with 5.0-V, 3.3-V, and 2.5-V logic levels - Pin counts ranging from 44 to 256 in a variety of thin quad flat pack (TQFP), plastic quad flat pack (PQFP), ball-grid array (BGA), spacesaving FineLine BGA™, and plastic J-lead chip carrier (PLCC) packages - Supports hot-socketing in MAX 7000AE devices - Programmable interconnect array (PIA) continuous routing structure for fast, predictable performance - PCI-compatible - Bus-friendly architecture, including programmable slew-rate control - Open-drain output option - Programmable macrocell registers with individual clear, preset, clock, and clock enable controls - Programmable power-up states for macrocell registers in MAX 7000AE devices - Programmable power-saving mode for 50% or greater power reduction in each macrocell - Configurable expander product-term distribution, allowing up to 32 product terms per macrocell - Programmable security bit for protection of proprietary designs - 6 to 10 pin- or logic-driven output enable signals - Two global clock signals with optional inversion - Enhanced interconnect resources for improved routability - Fast input setup times provided by a dedicated path from I/O pin to macrocell registers - Programmable output slew-rate control - Programmable ground pins - Software design support and automatic place-and-route provided by Altera's development systems for Windows-based PCs and Sun SPARCstation, and HP 9000 Series 700/800 workstations - Additional design entry and simulation support provided by EDIF 2 0 0 and 3 0 0 netlist files, library of parameterized modules (LPM), Verilog HDL, VHDL, and other interfaces to popular EDA tools from manufacturers such as Cadence, Exemplar Logic, Mentor Graphics, OrCAD, Synopsys, Synplicity, and VeriBest - Programming support with Altera's Master Programming Unit (MPU), MasterBlaster™ serial/universal serial bus (USB) communications cable, ByteBlasterMV™ parallel port download cable, and BitBlaster™ serial download cable, as well as programming hardware from third-party manufacturers and any Jam™ STAPL File (.jam), Jam Byte-Code File (.jbc), or Serial Vector Format File- (.svf) capable in-circuit tester # General Description MAX 7000A (including MAX 7000AE) devices are high-density, high-performance devices based on Altera's second-generation MAX architecture. Fabricated with advanced CMOS technology, the EEPROM-based MAX 7000A devices operate with a 3.3-V supply voltage and provide 600 to 10,000 usable gates, ISP, pin-to-pin delays as fast as 4.5 ns, and counter speeds of up to 227.3 MHz. MAX 7000A devices in the -4, -5, -6, -7, and some -10 speed grades are compatible with the timing requirements for 33 MHz operation of the PCI Special Interest Group (PCI SIG) *PCI Local Bus Specification, Revision 2.2.* See Table 2. | Device | Speed Grade | | | | | | | |-----------|-------------|----------|----------|----------|----------|----------|--| | | -4 | -5 | -6 | -7 | -10 | -12 | | | EPM7032AE | <b>✓</b> | | | <b>✓</b> | <b>✓</b> | | | | EPM7064AE | <b>✓</b> | | | <b>✓</b> | <b>✓</b> | | | | EPM7128A | | | <b>✓</b> | ✓ | ✓ | <b>✓</b> | | | EPM7128AE | | <b>✓</b> | | ✓ | ✓ | | | | EPM7256A | | | <b>✓</b> | <b>✓</b> | <b>✓</b> | <b>✓</b> | | | EPM7256AE | | <b>✓</b> | | <b>✓</b> | ✓ | | | | EPM7512AE | | | | <b>✓</b> | <b>✓</b> | <b>✓</b> | | # Functional Description The MAX 7000A architecture includes the following elements: - Logic array blocks (LABs) - Macrocells - Expander product terms (shareable and parallel) - Programmable interconnect array - I/O control blocks The MAX 7000A architecture includes four dedicated inputs that can be used as general-purpose inputs or as high-speed, global control signals (clock, clear, and two output enable signals) for each macrocell and I/O pin. Figure 1 shows the architecture of MAX 7000A devices. For registered functions, each macrocell flipflop can be individually programmed to implement D, T, JK, or SR operation with programmable clock control. The flipflop can be bypassed for combinatorial operation. During design entry, the designer specifies the desired flipflop type; the Altera software then selects the most efficient flipflop operation for each registered function to optimize resource utilization. Each programmable register can be clocked in three different modes: - Global clock signal. This mode achieves the fastest clock-to-output performance. - Global clock signal enabled by an active-high clock enable. A clock enable is generated by a product term. This mode provides an enable on each flipflop while still achieving the fast clock-to-output performance of the global clock. - Array clock implemented with a product term. In this mode, the flipflop can be clocked by signals from buried macrocells or I/O pins. Two global clock signals are available in MAX 7000A devices. As shown in Figure 1, these global clock signals can be the true or the complement of either of the global clock pins, GCLK1 or GCLK2. Each register also supports asynchronous preset and clear functions. As shown in Figure 2, the product-term select matrix allocates product terms to control these operations. Although the product-term-driven preset and clear from the register are active high, active-low control can be obtained by inverting the signal within the logic array. In addition, each register clear function can be individually driven by the active-low dedicated global clear pin (GCLRn). Upon power-up, each register in a MAX 7000AE device may be set to either a high or low state. This power-up state is specified at design entry. Upon power-up, each register in EPM7128A and EPM7256A devices are set to a low state. All MAX 7000A I/O pins have a fast input path to a macrocell register. This dedicated path allows a signal to bypass the PIA and combinatorial logic and be clocked to an input D flipflop with an extremely fast (as low as 2.5 ns) input setup time. Figure 5. MAX 7000A PIA Routing While the routing delays of channel-based routing schemes in masked or FPGAs are cumulative, variable, and path-dependent, the MAX 7000A PIA has a predictable delay. The PIA makes a design's timing performance easy to predict. #### I/O Control Blocks The I/O control block allows each I/O pin to be individually configured for input, output, or bidirectional operation. All I/O pins have a tri-state buffer that is individually controlled by one of the global output enable signals or directly connected to ground or $V_{CC}.$ Figure 6 shows the I/O control block for MAX 7000A devices. The I/O control block has 6 or 10 global output enable signals that are driven by the true or complement of two output enable signals, a subset of the I/O pins, or a subset of the I/O macrocells. #### **Programming Times** The time required to implement each of the six programming stages can be broken into the following two elements: - A pulse time to erase, program, or read the EEPROM cells. - A shifting time based on the test clock (TCK) frequency and the number of TCK cycles to shift instructions, address, and data into the device. By combining the pulse and shift times for each of the programming stages, the program or verify time can be derived as a function of the TCK frequency, the number of devices, and specific target device(s). Because different ISP-capable devices have a different number of EEPROM cells, both the total fixed and total variable times are unique for a single device. #### Programming a Single MAX 7000A Device The time required to program a single MAX 7000A device in-system can be calculated from the following formula: $$t_{PROG} = t_{PPULSE} + \frac{Cycle_{PTCK}}{f_{TCK}}$$ where: $t_{PROG}$ = Programming time $t_{PPULSE}$ = Sum of the fixed times to erase, program, and verify the EEPROM cells $Cycle_{PTCK}$ = Number of TCK cycles to program a device = TCK frequency The ISP times for a stand-alone verification of a single MAX 7000A device can be calculated from the following formula: $$t_{VER} = t_{VPULSE} + \frac{Cycle_{VTCK}}{f_{TCK}}$$ where: $t_{VER}$ = Verify time $t_{VPULSE}$ = Sum of the fixed times to verify the EEPROM cells $Cycle_{VTCK}$ = Number of TCK cycles to verify a device The instruction register length of MAX 7000A devices is 10 bits. The user electronic signature (UES) register length in MAX 7000A devices is 16 bits. The MAX 7000AE USERCODE register length is 32 bits. Tables 9 and 10 show the boundary-scan register length and device IDCODE information for MAX 7000A devices. | Table 9. MAX 7000A Boundary-Scan Register Length | | | | | | | |--------------------------------------------------|-------------------------------|--|--|--|--|--| | Device | Boundary-Scan Register Length | | | | | | | EPM7032AE | 96 | | | | | | | EPM7064AE | 192 | | | | | | | EPM7128A | 288 | | | | | | | EPM7128AE | 288 | | | | | | | EPM7256A | 480 | | | | | | | EPM7256AE | 480 | | | | | | | EPM7512AE | 624 | | | | | | | Table 10. 32 | Table 10. 32-Bit MAX 7000A Device IDCODENote (1) | | | | | | | | | | | |--------------|--------------------------------------------------|---------------------|-------------|---|--|--|--|--|--|--|--| | Device | | IDCODE (32 Bits) | | | | | | | | | | | | Version<br>(4 Bits) | (10 2110) | | | | | | | | | | | EPM7032AE | 0001 | 0111 0000 0011 0010 | 00001101110 | 1 | | | | | | | | | EPM7064AE | 0001 | 0111 0000 0110 0100 | 00001101110 | 1 | | | | | | | | | EPM7128A | 0000 | 0111 0001 0010 1000 | 00001101110 | 1 | | | | | | | | | EPM7128AE | 0001 | 0111 0001 0010 1000 | 00001101110 | 1 | | | | | | | | | EPM7256A | 0000 | 0111 0010 0101 0110 | 00001101110 | 1 | | | | | | | | | EPM7256AE | 0001 | 0111 0010 0101 0110 | 00001101110 | 1 | | | | | | | | | EPM7512AE | 0001 | 0111 0101 0001 0010 | 00001101110 | 1 | | | | | | | | #### Notes: - (1) The most significant bit (MSB) is on the left. - (2) The least significant bit (LSB) for all JTAG IDCODEs is 1. See Application Note 39 (IEEE 1149.1 (JTAG) Boundary-Scan Testing in Altera Devices) for more information on JTAG BST. Figure 8 shows timing information for the JTAG signals. Table 11 shows the JTAG timing parameters and values for MAX 7000A devices. | Table 1 | Table 11. JTAG Timing Parameters & Values for MAX 7000A Devices Note (1) | | | | | | | | | |-------------------|--------------------------------------------------------------------------|-----|-----|------|--|--|--|--|--| | Symbol | Parameter | Min | Max | Unit | | | | | | | t <sub>JCP</sub> | TCK clock period | 100 | | ns | | | | | | | t <sub>JCH</sub> | TCK clock high time | 50 | | ns | | | | | | | t <sub>JCL</sub> | TCK clock low time | 50 | | ns | | | | | | | t <sub>JPSU</sub> | JTAG port setup time | 20 | | ns | | | | | | | t <sub>JPH</sub> | JTAG port hold time | 45 | | ns | | | | | | | t <sub>JPCO</sub> | JTAG port clock to output | | 25 | ns | | | | | | | t <sub>JPZX</sub> | JTAG port high impedance to valid output | | 25 | ns | | | | | | | t <sub>JPXZ</sub> | JTAG port valid output to high impedance | | 25 | ns | | | | | | | t <sub>JSSU</sub> | Capture register setup time | 20 | | ns | | | | | | | t <sub>JSH</sub> | Capture register hold time | 45 | | ns | | | | | | | t <sub>JSCO</sub> | Update register clock to output | | 25 | ns | | | | | | | t <sub>JSZX</sub> | Update register high impedance to valid output | | 25 | ns | | | | | | | t <sub>JSXZ</sub> | Update register valid output to high impedance | | 25 | ns | | | | | | Note: <sup>(1)</sup> Timing parameters shown in this table apply for all specified VCCIO levels. #### Figure 9. MAX 7000A AC Test Conditions Power supply transients can affect AC measurements. Simultaneous transitions of multiple outputs should be avoided for accurate measurement. Threshold tests must not be performed under AC conditions. Large-amplitude, fast-groundcurrent transients normally occur as the device outputs discharge the load capacitances. When these transients flow through the parasitic inductance between the device ground pin and the test system ground, significant reductions in observable noise immunity can result. Numbers in brackets are for 2.5-V outputs. Numbers without brackets are for 3.3-V outputs. ## Operating Conditions Tables 13 through 16 provide information on absolute maximum ratings, recommended operating conditions, operating conditions, and capacitance for MAX 7000A devices. | Table 1 | Table 13. MAX 7000A Device Absolute Maximum Ratings Note (1) | | | | | | | | | | | |------------------|----------------------------------------------------------------|--------------------------------------------------------|------|------|----|--|--|--|--|--|--| | Symbol | Parameter | arameter Conditions | | | | | | | | | | | V <sub>CC</sub> | Supply voltage | With respect to ground (2) | -0.5 | 4.6 | V | | | | | | | | VI | DC input voltage | | -2.0 | 5.75 | V | | | | | | | | I <sub>OUT</sub> | DC output current, per pin | | -25 | 25 | mA | | | | | | | | T <sub>STG</sub> | Storage temperature | No bias | -65 | 150 | °C | | | | | | | | T <sub>A</sub> | Ambient temperature | Under bias | -65 | 135 | °C | | | | | | | | TJ | Junction temperature | BGA, FineLine BGA, PQFP, and TQFP packages, under bias | | 135 | °C | | | | | | | | Symbol | Parameter | Conditions | Min | Max | Unit | |------------------|--------------------------------------|--------------------------------------------------------------|-------------------------|------|------| | V <sub>IH</sub> | High-level input voltage | | 1.7 | 5.75 | V | | V <sub>IL</sub> | Low-level input voltage | | -0.5 | 0.8 | V | | V <sub>OH</sub> | 3.3-V high-level TTL output voltage | $I_{OH} = -8 \text{ mA DC}, V_{CCIO} = 3.00 \text{ V}$ (7) | 2.4 | | V | | | 3.3-V high-level CMOS output voltage | $I_{OH} = -0.1 \text{ mA DC}, V_{CCIO} = 3.00 \text{ V}$ (7) | V <sub>CCIO</sub> – 0.2 | | V | | | 2.5-V high-level output voltage | $I_{OH} = -100 \mu A DC, V_{CCIO} = 2.30 V$ (7) | 2.1 | | V | | | | I <sub>OH</sub> = -1 mA DC, V <sub>CCIO</sub> = 2.30 V (7) | 2.0 | | V | | | | $I_{OH} = -2 \text{ mA DC}, V_{CCIO} = 2.30 \text{ V}$ (7) | 1.7 | | V | | 0_ | 3.3-V low-level TTL output voltage | $I_{OL} = 8 \text{ mA DC}, V_{CCIO} = 3.00 \text{ V } (8)$ | | 0.45 | V | | | 3.3-V low-level CMOS output voltage | $I_{OL} = 0.1 \text{ mA DC}, V_{CCIO} = 3.00 \text{ V } (8)$ | | 0.2 | V | | | 2.5-V low-level output voltage | $I_{OL} = 100 \mu A DC, V_{CCIO} = 2.30 V (8)$ | | 0.2 | V | | | | I <sub>OL</sub> = 1 mA DC, V <sub>CCIO</sub> = 2.30 V (8) | | 0.4 | V | | | | I <sub>OL</sub> = 2 mA DC, V <sub>CCIO</sub> = 2.30 V (8) | | 0.7 | V | | կ | Input leakage current | $V_I = -0.5 \text{ to } 5.5 \text{ V } (9)$ | -10 | 10 | μΑ | | I <sub>OZ</sub> | Tri-state output off-state current | V <sub>I</sub> = -0.5 to 5.5 V (9) | -10 | 10 | μΑ | | R <sub>ISP</sub> | Value of I/O pin pull-up resistor | V <sub>CCIO</sub> = 3.0 to 3.6 V (10) | 20 | 50 | kΩ | | | during in-system programming | V <sub>CCIO</sub> = 2.3 to 2.7 V (10) | 30 | 80 | kΩ | | | or during power-up | V <sub>CCIO</sub> = 2.3 to 3.6 V (11) | 20 | 74 | kΩ | | Table 1 | Table 16. MAX 7000A Device Capacitance Note (12) | | | | | | | | |------------------|--------------------------------------------------|-------------------------------------|--|---|----|--|--|--| | Symbol | Parameter | Parameter Conditions Min Max Unit | | | | | | | | C <sub>IN</sub> | Input pin capacitance | V <sub>IN</sub> = 0 V, f = 1.0 MHz | | 8 | pF | | | | | C <sub>I/O</sub> | I/O pin capacitance | V <sub>OUT</sub> = 0 V, f = 1.0 MHz | | 8 | pF | | | | Figure 10 shows the typical output drive characteristics of MAX 7000A devices. 3.3 V MAX 7000AE Devices 2.5 V MAX 7000AE Devices 150 150 100 100 V<sub>CCINT</sub> = 3.3 V Typical I<sub>O</sub> Typical I<sub>O</sub> $V_{CCINT} = 3.3 V$ Output Output $V_{CCIO} = 3.3 V$ $V_{CCIO} = 2.5 \text{ V}$ Current (mA) Current (mA) Temperature = 25 °C Temperature = 25 °C 50 50 $I_{\cap H}$ 0 VO Output Voltage (V) Vo Output Voltage (V) EPM7128A & EPM7256A Devices 3.3 V 2.5 V EPM7128A & EPM7256A Devices 120 120 $I_{OL}$ $I_{OL}$ Typical I<sub>O</sub> Output Temperature = 25°C Current (mA) V<sub>CCINT</sub> = 3.3 V $V_{CCIO} = 3.3 V$ VO Output Voltage (V) Figure 10. Output Drive Characteristics of MAX 7000A Devices ### **Timing Model** Typical I<sub>O</sub> Current (mA) Output MAX 7000A device timing can be analyzed with the Altera software, a variety of popular industry-standard EDA simulators and timing analyzers, or with the timing model shown in Figure 11. MAX 7000A devices have predictable internal delays that enable the designer to determine the worst-case timing of any design. The software provides timing simulation, point-to-point delay prediction, and detailed timing analysis for device-wide performance evaluation. 80 40 V<sub>CCINT</sub> = 3.3 V $V_{CCIO} = 2.5 V$ $I_{OH}$ Vo Output Voltage (V) Temperature = 25 °C | Symbol | Parameter | Conditions | | | Speed | Grade | | | Unit | |-------------------|----------------------|------------|-----|-----|-------|-------|-----|-----|------| | | | | - | 5 | -7 | | -10 | | | | | | | Min | Max | Min | Max | Min | Max | | | $t_{IC}$ | Array clock delay | | | 1.2 | | 1.6 | | 2.1 | ns | | $t_{EN}$ | Register enable time | | | 8.0 | | 1.0 | | 1.3 | ns | | t <sub>GLOB</sub> | Global control delay | | | 1.0 | | 1.5 | | 2.0 | ns | | t <sub>PRE</sub> | Register preset time | | | 1.6 | | 2.3 | | 3.0 | ns | | t <sub>CLR</sub> | Register clear time | | | 1.6 | | 2.3 | | 3.0 | ns | | $t_{PIA}$ | PIA delay | (2) | | 1.7 | | 2.4 | | 3.2 | ns | | $t_{LPA}$ | Low-power adder | (6) | | 4.0 | | 4.0 | | 5.0 | ns | | Table 25 | 5. EPM7512AE External | Timing Paran | neters | Note (1) | | | | | | |-------------------|------------------------------------------|-------------------|--------|----------|-------|-------|------|------|------| | Symbol | Parameter | Conditions | | | Speed | Grade | | | Unit | | | | | -7 | 7 | | 10 | -1 | 12 | | | | | | Min | Max | Min | Max | Min | Max | | | t <sub>PD1</sub> | Input to non-<br>registered output | C1 = 35 pF<br>(2) | | 7.5 | | 10.0 | | 12.0 | ns | | t <sub>PD2</sub> | I/O input to non-<br>registered output | C1 = 35 pF<br>(2) | | 7.5 | | 10.0 | | 12.0 | ns | | t <sub>SU</sub> | Global clock setup time | (2) | 5.6 | | 7.6 | | 9.1 | | ns | | t <sub>H</sub> | Global clock hold time | (2) | 0.0 | | 0.0 | | 0.0 | | ns | | t <sub>FSU</sub> | Global clock setup time of fast input | | 3.0 | | 3.0 | | 3.0 | | ns | | t <sub>FH</sub> | Global clock hold time of fast input | | 0.0 | | 0.0 | | 0.0 | | ns | | t <sub>CO1</sub> | Global clock to output delay | C1 = 35 pF | 1.0 | 4.7 | 1.0 | 6.3 | 1.0 | 7.5 | ns | | t <sub>CH</sub> | Global clock high time | | 3.0 | | 4.0 | | 5.0 | | ns | | t <sub>CL</sub> | Global clock low time | | 3.0 | | 4.0 | | 5.0 | | ns | | t <sub>ASU</sub> | Array clock setup time | (2) | 2.5 | | 3.5 | | 4.1 | | ns | | t <sub>AH</sub> | Array clock hold time | (2) | 0.2 | | 0.3 | | 0.4 | | ns | | t <sub>ACO1</sub> | Array clock to output delay | C1 = 35 pF<br>(2) | 1.0 | 7.8 | 1.0 | 10.4 | 1.0 | 12.5 | ns | | t <sub>ACH</sub> | Array clock high time | | 3.0 | | 4.0 | | 5.0 | | ns | | t <sub>ACL</sub> | Array clock low time | | 3.0 | | 4.0 | | 5.0 | | ns | | t <sub>CPPW</sub> | Minimum pulse width for clear and preset | (3) | 3.0 | | 4.0 | | 5.0 | | ns | | t <sub>CNT</sub> | Minimum global clock period | (2) | | 8.6 | | 11.5 | | 13.9 | ns | | f <sub>CNT</sub> | Maximum internal global clock frequency | (2), (4) | 116.3 | | 87.0 | | 71.9 | | MHz | | t <sub>ACNT</sub> | Minimum array clock period | (2) | | 8.6 | | 11.5 | | 13.9 | ns | | f <sub>ACNT</sub> | Maximum internal array clock frequency | (2), (4) | 116.3 | | 87.0 | | 71.9 | | MHz | | Symbol | Parameter | Conditions | | | Speed | Grade | | | Unit | |------------------|----------------------|------------|-----|--------|-------|-------|-----|-----|------| | | | | - | -7 -10 | | 10 | -12 | | 1 | | | | Min | Max | Min | Max | Min | Max | | | | t <sub>IC</sub> | Array clock delay | | | 1.8 | | 2.3 | | 2.9 | ns | | t <sub>EN</sub> | Register enable time | | | 1.0 | | 1.3 | | 1.7 | ns | | $t_{GLOB}$ | Global control delay | | | 1.7 | | 2.2 | | 2.7 | ns | | t <sub>PRE</sub> | Register preset time | | | 1.0 | | 1.4 | | 1.7 | ns | | t <sub>CLR</sub> | Register clear time | | | 1.0 | | 1.4 | | 1.7 | ns | | $t_{PIA}$ | PIA delay | (2) | | 3.0 | | 4.0 | | 4.8 | ns | | $t_{LPA}$ | Low-power adder | (6) | | 4.5 | | 5.0 | | 5.0 | ns | | Symbol | Parameter | Conditions | | | | Speed | Grade | | | | Unit | |-------------------|------------------------------------------|-------------------|-------|-----|-------|-------|-------|------|------|------|------| | | | | -6 | | -7 | | -10 | | -12 | | - | | | | | Min | Max | Min | Max | Min | Max | Min | Max | 1 | | t <sub>PD1</sub> | Input to non-registered output | C1 = 35 pF<br>(2) | | 6.0 | | 7.5 | | 10.0 | | 12.0 | ns | | t <sub>PD2</sub> | I/O input to non-<br>registered output | C1 = 35 pF<br>(2) | | 6.0 | | 7.5 | | 10.0 | | 12.0 | ns | | t <sub>SU</sub> | Global clock setup time | (2) | 4.2 | | 5.3 | | 7.0 | | 8.5 | | ns | | t <sub>H</sub> | Global clock hold time | (2) | 0.0 | | 0.0 | | 0.0 | | 0.0 | | ns | | t <sub>FSU</sub> | Global clock setup time of fast input | | 2.5 | | 3.0 | | 3.0 | | 3.0 | | ns | | t <sub>FH</sub> | Global clock hold time of fast input | | 0.0 | | 0.0 | | 0.0 | | 0.0 | | ns | | t <sub>CO1</sub> | Global clock to output delay | C1 = 35 pF | 1.0 | 3.7 | 1.0 | 4.6 | 1.0 | 6.1 | 1.0 | 7.3 | ns | | t <sub>CH</sub> | Global clock high time | | 3.0 | | 3.0 | | 4.0 | | 5.0 | | ns | | t <sub>CL</sub> | Global clock low time | | 3.0 | | 3.0 | | 4.0 | | 5.0 | | ns | | t <sub>ASU</sub> | Array clock setup time | (2) | 1.9 | | 2.4 | | 3.1 | | 3.8 | | ns | | t <sub>AH</sub> | Array clock hold time | (2) | 1.5 | | 2.2 | | 3.3 | | 4.3 | | ns | | t <sub>ACO1</sub> | Array clock to output delay | C1 = 35 pF<br>(2) | 1.0 | 6.0 | 1.0 | 7.5 | 1.0 | 10.0 | 1.0 | 12.0 | ns | | t <sub>ACH</sub> | Array clock high time | | 3.0 | | 3.0 | | 4.0 | | 5.0 | | ns | | t <sub>ACL</sub> | Array clock low time | | 3.0 | | 3.0 | | 4.0 | | 5.0 | | ns | | t <sub>CPPW</sub> | Minimum pulse width for clear and preset | (3) | 3.0 | | 3.0 | | 4.0 | | 5.0 | | ns | | t <sub>CNT</sub> | Minimum global clock period | (2) | | 6.9 | | 8.6 | | 11.5 | | 13.8 | ns | | f <sub>CNT</sub> | Maximum internal global clock frequency | (2), (4) | 144.9 | | 116.3 | | 87.0 | | 72.5 | | MHz | | t <sub>ACNT</sub> | Minimum array clock period | (2) | | 6.9 | | 8.6 | | 11.5 | | 13.8 | ns | | f <sub>ACNT</sub> | Maximum internal array clock frequency | (2), (4) | 144.9 | | 116.3 | | 87 | | 72.5 | | MHz | | Symbol | Parameter | Conditions | Speed Grade | | | | | | | | Unit | |-------------------|------------------------------------------------------------------------------------------|-------------------|-------------|-----|-----|-----|-----|------|-----|------|------| | | | | -6 | | -7 | | -10 | | -12 | | | | | | | Min | Max | Min | Max | Min | Max | Min | Max | 1 | | t <sub>IN</sub> | Input pad and buffer delay | | | 0.3 | | 0.4 | | 0.5 | | 0.6 | ns | | t <sub>IO</sub> | I/O input pad and buffer delay | | | 0.3 | | 0.4 | | 0.5 | | 0.6 | ns | | $t_{FIN}$ | Fast input delay | | | 2.4 | | 3.0 | | 3.4 | | 3.8 | ns | | t <sub>SEXP</sub> | Shared expander delay | | | 2.8 | | 3.5 | | 4.7 | | 5.6 | ns | | t <sub>PEXP</sub> | Parallel expander delay | | | 0.5 | | 0.6 | | 0.8 | | 1.0 | ns | | $t_{LAD}$ | Logic array delay | | | 2.5 | | 3.1 | | 4.2 | | 5.0 | ns | | t <sub>LAC</sub> | Logic control array delay | | | 2.5 | | 3.1 | | 4.2 | | 5.0 | ns | | t <sub>IOE</sub> | Internal output enable delay | | | 0.2 | | 0.3 | | 0.4 | | 0.5 | ns | | t <sub>OD1</sub> | Output buffer and pad<br>delay, slow slew rate = off<br>V <sub>CCIO</sub> = 3.3 V | C1 = 35 pF | | 0.3 | | 0.4 | | 0.5 | | 0.6 | ns | | t <sub>OD2</sub> | Output buffer and pad<br>delay, slow slew rate = off<br>V <sub>CCIO</sub> = 2.5 V | C1 = 35 pF<br>(5) | | 0.8 | | 0.9 | | 1.0 | | 1.1 | ns | | t <sub>OD3</sub> | Output buffer and pad<br>delay slow slew rate = on<br>V <sub>CCIO</sub> = 2.5 V or 3.3 V | C1 = 35 pF | | 5.3 | | 5.4 | | 5.5 | | 5.6 | ns | | t <sub>ZX1</sub> | Output buffer enable<br>delay slow slew rate = off<br>V <sub>CCIO</sub> = 3.3 V | C1 = 35 pF | | 4.0 | | 4.0 | | 5.0 | | 5.0 | ns | | t <sub>ZX2</sub> | Output buffer enable<br>delay slow slew rate = off<br>V <sub>CCIO</sub> = 2.5 V | C1 = 35 pF<br>(5) | | 4.5 | | 4.5 | | 5.5 | | 5.5 | ns | | t <sub>ZX3</sub> | Output buffer enable<br>delay slow slew rate = on<br>V <sub>CCIO</sub> = 2.5 V or 3.3 V | C1 = 35 pF | | 9.0 | | 9.0 | | 10.0 | | 10.0 | ns | | $t_{XZ}$ | Output buffer disable delay | C1 = 5 pF | | 4.0 | | 4.0 | | 5.0 | | 5.0 | ns | | t <sub>SU</sub> | Register setup time | | 1.0 | | 1.3 | | 1.7 | | 2.0 | | ns | | t <sub>H</sub> | Register hold time | | 1.7 | | 2.4 | | 3.7 | | 4.7 | | ns | | t <sub>FSU</sub> | Register setup time of fast input | | 1.2 | | 1.4 | | 1.4 | | 1.4 | | ns | | t <sub>FH</sub> | Register hold time of fast input | | 1.3 | | 1.6 | | 1.6 | | 1.6 | | ns | | $t_{RD}$ | Register delay | | | 1.6 | | 2.0 | | 2.7 | | 3.2 | ns | | Symbol | Parameter | Conditions | Speed Grade | | | | | | | | | |-------------------|----------------------|------------|-------------|------|-----|------|-----|------|-----|------|----| | | | | -6 | | -7 | | -10 | | -12 | | ] | | | | | Min | Max | Min | Max | Min | Max | Min | Max | | | $t_{COMB}$ | Combinatorial delay | | | 1.6 | | 2.0 | | 2.7 | | 3.2 | ns | | t <sub>IC</sub> | Array clock delay | | | 2.7 | | 3.4 | | 4.5 | | 5.4 | ns | | t <sub>EN</sub> | Register enable time | | | 2.5 | | 3.1 | | 4.2 | | 5.0 | ns | | t <sub>GLOB</sub> | Global control delay | | | 1.1 | | 1.4 | | 1.8 | | 2.2 | ns | | t <sub>PRE</sub> | Register preset time | | | 2.3 | | 2.9 | | 3.8 | | 4.6 | ns | | t <sub>CLR</sub> | Register clear time | | | 2.3 | | 2.9 | | 3.8 | | 4.6 | ns | | $t_{PIA}$ | PIA delay | (2) | | 1.3 | | 1.6 | | 2.1 | | 2.6 | ns | | $t_{LPA}$ | Low-power adder | (6) | | 11.0 | | 10.0 | | 10.0 | | 10.0 | ns | #### Notes to tables: - (1) These values are specified under the recommended operating conditions shown in Table 14 on page 28. See Figure 12 for more information on switching waveforms. - (2) These values are specified for a PIA fan-out of one LAB (16 macrocells). For each additional LAB fan-out in these devices, add an additional 0.1 ns to the PIA timing value. - (3) This minimum pulse width for preset and clear applies for both global clear and array controls. The t<sub>LPA</sub> parameter must be added to this minimum width if the clear or reset signal incorporates the t<sub>LAD</sub> parameter into the signal path. - (4) This parameter is measured with a 16-bit loadable, enabled, up/down counter programmed into each LAB. - (5) Operating conditions: $V_{CCIO} = 2.5 \pm 0.2 \text{ V}$ for commercial and industrial use. - (6) The $t_{LPA}$ parameter must be added to the $t_{LAD}$ , $t_{LAC}$ , $t_{IC}$ , $t_{EN}$ , $t_{SEXP}$ , $t_{ACL}$ , and $t_{CPPW}$ parameters for macrocells running in low-power mode. ## Power Consumption Supply power (P) versus frequency ( $f_{MAX}$ , in MHz) for MAX 7000A devices is calculated with the following equation: $$P = P_{INT} + P_{IO} = I_{CCINT} \times V_{CC} + P_{IO}$$ The $P_{\rm IO}$ value, which depends on the device output load characteristics and switching frequency, can be calculated using the guidelines given in *Application Note 74 (Evaluating Power for Altera Devices)*. The $I_{CCINT}$ value depends on the switching frequency and the application logic. The $I_{CCINT}$ value is calculated with the following equation: $$I_{CCINT} =$$ $$(A \times MC_{TON}) + [B \times (MC_{DEV} - MC_{TON})] + (C \times MC_{USED} \times f_{\boldsymbol{MAX}} \times \boldsymbol{tog_{LC}})$$ The parameters in this equation are: MC<sub>TON</sub> = Number of macrocells with the Turbo Bit option turned on, as reported in the MAX+PLUS II Report File (.rpt) $MC_{DEV}$ = Number of macrocells in the device $MC_{USED}$ = Total number of macrocells in the design, as reported in the Report File $f_{MAX}$ = Highest clock frequency to the device tog<sub>LC</sub> = Average percentage of logic cells toggling at each clock (typically 12.5%) A, B, C = Constants, shown in Table 31 | Table 31. MAX 7000A I <sub>CC</sub> Equation Constants | | | | | | | | | | |--------------------------------------------------------|------|------|-------|--|--|--|--|--|--| | Device | A | В | C | | | | | | | | EPM7032AE | 0.71 | 0.30 | 0.014 | | | | | | | | EPM7064AE | 0.71 | 0.30 | 0.014 | | | | | | | | EPM7128A | 0.71 | 0.30 | 0.014 | | | | | | | | EPM7128AE | 0.71 | 0.30 | 0.014 | | | | | | | | EPM7256A | 0.71 | 0.30 | 0.014 | | | | | | | | EPM7256AE | 0.71 | 0.30 | 0.014 | | | | | | | | EPM7512AE | 0.71 | 0.30 | 0.014 | | | | | | | This calculation provides an $I_{CC}$ estimate based on typical conditions using a pattern of a 16-bit, loadable, enabled, up/down counter in each LAB with no output load. Actual $I_{CC}$ should be verified during operation because this measurement is sensitive to the actual pattern in the device and the environmental operating conditions. Figure 17. 100-Pin TQFP Package Pin-Out Diagram Package outline not drawn to scale. Figure 18. 100-Pin FineLine BGA Package Pin-Out Diagram Figure 21. 208-Pin PQFP Package Pin-Out Diagram Package outline not drawn to scale.