



Welcome to **E-XFL.COM** 

**Understanding Embedded - CPLDs (Complex Programmable Logic Devices)** 

Embedded - CPLDs, or Complex Programmable Logic Devices, are highly versatile digital logic devices used in electronic systems. These programmable components are designed to perform complex logical operations and can be customized for specific applications. Unlike fixed-function ICs, CPLDs offer the flexibility to reprogram their configuration, making them an ideal choice for various embedded systems. They consist of a set of logic gates and programmable interconnects, allowing designers to implement complex logic circuits without needing custom hardware.

#### **Applications of Embedded - CPLDs**

| Details                         |                                                            |
|---------------------------------|------------------------------------------------------------|
| Product Status                  | Obsolete                                                   |
| Programmable Type               | In System Programmable                                     |
| Delay Time tpd(1) Max           | 7.5 ns                                                     |
| Voltage Supply - Internal       | 3V ~ 3.6V                                                  |
| Number of Logic Elements/Blocks | 4                                                          |
| Number of Macrocells            | 64                                                         |
| Number of Gates                 | 1250                                                       |
| Number of I/O                   | 36                                                         |
| Operating Temperature           | 0°C ~ 70°C (TA)                                            |
| Mounting Type                   | Surface Mount                                              |
| Package / Case                  | 44-LCC (J-Lead)                                            |
| Supplier Device Package         | 44-PLCC (16.59x16.59)                                      |
| Purchase URL                    | https://www.e-xfl.com/product-detail/intel/epm7064aelc44-7 |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

- Software design support and automatic place-and-route provided by Altera's development systems for Windows-based PCs and Sun SPARCstation, and HP 9000 Series 700/800 workstations
- Additional design entry and simulation support provided by EDIF 2 0 0 and 3 0 0 netlist files, library of parameterized modules (LPM), Verilog HDL, VHDL, and other interfaces to popular EDA tools from manufacturers such as Cadence, Exemplar Logic, Mentor Graphics, OrCAD, Synopsys, Synplicity, and VeriBest
- Programming support with Altera's Master Programming Unit (MPU), MasterBlaster™ serial/universal serial bus (USB) communications cable, ByteBlasterMV™ parallel port download cable, and BitBlaster™ serial download cable, as well as programming hardware from third-party manufacturers and any Jam™ STAPL File (.jam), Jam Byte-Code File (.jbc), or Serial Vector Format File- (.svf) capable in-circuit tester

# General Description

MAX 7000A (including MAX 7000AE) devices are high-density, high-performance devices based on Altera's second-generation MAX architecture. Fabricated with advanced CMOS technology, the EEPROM-based MAX 7000A devices operate with a 3.3-V supply voltage and provide 600 to 10,000 usable gates, ISP, pin-to-pin delays as fast as 4.5 ns, and counter speeds of up to 227.3 MHz. MAX 7000A devices in the -4, -5, -6, -7, and some -10 speed grades are compatible with the timing requirements for 33 MHz operation of the PCI Special Interest Group (PCI SIG) *PCI Local Bus Specification, Revision 2.2.* See Table 2.

| Device    |          |          | Speed    | Grade    |          |          |
|-----------|----------|----------|----------|----------|----------|----------|
|           | -4       | -5       | -6       | -7       | -10      | -12      |
| EPM7032AE | <b>✓</b> |          |          | <b>✓</b> | <b>✓</b> |          |
| EPM7064AE | <b>✓</b> |          |          | <b>✓</b> | <b>✓</b> |          |
| EPM7128A  |          |          | <b>✓</b> | ✓        | ✓        | <b>✓</b> |
| EPM7128AE |          | <b>✓</b> |          | ✓        | ✓        |          |
| EPM7256A  |          |          | <b>✓</b> | <b>✓</b> | <b>✓</b> | <b>✓</b> |
| EPM7256AE |          | <b>✓</b> |          | <b>✓</b> | ✓        |          |
| EPM7512AE |          |          |          | <b>✓</b> | <b>✓</b> | <b>✓</b> |

# Functional Description

The MAX 7000A architecture includes the following elements:

- Logic array blocks (LABs)
- Macrocells
- Expander product terms (shareable and parallel)
- Programmable interconnect array
- I/O control blocks

The MAX 7000A architecture includes four dedicated inputs that can be used as general-purpose inputs or as high-speed, global control signals (clock, clear, and two output enable signals) for each macrocell and I/O pin. Figure 1 shows the architecture of MAX 7000A devices.

#### **Expander Product Terms**

Although most logic functions can be implemented with the five product terms available in each macrocell, more complex logic functions require additional product terms. Another macrocell can be used to supply the required logic resources. However, the MAX 7000A architecture also offers both shareable and parallel expander product terms that provide additional product terms directly to any macrocell in the same LAB. These expanders help ensure that logic is synthesized with the fewest possible logic resources to obtain the fastest possible speed.

#### Shareable Expanders

Each LAB has 16 shareable expanders that can be viewed as a pool of uncommitted single product terms (one from each macrocell) with inverted outputs that feed back into the logic array. Each shareable expander can be used and shared by any or all macrocells in the LAB to build complex logic functions. A small delay ( $t_{SEXP}$ ) is incurred when shareable expanders are used. Figure 3 shows how shareable expanders can feed multiple macrocells.

Shareable expanders can be shared by any or all macrocells in an LAB.

Figure 3. MAX 7000A Shareable Expanders



Figure 4. MAX 7000A Parallel Expanders

Unused product terms in a macrocell can be allocated to a neighboring macrocell.



#### **Programmable Interconnect Array**

Logic is routed between LABs on the PIA. This global bus is a programmable path that connects any signal source to any destination on the device. All MAX 7000A dedicated inputs, I/O pins, and macrocell outputs feed the PIA, which makes the signals available throughout the entire device. Only the signals required by each LAB are actually routed from the PIA into the LAB. Figure 5 shows how the PIA signals are routed into the LAB. An EEPROM cell controls one input to a 2-input AND gate, which selects a PIA signal to drive into the LAB.

## SameFrame Pin-Outs

MAX 7000A devices support the SameFrame pin-out feature for FineLine BGA packages. The SameFrame pin-out feature is the arrangement of balls on FineLine BGA packages such that the lower-ball-count packages form a subset of the higher-ball-count packages. SameFrame pin-outs provide the flexibility to migrate not only from device to device within the same package, but also from one package to another. A given printed circuit board (PCB) layout can support multiple device density/package combinations. For example, a single board layout can support a range of devices from an EPM7128AE device in a 100-pin FineLine BGA package to an EPM7512AE device in a 256-pin FineLine BGA package.

The Altera design software provides support to design PCBs with SameFrame pin-out devices. Devices can be defined for present and future use. The software generates pin-outs describing how to lay out a board to take advantage of this migration (see Figure 7).

Figure 7. SameFrame Pin-Out Example



100-Pin FineLine BGA Package (Reduced I/O Count or Logic Requirements) 256-Pin FineLine BGA Package (Increased I/O Count or Logic Requirements)

## In-System Programmability

MAX 7000A devices can be programmed in-system via an industry-standard 4-pin IEEE Std. 1149.1 (JTAG) interface. ISP offers quick, efficient iterations during design development and debugging cycles. The MAX 7000A architecture internally generates the high programming voltages required to program EEPROM cells, allowing in-system programming with only a single 3.3-V power supply. During in-system programming, the I/O pins are tri-stated and weakly pulled-up to eliminate board conflicts. The pull-up value is nominally 50 k $\Omega$ .

MAX 7000AE devices have an enhanced ISP algorithm for faster programming. These devices also offer an ISP\_Done bit that provides safe operation when in-system programming is interrupted. This ISP\_Done bit, which is the last bit programmed, prevents all I/O pins from driving until the bit is programmed. This feature is only available in EPM7032AE, EPM7064AE, EPM7128AE, EPM7256AE, and EPM7512AE devices.

ISP simplifies the manufacturing flow by allowing devices to be mounted on a PCB with standard pick-and-place equipment before they are programmed. MAX 7000A devices can be programmed by downloading the information via in-circuit testers, embedded processors, the Altera MasterBlaster serial/USB communications cable, ByteBlasterMV parallel port download cable, and BitBlaster serial download cable. Programming the devices after they are placed on the board eliminates lead damage on high-pin-count packages (e.g., QFP packages) due to device handling. MAX 7000A devices can be reprogrammed after a system has already shipped to the field. For example, product upgrades can be performed in the field via software or modem.

In-system programming can be accomplished with either an adaptive or constant algorithm. An adaptive algorithm reads information from the unit and adapts subsequent programming steps to achieve the fastest possible programming time for that unit. A constant algorithm uses a predefined (non-adaptive) programming sequence that does not take advantage of adaptive algorithm programming time improvements. Some in-circuit testers cannot program using an adaptive algorithm. Therefore, a constant algorithm must be used. MAX 7000AE devices can be programmed with either an adaptive or constant (non-adaptive) algorithm. EPM7128A and EPM7256A device can only be programmed with an adaptive algorithm; users programming these two devices on platforms that cannot use an adaptive algorithm should use EPM7128AE and EPM7256AE devices.

The Jam Standard Test and Programming Language (STAPL), JEDEC standard JESD 71, can be used to program MAX 7000A devices with incircuit testers, PCs, or embedded processors.

#### **Programming Times**

The time required to implement each of the six programming stages can be broken into the following two elements:

- A pulse time to erase, program, or read the EEPROM cells.
- A shifting time based on the test clock (TCK) frequency and the number of TCK cycles to shift instructions, address, and data into the device.

By combining the pulse and shift times for each of the programming stages, the program or verify time can be derived as a function of the TCK frequency, the number of devices, and specific target device(s). Because different ISP-capable devices have a different number of EEPROM cells, both the total fixed and total variable times are unique for a single device.

#### Programming a Single MAX 7000A Device

The time required to program a single MAX 7000A device in-system can be calculated from the following formula:

$$t_{PROG} = t_{PPULSE} + \frac{Cycle_{PTCK}}{f_{TCK}}$$

where:  $t_{PROG}$  = Programming time  $t_{PPULSE}$  = Sum of the fixed times to erase, program, and

verify the EEPROM cells

 $Cycle_{PTCK}$  = Number of TCK cycles to program a device

= TCK frequency

The ISP times for a stand-alone verification of a single MAX 7000A device can be calculated from the following formula:

$$t_{VER} = t_{VPULSE} + \frac{Cycle_{VTCK}}{f_{TCK}}$$

where:  $t_{VER}$  = Verify time

 $t_{VPULSE}$  = Sum of the fixed times to verify the EEPROM cells

 $Cycle_{VTCK}$  = Number of TCK cycles to verify a device

| Table 7. MAX 70 | 000A Stand | d-Alone Ve | erification | Times for | Different T | est Clock F | requencies | 3      |       |
|-----------------|------------|------------|-------------|-----------|-------------|-------------|------------|--------|-------|
| Device          |            |            |             | 1         | TCK         |             |            |        | Units |
|                 | 10 MHz     | 5 MHz      | 2 MHz       | 1 MHz     | 500 kHz     | 200 kHz     | 100 kHz    | 50 kHz |       |
| EPM7032AE       | 0.00       | 0.01       | 0.01        | 0.02      | 0.04        | 0.09        | 0.18       | 0.36   | s     |
| EPM7064AE       | 0.01       | 0.01       | 0.02        | 0.04      | 0.07        | 0.18        | 0.35       | 0.70   | S     |
| EPM7128AE       | 0.01       | 0.02       | 0.04        | 0.07      | 0.14        | 0.34        | 0.68       | 1.36   | S     |
| EPM7256AE       | 0.02       | 0.03       | 0.08        | 0.15      | 0.30        | 0.75        | 1.49       | 2.98   | S     |
| EPM7512AE       | 0.03       | 0.06       | 0.15        | 0.30      | 0.60        | 1.49        | 2.97       | 5.94   | S     |
| EPM7128A (1)    | 0.08       | 0.14       | 0.29        | 0.56      | 1.09        | 2.67        | 5.31       | 10.59  | S     |
| EPM7256A (1)    | 0.13       | 0.24       | 0.54        | 1.06      | 2.08        | 5.15        | 10.27      | 20.51  | S     |

#### Note to tables:

(1) EPM7128A and EPM7256A devices can only be programmed with an adaptive algorithm; users programming these two devices on platforms that cannot use an adaptive algorithm should use EPM7128AE and EPM7256AE devices.

# Programming with External Hardware

MAX 7000A devices can be programmed on Windows-based PCs with an Altera Logic Programmer card, the MPU, and the appropriate device adapter. The MPU performs continuity checks to ensure adequate electrical contact between the adapter and the device.



For more information, see the *Altera Programming Hardware Data Sheet*.

The Altera software can use text- or waveform-format test vectors created with the Altera Text Editor or Waveform Editor to test the programmed device. For added design verification, designers can perform functional testing to compare the functional device behavior with the results of simulation.

Data I/O, BP Microsystems, and other programming hardware manufacturers provide programming support for Altera devices.



For more information, see *Programming Hardware Manufacturers*.

## IEEE Std. 1149.1 (JTAG) Boundary-Scan Support

MAX 7000A devices include the JTAG BST circuitry defined by IEEE Std. 1149.1. Table 8 describes the JTAG instructions supported by MAX 7000A devices. The pin-out tables, available from the Altera web site (http://www.altera.com), show the location of the JTAG control pins for each device. If the JTAG interface is not required, the JTAG pins are available as user I/O pins.

The instruction register length of MAX 7000A devices is 10 bits. The user electronic signature (UES) register length in MAX 7000A devices is 16 bits. The MAX 7000AE USERCODE register length is 32 bits. Tables 9 and 10 show the boundary-scan register length and device IDCODE information for MAX 7000A devices.

| Table 9. MAX 7000A Boundary-So | can Register Length           |
|--------------------------------|-------------------------------|
| Device                         | Boundary-Scan Register Length |
| EPM7032AE                      | 96                            |
| EPM7064AE                      | 192                           |
| EPM7128A                       | 288                           |
| EPM7128AE                      | 288                           |
| EPM7256A                       | 480                           |
| EPM7256AE                      | 480                           |
| EPM7512AE                      | 624                           |

| Table 10. 32 | Bit MAX 70          | 100A Device IDCODE No | ote (1)                              |                  |
|--------------|---------------------|-----------------------|--------------------------------------|------------------|
| Device       |                     | IDCODE (32 E          | Bits)                                |                  |
|              | Version<br>(4 Bits) | Part Number (16 Bits) | Manufacturer's<br>Identity (11 Bits) | 1 (1 Bit)<br>(2) |
| EPM7032AE    | 0001                | 0111 0000 0011 0010   | 00001101110                          | 1                |
| EPM7064AE    | 0001                | 0111 0000 0110 0100   | 00001101110                          | 1                |
| EPM7128A     | 0000                | 0111 0001 0010 1000   | 00001101110                          | 1                |
| EPM7128AE    | 0001                | 0111 0001 0010 1000   | 00001101110                          | 1                |
| EPM7256A     | 0000                | 0111 0010 0101 0110   | 00001101110                          | 1                |
| EPM7256AE    | 0001                | 0111 0010 0101 0110   | 00001101110                          | 1                |
| EPM7512AE    | 0001                | 0111 0101 0001 0010   | 00001101110                          | 1                |

#### Notes:

- (1) The most significant bit (MSB) is on the left.
- (2) The least significant bit (LSB) for all JTAG IDCODEs is 1.



See Application Note 39 (IEEE 1149.1 (JTAG) Boundary-Scan Testing in Altera Devices) for more information on JTAG BST.



Figure 8 shows timing information for the JTAG signals.

Table 11 shows the JTAG timing parameters and values for MAX 7000A devices.

| Table 1           | 1. JTAG Timing Parameters & Values for MAX 70  | 000A De | vices No | ote (1) |
|-------------------|------------------------------------------------|---------|----------|---------|
| Symbol            | Parameter                                      | Min     | Max      | Unit    |
| t <sub>JCP</sub>  | TCK clock period                               | 100     |          | ns      |
| t <sub>JCH</sub>  | TCK clock high time                            | 50      |          | ns      |
| t <sub>JCL</sub>  | TCK clock low time                             | 50      |          | ns      |
| t <sub>JPSU</sub> | JTAG port setup time                           | 20      |          | ns      |
| t <sub>JPH</sub>  | JTAG port hold time                            | 45      |          | ns      |
| t <sub>JPCO</sub> | JTAG port clock to output                      |         | 25       | ns      |
| t <sub>JPZX</sub> | JTAG port high impedance to valid output       |         | 25       | ns      |
| t <sub>JPXZ</sub> | JTAG port valid output to high impedance       |         | 25       | ns      |
| t <sub>JSSU</sub> | Capture register setup time                    | 20      |          | ns      |
| t <sub>JSH</sub>  | Capture register hold time                     | 45      |          | ns      |
| t <sub>JSCO</sub> | Update register clock to output                |         | 25       | ns      |
| t <sub>JSZX</sub> | Update register high impedance to valid output |         | 25       | ns      |
| t <sub>JSXZ</sub> | Update register valid output to high impedance |         | 25       | ns      |

Note:

<sup>(1)</sup> Timing parameters shown in this table apply for all specified VCCIO levels.

#### Figure 9. MAX 7000A AC Test Conditions

Power supply transients can affect AC measurements. Simultaneous transitions of multiple outputs should be avoided for accurate measurement. Threshold tests must not be performed under AC conditions. Large-amplitude, fast-groundcurrent transients normally occur as the device outputs discharge the load capacitances. When these transients flow through the parasitic inductance between the device ground pin and the test system ground, significant reductions in observable noise immunity can result. Numbers in brackets are for 2.5-V outputs. Numbers without brackets are for 3.3-V outputs.



## Operating Conditions

Tables 13 through 16 provide information on absolute maximum ratings, recommended operating conditions, operating conditions, and capacitance for MAX 7000A devices.

| Table 1          | 3. MAX 7000A Device Absolu | te Maximum Ratings Note (1)                            |      |      |      |
|------------------|----------------------------|--------------------------------------------------------|------|------|------|
| Symbol           | Parameter                  | Conditions                                             | Min  | Max  | Unit |
| V <sub>CC</sub>  | Supply voltage             | With respect to ground (2)                             | -0.5 | 4.6  | V    |
| VI               | DC input voltage           |                                                        | -2.0 | 5.75 | V    |
| I <sub>OUT</sub> | DC output current, per pin |                                                        | -25  | 25   | mA   |
| T <sub>STG</sub> | Storage temperature        | No bias                                                | -65  | 150  | °C   |
| T <sub>A</sub>   | Ambient temperature        | Under bias                                             | -65  | 135  | °C   |
| TJ               | Junction temperature       | BGA, FineLine BGA, PQFP, and TQFP packages, under bias |      | 135  | °C   |

Figure 10 shows the typical output drive characteristics of MAX 7000A devices.

3.3 V MAX 7000AE Devices 2.5 V MAX 7000AE Devices 150 150 100 100 V<sub>CCINT</sub> = 3.3 V Typical I<sub>O</sub> Typical I<sub>O</sub>  $V_{CCINT} = 3.3 V$ Output Output  $V_{CCIO} = 3.3 V$  $V_{CCIO} = 2.5 \text{ V}$ Current (mA) Current (mA) Temperature = 25 °C Temperature = 25 °C 50 50  $I_{\cap H}$ 0 VO Output Voltage (V) Vo Output Voltage (V) EPM7128A & EPM7256A Devices 3.3 V 2.5 V EPM7128A & EPM7256A Devices 120 120  $I_{OL}$  $I_{OL}$ 

Typical I<sub>O</sub>

Output

Temperature = 25°C Current (mA)

V<sub>CCINT</sub> = 3.3 V

 $V_{CCIO} = 3.3 V$ 

VO Output Voltage (V)

Figure 10. Output Drive Characteristics of MAX 7000A Devices

### **Timing Model**

Typical I<sub>O</sub>

Current (mA)

Output

MAX 7000A device timing can be analyzed with the Altera software, a variety of popular industry-standard EDA simulators and timing analyzers, or with the timing model shown in Figure 11. MAX 7000A devices have predictable internal delays that enable the designer to determine the worst-case timing of any design. The software provides timing simulation, point-to-point delay prediction, and detailed timing analysis for device-wide performance evaluation.

80

40

V<sub>CCINT</sub> = 3.3 V

 $V_{CCIO} = 2.5 V$ 

 $I_{OH}$ 

Vo Output Voltage (V)

Temperature = 25 °C

| Symbol           | Parameter            | Conditions |     |     | Speed | Grade |     |     | Unit |  |
|------------------|----------------------|------------|-----|-----|-------|-------|-----|-----|------|--|
|                  |                      |            | -   | -4  |       | -7    |     | -10 |      |  |
|                  |                      |            | Min | Max | Min   | Max   | Min | Max |      |  |
| t <sub>IC</sub>  | Array clock delay    |            |     | 1.2 |       | 2.0   |     | 2.5 | ns   |  |
| t <sub>EN</sub>  | Register enable time |            |     | 0.6 |       | 1.0   |     | 1.2 | ns   |  |
| $t_{GLOB}$       | Global control delay |            |     | 0.8 |       | 1.3   |     | 1.9 | ns   |  |
| t <sub>PRE</sub> | Register preset time |            |     | 1.2 |       | 1.9   |     | 2.6 | ns   |  |
| t <sub>CLR</sub> | Register clear time  |            |     | 1.2 |       | 1.9   |     | 2.6 | ns   |  |
| $t_{PIA}$        | PIA delay            | (2)        |     | 0.9 |       | 1.5   |     | 2.1 | ns   |  |
| $t_{LPA}$        | Low-power adder      | (6)        |     | 2.5 |       | 4.0   |     | 5.0 | ns   |  |

| Symbol           | Parameter            | Conditions |     |     | Speed | Grade |     |     | Unit |
|------------------|----------------------|------------|-----|-----|-------|-------|-----|-----|------|
|                  |                      |            | -5  |     | -7    |       | -10 |     |      |
|                  |                      |            | Min | Max | Min   | Max   | Min | Max | 1    |
| t <sub>EN</sub>  | Register enable time |            |     | 0.7 |       | 1.0   |     | 1.3 | ns   |
| $t_{GLOB}$       | Global control delay |            |     | 1.1 |       | 1.6   |     | 2.0 | ns   |
| t <sub>PRE</sub> | Register preset time |            |     | 1.4 |       | 2.0   |     | 2.7 | ns   |
| t <sub>CLR</sub> | Register clear time  |            |     | 1.4 |       | 2.0   |     | 2.7 | ns   |
| $t_{PIA}$        | PIA delay            | (2)        |     | 1.4 |       | 2.0   |     | 2.6 | ns   |
| $t_{LPA}$        | Low-power adder      | (6)        |     | 4.0 |       | 4.0   |     | 5.0 | ns   |

| Symbol            | Parameter                                | Conditions        |       |     |       | Speed | Grade |      |      |      | Unit |
|-------------------|------------------------------------------|-------------------|-------|-----|-------|-------|-------|------|------|------|------|
|                   |                                          |                   | -1    | 6   | -     | 7     | -1    | 10   | -1   | 12   |      |
|                   |                                          |                   | Min   | Max | Min   | Max   | Min   | Max  | Min  | Max  |      |
| t <sub>PD1</sub>  | Input to non-registered output           | C1 = 35 pF<br>(2) |       | 6.0 |       | 7.5   |       | 10.0 |      | 12.0 | ns   |
| t <sub>PD2</sub>  | I/O input to non-<br>registered output   | C1 = 35 pF<br>(2) |       | 6.0 |       | 7.5   |       | 10.0 |      | 12.0 | ns   |
| t <sub>SU</sub>   | Global clock setup time                  | (2)               | 4.2   |     | 5.3   |       | 7.0   |      | 8.5  |      | ns   |
| t <sub>H</sub>    | Global clock hold time                   | (2)               | 0.0   |     | 0.0   |       | 0.0   |      | 0.0  |      | ns   |
| t <sub>FSU</sub>  | Global clock setup time of fast input    |                   | 2.5   |     | 3.0   |       | 3.0   |      | 3.0  |      | ns   |
| t <sub>FH</sub>   | Global clock hold time of fast input     |                   | 0.0   |     | 0.0   |       | 0.0   |      | 0.0  |      | ns   |
| t <sub>CO1</sub>  | Global clock to output delay             | C1 = 35 pF        | 1.0   | 3.7 | 1.0   | 4.6   | 1.0   | 6.1  | 1.0  | 7.3  | ns   |
| t <sub>CH</sub>   | Global clock high time                   |                   | 3.0   |     | 3.0   |       | 4.0   |      | 5.0  |      | ns   |
| t <sub>CL</sub>   | Global clock low time                    |                   | 3.0   |     | 3.0   |       | 4.0   |      | 5.0  |      | ns   |
| t <sub>ASU</sub>  | Array clock setup time                   | (2)               | 1.9   |     | 2.4   |       | 3.1   |      | 3.8  |      | ns   |
| t <sub>AH</sub>   | Array clock hold time                    | (2)               | 1.5   |     | 2.2   |       | 3.3   |      | 4.3  |      | ns   |
| t <sub>ACO1</sub> | Array clock to output delay              | C1 = 35 pF<br>(2) | 1.0   | 6.0 | 1.0   | 7.5   | 1.0   | 10.0 | 1.0  | 12.0 | ns   |
| t <sub>ACH</sub>  | Array clock high time                    |                   | 3.0   |     | 3.0   |       | 4.0   |      | 5.0  |      | ns   |
| t <sub>ACL</sub>  | Array clock low time                     |                   | 3.0   |     | 3.0   |       | 4.0   |      | 5.0  |      | ns   |
| t <sub>CPPW</sub> | Minimum pulse width for clear and preset | (3)               | 3.0   |     | 3.0   |       | 4.0   |      | 5.0  |      | ns   |
| t <sub>CNT</sub>  | Minimum global clock period              | (2)               |       | 6.9 |       | 8.6   |       | 11.5 |      | 13.8 | ns   |
| f <sub>CNT</sub>  | Maximum internal global clock frequency  | (2), (4)          | 144.9 |     | 116.3 |       | 87.0  |      | 72.5 |      | MHz  |
| t <sub>ACNT</sub> | Minimum array clock period               | (2)               |       | 6.9 |       | 8.6   |       | 11.5 |      | 13.8 | ns   |
| f <sub>ACNT</sub> | Maximum internal array clock frequency   | (2), (4)          | 144.9 |     | 116.3 |       | 87    |      | 72.5 |      | MHz  |

| Symbol           | Parameter                                                                                 | Conditions        |     |     |     | Speed | Grade |      |     |      | Unit |
|------------------|-------------------------------------------------------------------------------------------|-------------------|-----|-----|-----|-------|-------|------|-----|------|------|
|                  |                                                                                           |                   | -   | 6   | -   | 7     | -1    | 10   | -1  | 12   |      |
|                  |                                                                                           |                   | Min | Max | Min | Max   | Min   | Max  | Min | Max  |      |
| $t_{IN}$         | Input pad and buffer delay                                                                |                   |     | 0.6 |     | 0.7   |       | 0.9  |     | 1.1  | ns   |
| $t_{IO}$         | I/O input pad and buffer delay                                                            |                   |     | 0.6 |     | 0.7   |       | 0.9  |     | 1.1  | ns   |
| $t_{FIN}$        | Fast input delay                                                                          |                   |     | 2.7 |     | 3.1   |       | 3.6  |     | 3.9  | ns   |
| $t_{SEXP}$       | Shared expander delay                                                                     |                   |     | 2.5 |     | 3.2   |       | 4.3  |     | 5.1  | ns   |
| $t_{PEXP}$       | Parallel expander delay                                                                   |                   |     | 0.7 |     | 0.8   |       | 1.1  |     | 1.3  | ns   |
| $t_{LAD}$        | Logic array delay                                                                         |                   |     | 2.4 |     | 3.0   |       | 4.1  |     | 4.9  | ns   |
| t <sub>LAC</sub> | Logic control array delay                                                                 |                   |     | 2.4 |     | 3.0   |       | 4.1  |     | 4.9  | ns   |
| t <sub>IOE</sub> | Internal output enable delay                                                              |                   |     | 0.0 |     | 0.0   |       | 0.0  |     | 0.0  | ns   |
| t <sub>OD1</sub> | Output buffer and pad<br>delay, slow slew rate = off<br>V <sub>CCIO</sub> = 3.3 V         | C1 = 35 pF        |     | 0.4 |     | 0.6   |       | 0.7  |     | 0.9  | ns   |
| t <sub>OD2</sub> | Output buffer and pad<br>delay, slow slew rate = off<br>V <sub>CCIO</sub> = 2.5 V         | C1 = 35 pF<br>(5) |     | 0.9 |     | 1.1   |       | 1.2  |     | 1.4  | ns   |
| t <sub>OD3</sub> | Output buffer and pad<br>delay, slow slew rate = on<br>V <sub>CCIO</sub> = 2.5 V or 3.3 V | C1 = 35 pF        |     | 5.4 |     | 5.6   |       | 5.7  |     | 5.9  | ns   |
| t <sub>ZX1</sub> | Output buffer enable delay, slow slew rate = off $V_{CCIO} = 3.3 \text{ V}$               | C1 = 35 pF        |     | 4.0 |     | 4.0   |       | 5.0  |     | 5.0  | ns   |
| t <sub>ZX2</sub> | Output buffer enable delay, slow slew rate = off $V_{CCIO} = 2.5 \text{ V}$               | C1 = 35 pF<br>(5) |     | 4.5 |     | 4.5   |       | 5.5  |     | 5.5  | ns   |
| t <sub>ZX3</sub> | Output buffer enable delay, slow slew rate = on $V_{CCIO} = 3.3 \text{ V}$                | C1 = 35 pF        |     | 9.0 |     | 9.0   |       | 10.0 |     | 10.0 | ns   |
| $t_{XZ}$         | Output buffer disable delay                                                               | C1 = 5 pF         |     | 4.0 |     | 4.0   |       | 5.0  |     | 5.0  | ns   |
| t <sub>SU</sub>  | Register setup time                                                                       |                   | 1.9 |     | 2.4 |       | 3.1   |      | 3.8 |      | ns   |
| t <sub>H</sub>   | Register hold time                                                                        |                   | 1.5 |     | 2.2 |       | 3.3   |      | 4.3 |      | ns   |
| t <sub>FSU</sub> | Register setup time of fast input                                                         |                   | 0.8 |     | 1.1 |       | 1.1   |      | 1.1 |      | ns   |
| t <sub>FH</sub>  | Register hold time of fast input                                                          |                   | 1.7 |     | 1.9 |       | 1.9   |      | 1.9 |      | ns   |

| Symbol            | Parameter                                                                                | Conditions        |     |     |     | Speed | Grade |      |     |      | Unit |
|-------------------|------------------------------------------------------------------------------------------|-------------------|-----|-----|-----|-------|-------|------|-----|------|------|
|                   |                                                                                          |                   | -   | 6   | -   | 7     | -1    | 10   | -1  | 12   |      |
|                   |                                                                                          |                   | Min | Max | Min | Max   | Min   | Max  | Min | Max  |      |
| t <sub>IN</sub>   | Input pad and buffer delay                                                               |                   |     | 0.3 |     | 0.4   |       | 0.5  |     | 0.6  | ns   |
| t <sub>IO</sub>   | I/O input pad and buffer delay                                                           |                   |     | 0.3 |     | 0.4   |       | 0.5  |     | 0.6  | ns   |
| $t_{FIN}$         | Fast input delay                                                                         |                   |     | 2.4 |     | 3.0   |       | 3.4  |     | 3.8  | ns   |
| t <sub>SEXP</sub> | Shared expander delay                                                                    |                   |     | 2.8 |     | 3.5   |       | 4.7  |     | 5.6  | ns   |
| t <sub>PEXP</sub> | Parallel expander delay                                                                  |                   |     | 0.5 |     | 0.6   |       | 0.8  |     | 1.0  | ns   |
| $t_{LAD}$         | Logic array delay                                                                        |                   |     | 2.5 |     | 3.1   |       | 4.2  |     | 5.0  | ns   |
| t <sub>LAC</sub>  | Logic control array delay                                                                |                   |     | 2.5 |     | 3.1   |       | 4.2  |     | 5.0  | ns   |
| t <sub>IOE</sub>  | Internal output enable delay                                                             |                   |     | 0.2 |     | 0.3   |       | 0.4  |     | 0.5  | ns   |
| t <sub>OD1</sub>  | Output buffer and pad<br>delay, slow slew rate = off<br>V <sub>CCIO</sub> = 3.3 V        | C1 = 35 pF        |     | 0.3 |     | 0.4   |       | 0.5  |     | 0.6  | ns   |
| t <sub>OD2</sub>  | Output buffer and pad<br>delay, slow slew rate = off<br>V <sub>CCIO</sub> = 2.5 V        | C1 = 35 pF<br>(5) |     | 0.8 |     | 0.9   |       | 1.0  |     | 1.1  | ns   |
| t <sub>OD3</sub>  | Output buffer and pad<br>delay slow slew rate = on<br>V <sub>CCIO</sub> = 2.5 V or 3.3 V | C1 = 35 pF        |     | 5.3 |     | 5.4   |       | 5.5  |     | 5.6  | ns   |
| t <sub>ZX1</sub>  | Output buffer enable<br>delay slow slew rate = off<br>V <sub>CCIO</sub> = 3.3 V          | C1 = 35 pF        |     | 4.0 |     | 4.0   |       | 5.0  |     | 5.0  | ns   |
| t <sub>ZX2</sub>  | Output buffer enable<br>delay slow slew rate = off<br>V <sub>CCIO</sub> = 2.5 V          | C1 = 35 pF<br>(5) |     | 4.5 |     | 4.5   |       | 5.5  |     | 5.5  | ns   |
| t <sub>ZX3</sub>  | Output buffer enable<br>delay slow slew rate = on<br>V <sub>CCIO</sub> = 2.5 V or 3.3 V  | C1 = 35 pF        |     | 9.0 |     | 9.0   |       | 10.0 |     | 10.0 | ns   |
| $t_{XZ}$          | Output buffer disable delay                                                              | C1 = 5 pF         |     | 4.0 |     | 4.0   |       | 5.0  |     | 5.0  | ns   |
| t <sub>SU</sub>   | Register setup time                                                                      |                   | 1.0 |     | 1.3 |       | 1.7   |      | 2.0 |      | ns   |
| t <sub>H</sub>    | Register hold time                                                                       |                   | 1.7 |     | 2.4 |       | 3.7   |      | 4.7 |      | ns   |
| t <sub>FSU</sub>  | Register setup time of fast input                                                        |                   | 1.2 |     | 1.4 |       | 1.4   |      | 1.4 |      | ns   |
| t <sub>FH</sub>   | Register hold time of fast input                                                         |                   | 1.3 |     | 1.6 |       | 1.6   |      | 1.6 |      | ns   |
| $t_{RD}$          | Register delay                                                                           |                   |     | 1.6 |     | 2.0   |       | 2.7  |     | 3.2  | ns   |

Figure 13 shows the typical supply current versus frequency for MAX 7000A devices.

Figure 13. I<sub>CC</sub> vs. Frequency for MAX 7000A Devices (Part 1 of 2)



#### EPM7128A & EPM7128AE



Figure 15. 49-Pin Ultra FineLine BGA Package Pin-Out Diagram

Package outlines not drawn to scale.



Figure 16. 84-Pin PLCC Package Pin-Out Diagram

Package outline not drawn to scale.



Figure 22. 256-Pin BGA Package Pin-Out Diagram

Package outline not drawn to scale.

