



Welcome to E-XFL.COM

### Understanding <u>Embedded - CPLDs (Complex</u> <u>Programmable Logic Devices)</u>

Embedded - CPLDs, or Complex Programmable Logic Devices, are highly versatile digital logic devices used in electronic systems. These programmable components are designed to perform complex logical operations and can be customized for specific applications. Unlike fixedfunction ICs, CPLDs offer the flexibility to reprogram their configuration, making them an ideal choice for various embedded systems. They consist of a set of logic gates and programmable interconnects, allowing designers to implement complex logic circuits without needing custom hardware.

### Applications of Embedded - CPLDs

### Details

| Product Status                  | Obsolete                                                      |
|---------------------------------|---------------------------------------------------------------|
| Programmable Type               | In System Programmable                                        |
| Delay Time tpd(1) Max           | 10 ns                                                         |
| Voltage Supply - Internal       | 3V ~ 3.6V                                                     |
| Number of Logic Elements/Blocks | 4                                                             |
| Number of Macrocells            | 64                                                            |
| Number of Gates                 | 1250                                                          |
| Number of I/O                   | 68                                                            |
| Operating Temperature           | -40°C ~ 130°C (TJ)                                            |
| Mounting Type                   | Surface Mount                                                 |
| Package / Case                  | 100-LBGA                                                      |
| Supplier Device Package         | 100-FBGA (11x11)                                              |
| Purchase URL                    | https://www.e-xfl.com/product-detail/intel/epm7064aeta100-10n |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

MAX 7000A devices use CMOS EEPROM cells to implement logic functions. The user-configurable MAX 7000A architecture accommodates a variety of independent combinatorial and sequential logic functions. The devices can be reprogrammed for quick and efficient iterations during design development and debug cycles, and can be programmed and erased up to 100 times.

MAX 7000A devices contain from 32 to 512 macrocells that are combined into groups of 16 macrocells, called logic array blocks (LABs). Each macrocell has a programmable-AND/fixed-OR array and a configurable register with independently programmable clock, clock enable, clear, and preset functions. To build complex logic functions, each macrocell can be supplemented with both shareable expander product terms and highspeed parallel expander product terms, providing up to 32 product terms per macrocell.

MAX 7000A devices provide programmable speed/power optimization. Speed-critical portions of a design can run at high speed/full power, while the remaining portions run at reduced speed/low power. This speed/power optimization feature enables the designer to configure one or more macrocells to operate at 50% or lower power while adding only a nominal timing delay. MAX 7000A devices also provide an option that reduces the slew rate of the output buffers, minimizing noise transients when non-speed-critical signals are switching. The output drivers of all MAX 7000A devices can be set for 2.5 V or 3.3 V, and all input pins are 2.5-V, 3.3-V, and 5.0-V tolerant, allowing MAX 7000A devices to be used in mixed-voltage systems.

MAX 7000A devices are supported by Altera development systems, which are integrated packages that offer schematic, text—including VHDL, Verilog HDL, and the Altera Hardware Description Language (AHDL)—and waveform design entry, compilation and logic synthesis, simulation and timing analysis, and device programming. The software provides EDIF 2 0 0 and 3 0 0, LPM, VHDL, Verilog HDL, and other interfaces for additional design entry and simulation support from other industry-standard PC- and UNIX-workstation-based EDA tools. The software runs on Windows-based PCs, as well as Sun SPARCstation, and HP 9000 Series 700/800 workstations.

•••

For more information on development tools, see the *MAX+PLUS II Programmable Logic Development System & Software Data Sheet* and the *Quartus Programmable Logic Development System & Software Data Sheet*.

# Functional Description

The MAX 7000A architecture includes the following elements:

- Logic array blocks (LABs)
- Macrocells
- Expander product terms (shareable and parallel)
- Programmable interconnect array
- I/O control blocks

The MAX 7000A architecture includes four dedicated inputs that can be used as general-purpose inputs or as high-speed, global control signals (clock, clear, and two output enable signals) for each macrocell and I/O pin. Figure 1 shows the architecture of MAX 7000A devices.

For registered functions, each macrocell flipflop can be individually programmed to implement D, T, JK, or SR operation with programmable clock control. The flipflop can be bypassed for combinatorial operation. During design entry, the designer specifies the desired flipflop type; the Altera software then selects the most efficient flipflop operation for each registered function to optimize resource utilization.

Each programmable register can be clocked in three different modes:

- Global clock signal. This mode achieves the fastest clock-to-output performance.
- Global clock signal enabled by an active-high clock enable. A clock enable is generated by a product term. This mode provides an enable on each flipflop while still achieving the fast clock-to-output performance of the global clock.
- Array clock implemented with a product term. In this mode, the flipflop can be clocked by signals from buried macrocells or I/O pins.

Two global clock signals are available in MAX 7000A devices. As shown in Figure 1, these global clock signals can be the true or the complement of either of the global clock pins, GCLK1 or GCLK2.

Each register also supports asynchronous preset and clear functions. As shown in Figure 2, the product-term select matrix allocates product terms to control these operations. Although the product-term-driven preset and clear from the register are active high, active-low control can be obtained by inverting the signal within the logic array. In addition, each register clear function can be individually driven by the active-low dedicated global clear pin (GCLRn). Upon power-up, each register in a MAX 7000AE device may be set to either a high or low state. This power-up state is specified at design entry. Upon power-up, each register in EPM7128A and EPM7256A devices are set to a low state.

All MAX 7000A I/O pins have a fast input path to a macrocell register. This dedicated path allows a signal to bypass the PIA and combinatorial logic and be clocked to an input D flipflop with an extremely fast (as low as 2.5 ns) input setup time.

Figure 6. I/O Control Block of MAX 7000A Devices



#### Note:

(1) EPM7032AE, EPM7064AE, EPM7128A, EPM7128AE, EPM7256A, and EPM7256AE devices have six output enable signals. EPM7512AE devices have 10 output enable signals.

When the tri-state buffer control is connected to ground, the output is tri-stated (high impedance) and the I/O pin can be used as a dedicated input. When the tri-state buffer control is connected to  $V_{CC}$ , the output is enabled.

The MAX 7000A architecture provides dual I/O feedback, in which macrocell and pin feedbacks are independent. When an I/O pin is configured as an input, the associated macrocell can be used for buried logic.

# SameFrame Pin-Outs

MAX 7000A devices support the SameFrame pin-out feature for FineLine BGA packages. The SameFrame pin-out feature is the arrangement of balls on FineLine BGA packages such that the lower-ballcount packages form a subset of the higher-ball-count packages. SameFrame pin-outs provide the flexibility to migrate not only from device to device within the same package, but also from one package to another. A given printed circuit board (PCB) layout can support multiple device density/package combinations. For example, a single board layout can support a range of devices from an EPM7128AE device in a 100-pin FineLine BGA package to an EPM7512AE device in a 256-pin FineLine BGA package.

The Altera design software provides support to design PCBs with SameFrame pin-out devices. Devices can be defined for present and future use. The software generates pin-outs describing how to lay out a board to take advantage of this migration (see Figure 7).





Printed Circuit Board Designed for 256-Pin FineLine BGA Package



 

 100-Pin FineLine BGA Package (Reduced I/O Count or Logic Requirements)
 256-Pin FineLine BGA Package (Increased I/O Count or Logic Requirements)

# In-System Programmability

MAX 7000A devices can be programmed in-system via an industrystandard 4-pin IEEE Std. 1149.1 (JTAG) interface. ISP offers quick, efficient iterations during design development and debugging cycles. The MAX 7000A architecture internally generates the high programming voltages required to program EEPROM cells, allowing in-system programming with only a single 3.3-V power supply. During in-system programming, the I/O pins are tri-stated and weakly pulled-up to eliminate board conflicts. The pull-up value is nominally 50 k $\Omega$ .

MAX 7000AE devices have an enhanced ISP algorithm for faster programming. These devices also offer an ISP\_Done bit that provides safe operation when in-system programming is interrupted. This ISP\_Done bit, which is the last bit programmed, prevents all I/O pins from driving until the bit is programmed. This feature is only available in EPM7032AE, EPM7064AE, EPM7128AE, EPM7256AE, and EPM7512AE devices.

ISP simplifies the manufacturing flow by allowing devices to be mounted on a PCB with standard pick-and-place equipment before they are programmed. MAX 7000A devices can be programmed by downloading the information via in-circuit testers, embedded processors, the Altera MasterBlaster serial/USB communications cable, ByteBlasterMV parallel port download cable, and BitBlaster serial download cable. Programming the devices after they are placed on the board eliminates lead damage on high-pin-count packages (e.g., QFP packages) due to device handling. MAX 7000A devices can be reprogrammed after a system has already shipped to the field. For example, product upgrades can be performed in the field via software or modem.

In-system programming can be accomplished with either an adaptive or constant algorithm. An adaptive algorithm reads information from the unit and adapts subsequent programming steps to achieve the fastest possible programming time for that unit. A constant algorithm uses a predefined (non-adaptive) programming sequence that does not take advantage of adaptive algorithm programming time improvements. Some in-circuit testers cannot program using an adaptive algorithm. Therefore, a constant algorithm must be used. MAX 7000AE devices can be programmed with either an adaptive or constant (non-adaptive) algorithm. EPM7128A and EPM7256A device can only be programmed with an adaptive algorithm; users programming these two devices on platforms that cannot use an adaptive algorithm should use EPM7128AE and EPM7256AE devices.

The Jam Standard Test and Programming Language (STAPL), JEDEC standard JESD 71, can be used to program MAX 7000A devices with incircuit testers, PCs, or embedded processors.



For more information on using the Jam STAPL language, see *Application Note 88* (Using the Jam Language for ISP & ICR via an Embedded Processor) and *Application Note 122* (Using Jam STAPL for ISP & ICR via an Embedded *Processor*).

ISP circuitry in MAX 7000AE devices is compliant with the IEEE Std. 1532 specification. The IEEE Std. 1532 is a standard developed to allow concurrent ISP between multiple PLD vendors.

# **Programming Sequence**

During in-system programming, instructions, addresses, and data are shifted into the MAX 7000A device through the TDI input pin. Data is shifted out through the TDO output pin and compared against the expected data.

Programming a pattern into the device requires the following six ISP stages. A stand-alone verification of a programmed pattern involves only stages 1, 2, 5, and 6.

- 1. *Enter ISP*. The enter ISP stage ensures that the I/O pins transition smoothly from user mode to ISP mode. The enter ISP stage requires 1 ms.
- 2. *Check ID*. Before any program or verify process, the silicon ID is checked. The time required to read this silicon ID is relatively small compared to the overall programming time.
- 3. *Bulk Erase*. Erasing the device in-system involves shifting in the instructions to erase the device and applying one erase pulse of 100 ms.
- 4. *Program*. Programming the device in-system involves shifting in the address and data and then applying the programming pulse to program the EEPROM cells. This process is repeated for each EEPROM address.
- 5. *Verify.* Verifying an Altera device in-system involves shifting in addresses, applying the read pulse to verify the EEPROM cells, and shifting out the data for comparison. This process is repeated for each EEPROM address.
- 6. *Exit ISP*. An exit ISP stage ensures that the I/O pins transition smoothly from ISP mode to user mode. The exit ISP stage requires 1 ms.

| Table 7. MAX 7000A Stand-Alone Verification Times for Different Test Clock Frequencies |        |                                                                                                              |      |      |      |      |       |       |       |  |  |
|----------------------------------------------------------------------------------------|--------|--------------------------------------------------------------------------------------------------------------|------|------|------|------|-------|-------|-------|--|--|
| Device                                                                                 |        |                                                                                                              |      | 1    | тск  |      |       |       | Units |  |  |
|                                                                                        | 10 MHz | MHz         5 MHz         2 MHz         1 MHz         500 kHz         200 kHz         100 kHz         50 kHz |      |      |      |      |       |       |       |  |  |
| EPM7032AE                                                                              | 0.00   | 0.01                                                                                                         | 0.01 | 0.02 | 0.04 | 0.09 | 0.18  | 0.36  | S     |  |  |
| EPM7064AE                                                                              | 0.01   | 0.01                                                                                                         | 0.02 | 0.04 | 0.07 | 0.18 | 0.35  | 0.70  | S     |  |  |
| EPM7128AE                                                                              | 0.01   | 0.02                                                                                                         | 0.04 | 0.07 | 0.14 | 0.34 | 0.68  | 1.36  | S     |  |  |
| EPM7256AE                                                                              | 0.02   | 0.03                                                                                                         | 0.08 | 0.15 | 0.30 | 0.75 | 1.49  | 2.98  | S     |  |  |
| EPM7512AE                                                                              | 0.03   | 0.06                                                                                                         | 0.15 | 0.30 | 0.60 | 1.49 | 2.97  | 5.94  | S     |  |  |
| EPM7128A (1)                                                                           | 0.08   | 0.14                                                                                                         | 0.29 | 0.56 | 1.09 | 2.67 | 5.31  | 10.59 | S     |  |  |
| EPM7256A (1)                                                                           | 0.13   | 0.24                                                                                                         | 0.54 | 1.06 | 2.08 | 5.15 | 10.27 | 20.51 | S     |  |  |

#### Note to tables:

(1) EPM7128A and EPM7256A devices can only be programmed with an adaptive algorithm; users programming these two devices on platforms that cannot use an adaptive algorithm should use EPM7128AE and EPM7256AE devices.

# Programming with External Hardware

MAX 7000A devices can be programmed on Windows-based PCs with an Altera Logic Programmer card, the MPU, and the appropriate device adapter. The MPU performs continuity checks to ensure adequate electrical contact between the adapter and the device.



For more information, see the Altera Programming Hardware Data Sheet.

The Altera software can use text- or waveform-format test vectors created with the Altera Text Editor or Waveform Editor to test the programmed device. For added design verification, designers can perform functional testing to compare the functional device behavior with the results of simulation.

Data I/O, BP Microsystems, and other programming hardware manufacturers provide programming support for Altera devices.



For more information, see *Programming Hardware Manufacturers*.

# IEEE Std. 1149.1 (JTAG) **Boundary-Scan** Support

MAX 7000A devices include the JTAG BST circuitry defined by IEEE Std. 1149.1. Table 8 describes the JTAG instructions supported by MAX 7000A devices. The pin-out tables, available from the Altera web site (http://www.altera.com), show the location of the JTAG control pins for each device. If the JTAG interface is not required, the JTAG pins are available as user I/O pins.

| Table 1          | Table 15. MAX 7000A Device DC Operating Conditions         Note (6) |                                                                 |                         |      |      |  |  |  |  |  |  |  |  |
|------------------|---------------------------------------------------------------------|-----------------------------------------------------------------|-------------------------|------|------|--|--|--|--|--|--|--|--|
| Symbol           | Parameter                                                           | Conditions                                                      | Min                     | Max  | Unit |  |  |  |  |  |  |  |  |
| V <sub>IH</sub>  | High-level input voltage                                            |                                                                 | 1.7                     | 5.75 | V    |  |  |  |  |  |  |  |  |
| V <sub>IL</sub>  | Low-level input voltage                                             |                                                                 | -0.5                    | 0.8  | V    |  |  |  |  |  |  |  |  |
| V <sub>OH</sub>  | 3.3-V high-level TTL output voltage                                 | $I_{OH} = -8 \text{ mA DC}, V_{CCIO} = 3.00 \text{ V}$ (7)      | 2.4                     |      | V    |  |  |  |  |  |  |  |  |
|                  | 3.3-V high-level CMOS output voltage                                | I <sub>OH</sub> = -0.1 mA DC, V <sub>CCIO</sub> = 3.00 V<br>(7) | V <sub>CCIO</sub> – 0.2 |      | V    |  |  |  |  |  |  |  |  |
|                  | 2.5-V high-level output voltage                                     | I <sub>OH</sub> = −100 μA DC, V <sub>CCIO</sub> = 2.30 V<br>(7) | 2.1                     |      | V    |  |  |  |  |  |  |  |  |
|                  |                                                                     | $I_{OH} = -1 \text{ mA DC}, V_{CCIO} = 2.30 \text{ V}$ (7)      | 2.0                     |      | V    |  |  |  |  |  |  |  |  |
|                  |                                                                     | $I_{OH} = -2 \text{ mA DC}, V_{CCIO} = 2.30 \text{ V}$ (7)      | 1.7                     |      | V    |  |  |  |  |  |  |  |  |
| V <sub>OL</sub>  | 3.3-V low-level TTL output voltage                                  | I <sub>OL</sub> = 8 mA DC, V <sub>CCIO</sub> = 3.00 V (8)       |                         | 0.45 | V    |  |  |  |  |  |  |  |  |
|                  | 3.3-V low-level CMOS output voltage                                 | $I_{OL} = 0.1 \text{ mA DC}, V_{CCIO} = 3.00 \text{ V}$ (8)     |                         | 0.2  | V    |  |  |  |  |  |  |  |  |
|                  | 2.5-V low-level output voltage                                      | $I_{OL}$ = 100 $\mu A$ DC, $V_{CCIO}$ = 2.30 V $(8)$            |                         | 0.2  | V    |  |  |  |  |  |  |  |  |
|                  |                                                                     | $I_{OL}$ = 1 mA DC, $V_{CCIO}$ = 2.30 V (8)                     |                         | 0.4  | V    |  |  |  |  |  |  |  |  |
|                  |                                                                     | $I_{OL}$ = 2 mA DC, $V_{CCIO}$ = 2.30 V (8)                     |                         | 0.7  | V    |  |  |  |  |  |  |  |  |
| I <sub>I</sub>   | Input leakage current                                               | $V_{I} = -0.5$ to 5.5 V (9)                                     | -10                     | 10   | μΑ   |  |  |  |  |  |  |  |  |
| I <sub>OZ</sub>  | Tri-state output off-state<br>current                               | V <sub>I</sub> = -0.5 to 5.5 V <i>(9)</i>                       | -10                     | 10   | μΑ   |  |  |  |  |  |  |  |  |
| R <sub>ISP</sub> | Value of I/O pin pull-up resistor                                   | V <sub>CCIO</sub> = 3.0 to 3.6 V (10)                           | 20                      | 50   | kΩ   |  |  |  |  |  |  |  |  |
|                  | during in-system programming                                        | V <sub>CCIO</sub> = 2.3 to 2.7 V (10)                           | 30                      | 80   | kΩ   |  |  |  |  |  |  |  |  |
|                  | or during power-up                                                  | V <sub>CCIO</sub> = 2.3 to 3.6 V (11)                           | 20                      | 74   | kΩ   |  |  |  |  |  |  |  |  |

| Table 1          | Table 16. MAX 7000A Device CapacitanceNote (12) |                                     |     |     |      |  |  |  |  |  |  |
|------------------|-------------------------------------------------|-------------------------------------|-----|-----|------|--|--|--|--|--|--|
| Symbol           | Parameter                                       | Conditions                          | Min | Max | Unit |  |  |  |  |  |  |
| C <sub>IN</sub>  | Input pin capacitance                           | V <sub>IN</sub> = 0 V, f = 1.0 MHz  |     | 8   | pF   |  |  |  |  |  |  |
| C <sub>I/O</sub> | I/O pin capacitance                             | V <sub>OUT</sub> = 0 V, f = 1.0 MHz |     | 8   | pF   |  |  |  |  |  |  |

Tables 17 through 30 show EPM7032AE, EPM7064AE, EPM7128AE, EPM7256AE, EPM7512AE, EPM7128A, and EPM7256A timing information.

| Table 17. EPM7032AE External Timing Parameters       Note (1) |                                             |                |       |     |       |       |       |     |      |  |  |
|---------------------------------------------------------------|---------------------------------------------|----------------|-------|-----|-------|-------|-------|-----|------|--|--|
| Symbol                                                        | Parameter                                   | Conditions     |       |     | Speed | Grade |       |     | Unit |  |  |
|                                                               |                                             |                | -     | 4   | -     | 7     | -1    | 0   |      |  |  |
|                                                               |                                             |                | Min   | Max | Min   | Max   | Min   | Max |      |  |  |
| t <sub>PD1</sub>                                              | Input to non-registered output              | C1 = 35 pF (2) |       | 4.5 |       | 7.5   |       | 10  | ns   |  |  |
| t <sub>PD2</sub>                                              | I/O input to non-registered output          | C1 = 35 pF (2) |       | 4.5 |       | 7.5   |       | 10  | ns   |  |  |
| t <sub>SU</sub>                                               | Global clock setup time                     | (2)            | 2.9   |     | 4.7   |       | 6.3   |     | ns   |  |  |
| t <sub>H</sub>                                                | Global clock hold time                      | (2)            | 0.0   |     | 0.0   |       | 0.0   |     | ns   |  |  |
| t <sub>FSU</sub>                                              | Global clock setup time of<br>fast input    |                | 2.5   |     | 3.0   |       | 3.0   |     | ns   |  |  |
| t <sub>FH</sub>                                               | Global clock hold time of<br>fast input     |                | 0.0   |     | 0.0   |       | 0.0   |     | ns   |  |  |
| t <sub>CO1</sub>                                              | Global clock to output delay                | C1 = 35 pF     | 1.0   | 3.0 | 1.0   | 5.0   | 1.0   | 6.7 | ns   |  |  |
| t <sub>CH</sub>                                               | Global clock high time                      |                | 2.0   |     | 3.0   |       | 4.0   |     | ns   |  |  |
| t <sub>CL</sub>                                               | Global clock low time                       |                | 2.0   |     | 3.0   |       | 4.0   |     | ns   |  |  |
| t <sub>ASU</sub>                                              | Array clock setup time                      | (2)            | 1.6   |     | 2.5   |       | 3.6   |     | ns   |  |  |
| t <sub>AH</sub>                                               | Array clock hold time                       | (2)            | 0.3   |     | 0.5   |       | 0.5   |     | ns   |  |  |
| t <sub>ACO1</sub>                                             | Array clock to output delay                 | C1 = 35 pF (2) | 1.0   | 4.3 | 1.0   | 7.2   | 1.0   | 9.4 | ns   |  |  |
| t <sub>ACH</sub>                                              | Array clock high time                       |                | 2.0   |     | 3.0   |       | 4.0   |     | ns   |  |  |
| t <sub>ACL</sub>                                              | Array clock low time                        |                | 2.0   |     | 3.0   |       | 4.0   |     | ns   |  |  |
| t <sub>CPPW</sub>                                             | Minimum pulse width for<br>clear and preset | (3)            | 2.0   |     | 3.0   |       | 4.0   |     | ns   |  |  |
| t <sub>CNT</sub>                                              | Minimum global clock<br>period              | (2)            |       | 4.4 |       | 7.2   |       | 9.7 | ns   |  |  |
| f <sub>CNT</sub>                                              | Maximum internal global<br>clock frequency  | (2), (4)       | 227.3 |     | 138.9 |       | 103.1 |     | MHz  |  |  |
| t <sub>ACNT</sub>                                             | Minimum array clock period                  | (2)            |       | 4.4 |       | 7.2   |       | 9.7 | ns   |  |  |
| facnt                                                         | Maximum internal array clock frequency      | (2), (4)       | 227.3 |     | 138.9 |       | 103.1 |     | MHz  |  |  |

| Table 21. EPM7128AE External Timing Parameters       Note (1) |                                           |                                   |       |     |       |       |      |      |      |  |  |
|---------------------------------------------------------------|-------------------------------------------|-----------------------------------|-------|-----|-------|-------|------|------|------|--|--|
| Symbol                                                        | Parameter                                 | Conditions                        |       |     | Speed | Grade |      |      | Unit |  |  |
|                                                               |                                           |                                   | -:    | 5   | -     | 7     | -10  |      |      |  |  |
|                                                               |                                           |                                   | Min   | Max | Min   | Max   | Min  | Max  |      |  |  |
| t <sub>PD1</sub>                                              | Input to non-<br>registered output        | C1 = 35 pF<br>(2)                 |       | 5.0 |       | 7.5   |      | 10   | ns   |  |  |
| t <sub>PD2</sub>                                              | I/O input to non-<br>registered output    | C1 = 35 pF<br><i>(</i> 2 <i>)</i> |       | 5.0 |       | 7.5   |      | 10   | ns   |  |  |
| t <sub>SU</sub>                                               | Global clock setup<br>time                | (2)                               | 3.3   |     | 4.9   |       | 6.6  |      | ns   |  |  |
| t <sub>H</sub>                                                | Global clock hold time                    | (2)                               | 0.0   |     | 0.0   |       | 0.0  |      | ns   |  |  |
| t <sub>FSU</sub>                                              | Global clock setup<br>time of fast input  |                                   | 2.5   |     | 3.0   |       | 3.0  |      | ns   |  |  |
| t <sub>FH</sub>                                               | Global clock hold time<br>of fast input   |                                   | 0.0   |     | 0.0   |       | 0.0  |      | ns   |  |  |
| t <sub>CO1</sub>                                              | Global clock to output delay              | C1 = 35 pF                        | 1.0   | 3.4 | 1.0   | 5.0   | 1.0  | 6.6  | ns   |  |  |
| t <sub>CH</sub>                                               | Global clock high time                    |                                   | 2.0   |     | 3.0   |       | 4.0  |      | ns   |  |  |
| t <sub>CL</sub>                                               | Global clock low time                     |                                   | 2.0   |     | 3.0   |       | 4.0  |      | ns   |  |  |
| t <sub>ASU</sub>                                              | Array clock setup time                    | (2)                               | 1.8   |     | 2.8   |       | 3.8  |      | ns   |  |  |
| t <sub>AH</sub>                                               | Array clock hold time                     | (2)                               | 0.2   |     | 0.3   |       | 0.4  |      | ns   |  |  |
| t <sub>ACO1</sub>                                             | Array clock to output delay               | C1 = 35 pF<br>(2)                 | 1.0   | 4.9 | 1.0   | 7.1   | 1.0  | 9.4  | ns   |  |  |
| t <sub>ACH</sub>                                              | Array clock high time                     |                                   | 2.0   |     | 3.0   |       | 4.0  |      | ns   |  |  |
| t <sub>ACL</sub>                                              | Array clock low time                      |                                   | 2.0   |     | 3.0   |       | 4.0  |      | ns   |  |  |
| t <sub>CPPW</sub>                                             | Minimum pulse width for clear and preset  | (3)                               | 2.0   |     | 3.0   |       | 4.0  |      | ns   |  |  |
| t <sub>CNT</sub>                                              | Minimum global clock<br>period            | (2)                               |       | 5.2 |       | 7.7   |      | 10.2 | ns   |  |  |
| f <sub>CNT</sub>                                              | Maximum internal global clock frequency   | (2), (4)                          | 192.3 |     | 129.9 |       | 98.0 |      | MHz  |  |  |
| t <sub>acnt</sub>                                             | Minimum array clock<br>period             | (2)                               |       | 5.2 |       | 7.7   |      | 10.2 | ns   |  |  |
| f <sub>acnt</sub>                                             | Maximum internal<br>array clock frequency | (2), (4)                          | 192.3 |     | 129.9 |       | 98.0 |      | MHz  |  |  |

| Table 2           | Table 23. EPM7256AE External Timing ParametersNote (1) |                   |       |     |       |       |      |      |      |  |  |  |
|-------------------|--------------------------------------------------------|-------------------|-------|-----|-------|-------|------|------|------|--|--|--|
| Symbol            | Parameter                                              | Conditions        |       |     | Speed | Grade |      |      | Unit |  |  |  |
|                   |                                                        |                   | -;    | 5   | -     | 7     | -1   | 0    | _    |  |  |  |
|                   |                                                        |                   | Min   | Max | Min   | Max   | Min  | Max  |      |  |  |  |
| t <sub>PD1</sub>  | Input to non-<br>registered output                     | C1 = 35 pF<br>(2) |       | 5.5 |       | 7.5   |      | 10   | ns   |  |  |  |
| t <sub>PD2</sub>  | I/O input to non-<br>registered output                 | C1 = 35 pF<br>(2) |       | 5.5 |       | 7.5   |      | 10   | ns   |  |  |  |
| t <sub>SU</sub>   | Global clock setup time                                | (2)               | 3.9   |     | 5.2   |       | 6.9  |      | ns   |  |  |  |
| t <sub>H</sub>    | Global clock hold time                                 | (2)               | 0.0   |     | 0.0   |       | 0.0  |      | ns   |  |  |  |
| t <sub>FSU</sub>  | Global clock setup<br>time of fast input               |                   | 2.5   |     | 3.0   |       | 3.0  |      | ns   |  |  |  |
| t <sub>FH</sub>   | Global clock hold time<br>of fast input                |                   | 0.0   |     | 0.0   |       | 0.0  |      | ns   |  |  |  |
| t <sub>CO1</sub>  | Global clock to output delay                           | C1 = 35 pF        | 1.0   | 3.5 | 1.0   | 4.8   | 1.0  | 6.4  | ns   |  |  |  |
| t <sub>CH</sub>   | Global clock high time                                 |                   | 2.0   |     | 3.0   |       | 4.0  |      | ns   |  |  |  |
| t <sub>CL</sub>   | Global clock low time                                  |                   | 2.0   |     | 3.0   |       | 4.0  |      | ns   |  |  |  |
| t <sub>ASU</sub>  | Array clock setup time                                 | (2)               | 2.0   |     | 2.7   |       | 3.6  |      | ns   |  |  |  |
| t <sub>AH</sub>   | Array clock hold time                                  | (2)               | 0.2   |     | 0.3   |       | 0.5  |      | ns   |  |  |  |
| t <sub>ACO1</sub> | Array clock to output delay                            | C1 = 35 pF<br>(2) | 1.0   | 5.4 | 1.0   | 7.3   | 1.0  | 9.7  | ns   |  |  |  |
| t <sub>ACH</sub>  | Array clock high time                                  |                   | 2.0   |     | 3.0   |       | 4.0  |      | ns   |  |  |  |
| t <sub>ACL</sub>  | Array clock low time                                   |                   | 2.0   |     | 3.0   |       | 4.0  |      | ns   |  |  |  |
| t <sub>CPPW</sub> | Minimum pulse width for clear and preset               | (3)               | 2.0   |     | 3.0   |       | 4.0  |      | ns   |  |  |  |
| t <sub>CNT</sub>  | Minimum global clock<br>period                         | (2)               |       | 5.8 |       | 7.9   |      | 10.5 | ns   |  |  |  |
| f <sub>CNT</sub>  | Maximum internal global clock frequency                | (2), (4)          | 172.4 |     | 126.6 |       | 95.2 |      | MHz  |  |  |  |
| t <sub>acnt</sub> | Minimum array clock<br>period                          | (2)               |       | 5.8 |       | 7.9   |      | 10.5 | ns   |  |  |  |
| f <sub>acnt</sub> | Maximum internal<br>array clock frequency              | (2), (4)          | 172.4 |     | 126.6 |       | 95.2 |      | MHz  |  |  |  |

г

| Symbol            | Parameter                                                                                   | Conditions        |     |     | Speed | Grade |     |      | Unit |
|-------------------|---------------------------------------------------------------------------------------------|-------------------|-----|-----|-------|-------|-----|------|------|
| -                 |                                                                                             |                   | -   | 5   | -     | 7     | -   | 10   |      |
|                   |                                                                                             |                   | Min | Max | Min   | Max   | Min | Max  |      |
| t <sub>IN</sub>   | Input pad and buffer delay                                                                  |                   |     | 0.7 |       | 0.9   |     | 1.2  | ns   |
| t <sub>IO</sub>   | I/O input pad and buffer delay                                                              |                   |     | 0.7 |       | 0.9   |     | 1.2  | ns   |
| t <sub>FIN</sub>  | Fast input delay                                                                            |                   |     | 2.4 |       | 2.9   |     | 3.4  | ns   |
| t <sub>SEXP</sub> | Shared expander delay                                                                       |                   |     | 2.1 |       | 2.8   |     | 3.7  | ns   |
| t <sub>PEXP</sub> | Parallel expander delay                                                                     |                   |     | 0.3 |       | 0.5   |     | 0.6  | ns   |
| t <sub>LAD</sub>  | Logic array delay                                                                           |                   |     | 1.7 |       | 2.2   |     | 2.8  | ns   |
| t <sub>LAC</sub>  | Logic control array delay                                                                   |                   |     | 0.8 |       | 1.0   |     | 1.3  | ns   |
| t <sub>IOE</sub>  | Internal output enable delay                                                                |                   |     | 0.0 |       | 0.0   |     | 0.0  | ns   |
| t <sub>OD1</sub>  | Output buffer and pad delay, slow slew rate = off $V_{CCIO} = 3.3 V$                        | C1 = 35 pF        |     | 0.9 |       | 1.2   |     | 1.6  | ns   |
| t <sub>OD2</sub>  | Output buffer and pad delay, slow slew rate = off $V_{CCIO} = 2.5 V$                        | C1 = 35 pF<br>(5) |     | 1.4 |       | 1.7   |     | 2.1  | ns   |
| t <sub>OD3</sub>  | Output buffer and pad<br>delay, slow slew rate = on<br>$V_{CCIO} = 2.5 V \text{ or } 3.3 V$ | C1 = 35 pF        |     | 5.9 |       | 6.2   |     | 6.6  | ns   |
| t <sub>ZX1</sub>  | Output buffer enable delay,<br>slow slew rate = off<br>$V_{CCIO} = 3.3 V$                   | C1 = 35 pF        |     | 4.0 |       | 4.0   |     | 5.0  | ns   |
| t <sub>ZX2</sub>  | Output buffer enable delay,<br>slow slew rate = off<br>$V_{CCIO} = 2.5 V$                   | C1 = 35 pF<br>(5) |     | 4.5 |       | 4.5   |     | 5.5  | ns   |
| t <sub>ZX3</sub>  | Output buffer enable delay,<br>slow slew rate = on<br>$V_{CCIO} = 3.3 V$                    | C1 = 35 pF        |     | 9.0 |       | 9.0   |     | 10.0 | ns   |
| t <sub>XZ</sub>   | Output buffer disable delay                                                                 | C1 = 5 pF         |     | 4.0 |       | 4.0   |     | 5.0  | ns   |
| t <sub>SU</sub>   | Register setup time                                                                         |                   | 1.5 |     | 2.1   |       | 2.9 |      | ns   |
| t <sub>H</sub>    | Register hold time                                                                          |                   | 0.7 |     | 0.9   |       | 1.2 |      | ns   |
| t <sub>FSU</sub>  | Register setup time of fast input                                                           |                   | 1.1 |     | 1.6   |       | 1.6 |      | ns   |
| t <sub>FH</sub>   | Register hold time of fast input                                                            |                   | 1.4 |     | 1.4   |       | 1.4 |      | ns   |
| t <sub>RD</sub>   | Register delay                                                                              |                   |     | 0.9 |       | 1.2   |     | 1.6  | ns   |
| t <sub>COMB</sub> | Combinatorial delay                                                                         |                   |     | 0.5 |       | 0.8   |     | 1.2  | ns   |

-

E

| Table 20          | Table 26. EPM7512AE Internal Timing Parameters (Part 2 of 2)       Note (1) |            |             |     |     |     |     |     |      |  |  |
|-------------------|-----------------------------------------------------------------------------|------------|-------------|-----|-----|-----|-----|-----|------|--|--|
| Symbol            | Parameter                                                                   | Conditions | Speed Grade |     |     |     |     |     | Unit |  |  |
|                   |                                                                             |            | -7          |     |     | -10 |     | -12 |      |  |  |
|                   |                                                                             |            | Min         | Max | Min | Max | Min | Max |      |  |  |
| t <sub>IC</sub>   | Array clock delay                                                           |            |             | 1.8 |     | 2.3 |     | 2.9 | ns   |  |  |
| t <sub>EN</sub>   | Register enable time                                                        |            |             | 1.0 |     | 1.3 |     | 1.7 | ns   |  |  |
| t <sub>GLOB</sub> | Global control delay                                                        |            |             | 1.7 |     | 2.2 |     | 2.7 | ns   |  |  |
| t <sub>PRE</sub>  | Register preset time                                                        |            |             | 1.0 |     | 1.4 |     | 1.7 | ns   |  |  |
| t <sub>CLR</sub>  | Register clear time                                                         |            |             | 1.0 |     | 1.4 |     | 1.7 | ns   |  |  |
| t <sub>PIA</sub>  | PIA delay                                                                   | (2)        |             | 3.0 |     | 4.0 |     | 4.8 | ns   |  |  |
| t <sub>LPA</sub>  | Low-power adder                                                             | (6)        |             | 4.5 |     | 5.0 |     | 5.0 | ns   |  |  |

Г

| Table 28. EPM7128A Internal Timing Parameters (Part 1 of 2)       Note (1) |                                                                              |                   |     |     |     |       |       |      |     |      |      |
|----------------------------------------------------------------------------|------------------------------------------------------------------------------|-------------------|-----|-----|-----|-------|-------|------|-----|------|------|
| Symbol                                                                     | Parameter                                                                    | Conditions        |     |     |     | Speed | Grade |      |     |      | Unit |
|                                                                            |                                                                              |                   | -   | 6   | -   | 7     | -10   |      | -1  | 12   | 1    |
|                                                                            |                                                                              |                   | Min | Мах | Min | Max   | Min   | Мах  | Min | Max  |      |
| t <sub>IN</sub>                                                            | Input pad and buffer delay                                                   |                   |     | 0.6 |     | 0.7   |       | 0.9  |     | 1.1  | ns   |
| t <sub>IO</sub>                                                            | I/O input pad and buffer delay                                               |                   |     | 0.6 |     | 0.7   |       | 0.9  |     | 1.1  | ns   |
| t <sub>FIN</sub>                                                           | Fast input delay                                                             |                   |     | 2.7 |     | 3.1   |       | 3.6  |     | 3.9  | ns   |
| t <sub>SEXP</sub>                                                          | Shared expander delay                                                        |                   |     | 2.5 |     | 3.2   |       | 4.3  |     | 5.1  | ns   |
| t <sub>PEXP</sub>                                                          | Parallel expander delay                                                      |                   |     | 0.7 |     | 0.8   |       | 1.1  |     | 1.3  | ns   |
| t <sub>LAD</sub>                                                           | Logic array delay                                                            |                   |     | 2.4 |     | 3.0   |       | 4.1  |     | 4.9  | ns   |
| t <sub>LAC</sub>                                                           | Logic control array delay                                                    |                   |     | 2.4 |     | 3.0   |       | 4.1  |     | 4.9  | ns   |
| t <sub>IOE</sub>                                                           | Internal output enable delay                                                 |                   |     | 0.0 |     | 0.0   |       | 0.0  |     | 0.0  | ns   |
| t <sub>OD1</sub>                                                           | Output buffer and pad delay, slow slew rate = off $V_{CCIO}$ = 3.3 V         | C1 = 35 pF        |     | 0.4 |     | 0.6   |       | 0.7  |     | 0.9  | ns   |
| t <sub>OD2</sub>                                                           | Output buffer and pad delay, slow slew rate = off $V_{CCIO} = 2.5 V$         | C1 = 35 pF<br>(5) |     | 0.9 |     | 1.1   |       | 1.2  |     | 1.4  | ns   |
| t <sub>OD3</sub>                                                           | Output buffer and pad delay, slow slew rate = on $V_{CCIO} = 2.5$ V or 3.3 V | C1 = 35 pF        |     | 5.4 |     | 5.6   |       | 5.7  |     | 5.9  | ns   |
| t <sub>ZX1</sub>                                                           | Output buffer enable delay, slow slew rate = off $V_{CCIO} = 3.3 \text{ V}$  | C1 = 35 pF        |     | 4.0 |     | 4.0   |       | 5.0  |     | 5.0  | ns   |
| t <sub>ZX2</sub>                                                           | Output buffer enable delay, slow slew rate = off $V_{CCIO} = 2.5 V$          | C1 = 35 pF<br>(5) |     | 4.5 |     | 4.5   |       | 5.5  |     | 5.5  | ns   |
| t <sub>ZX3</sub>                                                           | Output buffer enable delay, slow slew rate = on $V_{CCIO} = 3.3 V$           | C1 = 35 pF        |     | 9.0 |     | 9.0   |       | 10.0 |     | 10.0 | ns   |
| t <sub>XZ</sub>                                                            | Output buffer disable delay                                                  | C1 = 5 pF         |     | 4.0 |     | 4.0   |       | 5.0  |     | 5.0  | ns   |
| t <sub>SU</sub>                                                            | Register setup time                                                          |                   | 1.9 |     | 2.4 |       | 3.1   |      | 3.8 |      | ns   |
| t <sub>H</sub>                                                             | Register hold time                                                           |                   | 1.5 |     | 2.2 |       | 3.3   |      | 4.3 |      | ns   |
| t <sub>FSU</sub>                                                           | Register setup time of fast input                                            |                   | 0.8 |     | 1.1 |       | 1.1   |      | 1.1 |      | ns   |
| t <sub>FH</sub>                                                            | Register hold time of fast input                                             |                   | 1.7 |     | 1.9 |       | 1.9   |      | 1.9 |      | ns   |

The parameters in this equation are:

| MC <sub>TON</sub>  | = | Number of macrocells with the Turbo Bit option turned    |
|--------------------|---|----------------------------------------------------------|
|                    |   | on, as reported in the MAX+PLUS II Report File (.rpt)    |
| MC <sub>DEV</sub>  | = | Number of macrocells in the device                       |
| MC <sub>USED</sub> | = | Total number of macrocells in the design, as reported in |
|                    |   | the Report File                                          |
| f <sub>MAX</sub>   | = | Highest clock frequency to the device                    |
| togLC              | = | Average percentage of logic cells toggling at each clock |
| -20                |   | (typically 12.5%)                                        |
| A, B, C            | = | Constants, shown in Table 31                             |

| Table 31. MAX 7000A I <sub>CC</sub> Equation Constants |      |      |       |  |  |  |  |  |  |  |  |
|--------------------------------------------------------|------|------|-------|--|--|--|--|--|--|--|--|
| Device                                                 | A    | В    | C     |  |  |  |  |  |  |  |  |
| EPM7032AE                                              | 0.71 | 0.30 | 0.014 |  |  |  |  |  |  |  |  |
| EPM7064AE                                              | 0.71 | 0.30 | 0.014 |  |  |  |  |  |  |  |  |
| EPM7128A                                               | 0.71 | 0.30 | 0.014 |  |  |  |  |  |  |  |  |
| EPM7128AE                                              | 0.71 | 0.30 | 0.014 |  |  |  |  |  |  |  |  |
| EPM7256A                                               | 0.71 | 0.30 | 0.014 |  |  |  |  |  |  |  |  |
| EPM7256AE                                              | 0.71 | 0.30 | 0.014 |  |  |  |  |  |  |  |  |
| EPM7512AE                                              | 0.71 | 0.30 | 0.014 |  |  |  |  |  |  |  |  |

This calculation provides an  $I_{CC}$  estimate based on typical conditions using a pattern of a 16-bit, loadable, enabled, up/down counter in each LAB with no output load. Actual  $I_{CC}$  should be verified during operation because this measurement is sensitive to the actual pattern in the device and the environmental operating conditions.

Figure 13 shows the typical supply current versus frequency for MAX 7000A devices.





#### EPM7128A & EPM7128AE





## Figure 13. I<sub>CC</sub> vs. Frequency for MAX 7000A Devices (Part 2 of 2)

# Device Pin-Outs

See the Altera web site (http://www.altera.com) or the *Altera Digital Library* for pin-out information.

Figures 14 through 23 show the package pin-out diagrams for MAX 7000A devices.

### Figure 14. 44-Pin PLCC/TQFP Package Pin-Out Diagram

Package outlines not drawn to scale.



Altera Corporation

### Figure 19. 144-Pin TQFP Package Pin-Out Diagram

Package outline not drawn to scale.



Figure 20. 169-Pin Ultra FineLine BGA Package Pin-Out Diagram

Package outline not drawn to scale.



### Figure 22. 256-Pin BGA Package Pin-Out Diagram

Package outline not drawn to scale.

