



Welcome to **E-XFL.COM** 

**Understanding Embedded - CPLDs (Complex Programmable Logic Devices)** 

Embedded - CPLDs, or Complex Programmable Logic Devices, are highly versatile digital logic devices used in electronic systems. These programmable components are designed to perform complex logical operations and can be customized for specific applications. Unlike fixed-function ICs, CPLDs offer the flexibility to reprogram their configuration, making them an ideal choice for various embedded systems. They consist of a set of logic gates and programmable interconnects, allowing designers to implement complex logic circuits without needing custom hardware.

#### **Applications of Embedded - CPLDs**

| Details                         |                                                             |
|---------------------------------|-------------------------------------------------------------|
| Product Status                  | Obsolete                                                    |
| Programmable Type               | In System Programmable                                      |
| Delay Time tpd(1) Max           | 10 ns                                                       |
| Voltage Supply - Internal       | 3V ~ 3.6V                                                   |
| Number of Logic Elements/Blocks | 4                                                           |
| Number of Macrocells            | 64                                                          |
| Number of Gates                 | 1250                                                        |
| Number of I/O                   | 36                                                          |
| Operating Temperature           | 0°C ~ 70°C (TA)                                             |
| Mounting Type                   | Surface Mount                                               |
| Package / Case                  | 44-TQFP                                                     |
| Supplier Device Package         | 44-TQFP (10x10)                                             |
| Purchase URL                    | https://www.e-xfl.com/product-detail/intel/epm7064aetc44-10 |
|                                 |                                                             |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

- Software design support and automatic place-and-route provided by Altera's development systems for Windows-based PCs and Sun SPARCstation, and HP 9000 Series 700/800 workstations
- Additional design entry and simulation support provided by EDIF 2 0 0 and 3 0 0 netlist files, library of parameterized modules (LPM), Verilog HDL, VHDL, and other interfaces to popular EDA tools from manufacturers such as Cadence, Exemplar Logic, Mentor Graphics, OrCAD, Synopsys, Synplicity, and VeriBest
- Programming support with Altera's Master Programming Unit (MPU), MasterBlaster™ serial/universal serial bus (USB) communications cable, ByteBlasterMV™ parallel port download cable, and BitBlaster™ serial download cable, as well as programming hardware from third-party manufacturers and any Jam™ STAPL File (.jam), Jam Byte-Code File (.jbc), or Serial Vector Format File- (.svf) capable in-circuit tester

# General Description

MAX 7000A (including MAX 7000AE) devices are high-density, high-performance devices based on Altera's second-generation MAX architecture. Fabricated with advanced CMOS technology, the EEPROM-based MAX 7000A devices operate with a 3.3-V supply voltage and provide 600 to 10,000 usable gates, ISP, pin-to-pin delays as fast as 4.5 ns, and counter speeds of up to 227.3 MHz. MAX 7000A devices in the -4, -5, -6, -7, and some -10 speed grades are compatible with the timing requirements for 33 MHz operation of the PCI Special Interest Group (PCI SIG) *PCI Local Bus Specification, Revision 2.2.* See Table 2.

| Device    |          |          | Speed    |          |          |          |
|-----------|----------|----------|----------|----------|----------|----------|
|           | -4       | -5       | -6       | -7       | -10      | -12      |
| EPM7032AE | <b>✓</b> |          |          | <b>✓</b> | <b>✓</b> |          |
| EPM7064AE | <b>✓</b> |          |          | <b>✓</b> | <b>✓</b> |          |
| EPM7128A  |          |          | <b>✓</b> | ✓        | ✓        | <b>✓</b> |
| EPM7128AE |          | <b>✓</b> |          | ✓        | ✓        |          |
| EPM7256A  |          |          | <b>✓</b> | <b>✓</b> | <b>✓</b> | <b>✓</b> |
| EPM7256AE |          | <b>✓</b> |          | <b>✓</b> | ✓        |          |
| EPM7512AE |          |          |          | <b>✓</b> | <b>✓</b> | <b>✓</b> |

# Functional Description

The MAX 7000A architecture includes the following elements:

- Logic array blocks (LABs)
- Macrocells
- Expander product terms (shareable and parallel)
- Programmable interconnect array
- I/O control blocks

The MAX 7000A architecture includes four dedicated inputs that can be used as general-purpose inputs or as high-speed, global control signals (clock, clear, and two output enable signals) for each macrocell and I/O pin. Figure 1 shows the architecture of MAX 7000A devices.

#### **Macrocells**

MAX 7000A macrocells can be individually configured for either sequential or combinatorial logic operation. The macrocells consist of three functional blocks: the logic array, the product-term select matrix, and the programmable register. Figure 2 shows a MAX 7000A macrocell.

Figure 2. MAX 7000A Macrocell



Combinatorial logic is implemented in the logic array, which provides five product terms per macrocell. The product-term select matrix allocates these product terms for use as either primary logic inputs (to the OR and XOR gates) to implement combinatorial functions, or as secondary inputs to the macrocell's register preset, clock, and clock enable control functions.

Two kinds of expander product terms ("expanders") are available to supplement macrocell logic resources:

- Shareable expanders, which are inverted product terms that are fed back into the logic array
- Parallel expanders, which are product terms borrowed from adjacent macrocells

The Altera development system automatically optimizes product-term allocation according to the logic requirements of the design.

Figure 5. MAX 7000A PIA Routing



While the routing delays of channel-based routing schemes in masked or FPGAs are cumulative, variable, and path-dependent, the MAX 7000A PIA has a predictable delay. The PIA makes a design's timing performance easy to predict.

#### I/O Control Blocks

The I/O control block allows each I/O pin to be individually configured for input, output, or bidirectional operation. All I/O pins have a tri-state buffer that is individually controlled by one of the global output enable signals or directly connected to ground or  $V_{CC}.$  Figure 6 shows the I/O control block for MAX 7000A devices. The I/O control block has 6 or 10 global output enable signals that are driven by the true or complement of two output enable signals, a subset of the I/O pins, or a subset of the I/O macrocells.

| Table 7. MAX 7000A Stand-Alone Verification Times for Different Test Clock Frequencies |        |       |       |       |         |         |         |        |       |  |  |
|----------------------------------------------------------------------------------------|--------|-------|-------|-------|---------|---------|---------|--------|-------|--|--|
| Device                                                                                 |        |       |       | f     | TCK     |         |         |        | Units |  |  |
|                                                                                        | 10 MHz | 5 MHz | 2 MHz | 1 MHz | 500 kHz | 200 kHz | 100 kHz | 50 kHz |       |  |  |
| EPM7032AE                                                                              | 0.00   | 0.01  | 0.01  | 0.02  | 0.04    | 0.09    | 0.18    | 0.36   | s     |  |  |
| EPM7064AE                                                                              | 0.01   | 0.01  | 0.02  | 0.04  | 0.07    | 0.18    | 0.35    | 0.70   | S     |  |  |
| EPM7128AE                                                                              | 0.01   | 0.02  | 0.04  | 0.07  | 0.14    | 0.34    | 0.68    | 1.36   | S     |  |  |
| EPM7256AE                                                                              | 0.02   | 0.03  | 0.08  | 0.15  | 0.30    | 0.75    | 1.49    | 2.98   | S     |  |  |
| EPM7512AE                                                                              | 0.03   | 0.06  | 0.15  | 0.30  | 0.60    | 1.49    | 2.97    | 5.94   | S     |  |  |
| EPM7128A (1)                                                                           | 0.08   | 0.14  | 0.29  | 0.56  | 1.09    | 2.67    | 5.31    | 10.59  | S     |  |  |
| EPM7256A (1)                                                                           | 0.13   | 0.24  | 0.54  | 1.06  | 2.08    | 5.15    | 10.27   | 20.51  | S     |  |  |

#### Note to tables:

(1) EPM7128A and EPM7256A devices can only be programmed with an adaptive algorithm; users programming these two devices on platforms that cannot use an adaptive algorithm should use EPM7128AE and EPM7256AE devices.

# Programming with External Hardware

MAX 7000A devices can be programmed on Windows-based PCs with an Altera Logic Programmer card, the MPU, and the appropriate device adapter. The MPU performs continuity checks to ensure adequate electrical contact between the adapter and the device.



For more information, see the *Altera Programming Hardware Data Sheet*.

The Altera software can use text- or waveform-format test vectors created with the Altera Text Editor or Waveform Editor to test the programmed device. For added design verification, designers can perform functional testing to compare the functional device behavior with the results of simulation.

Data I/O, BP Microsystems, and other programming hardware manufacturers provide programming support for Altera devices.



For more information, see *Programming Hardware Manufacturers*.

# IEEE Std. 1149.1 (JTAG) Boundary-Scan Support

MAX 7000A devices include the JTAG BST circuitry defined by IEEE Std. 1149.1. Table 8 describes the JTAG instructions supported by MAX 7000A devices. The pin-out tables, available from the Altera web site (http://www.altera.com), show the location of the JTAG control pins for each device. If the JTAG interface is not required, the JTAG pins are available as user I/O pins.

#### **Open-Drain Output Option**

MAX 7000A devices provide an optional open-drain (equivalent to open-collector) output for each I/O pin. This open-drain output enables the device to provide system-level control signals (e.g., interrupt and write enable signals) that can be asserted by any of several devices. This output can also provide an additional wired-OR plane.

Open-drain output pins on MAX 7000A devices (with a pull-up resistor to the 5.0-V supply) can drive 5.0-V CMOS input pins that require a high  $V_{\rm IH}.$  When the open-drain pin is active, it will drive low. When the pin is inactive, the resistor will pull up the trace to 5.0 V to meet CMOS  $V_{\rm OH}$  requirements. The open-drain pin will only drive low or tri-state; it will never drive high. The rise time is dependent on the value of the pull-up resistor and load impedance. The  $I_{\rm OL}$  current specification should be considered when selecting a pull-up resistor.

#### **Programmable Ground Pins**

Each unused I/O pin on MAX 7000A devices may be used as an additional ground pin. In EPM7128A and EPM7256A devices, utilizing unused I/O pins as additional ground pins requires using the associated macrocell. In MAX 7000AE devices, this programmable ground feature does not require the use of the associated macrocell; therefore, the buried macrocell is still available for user logic.

#### Slew-Rate Control

The output buffer for each MAX 7000A I/O pin has an adjustable output slew rate that can be configured for low-noise or high-speed performance. A faster slew rate provides high-speed transitions for high-performance systems. However, these fast transitions may introduce noise transients into the system. A slow slew rate reduces system noise, but adds a nominal delay of 4 to 5 ns. When the configuration cell is turned off, the slew rate is set for low-noise performance. Each I/O pin has an individual EEPROM bit that controls the slew rate, allowing designers to specify the slew rate on a pin-by-pin basis. The slew rate control affects both the rising and falling edges of the output signal.

# Power Sequencing & Hot-Socketing

Because MAX 7000A devices can be used in a mixed-voltage environment, they have been designed specifically to tolerate any possible power-up sequence. The  $V_{CCIO}$  and  $V_{CCINT}$  power planes can be powered in any order.

Signals can be driven into MAX 7000AE devices before and during power-up (and power-down) without damaging the device. Additionally, MAX 7000AE devices do not drive out during power-up. Once operating conditions are reached, MAX 7000AE devices operate as specified by the user.

MAX 7000AE device I/O pins will not source or sink more than 300  $\mu A$  of DC current during power-up. All pins can be driven up to 5.75 V during hot-socketing, except the OE1 and GLCRn pins. The OE1 and GLCRn pins can be driven up to 3.6 V during hot-socketing. After  $V_{CCINT}$  and  $V_{CCIO}$  reach the recommended operating conditions, these two pins are 5.0-V tolerant.

EPM7128A and EPM7256A devices do not support hot-socketing and may drive out during power-up.

### **Design Security**

All MAX 7000A devices contain a programmable security bit that controls access to the data programmed into the device. When this bit is programmed, a design implemented in the device cannot be copied or retrieved. This feature provides a high level of design security because programmed data within EEPROM cells is invisible. The security bit that controls this function, as well as all other programmed data, is reset only when the device is reprogrammed.

## **Generic Testing**

MAX 7000A devices are fully tested. Complete testing of each programmable EEPROM bit and all internal logic elements ensures 100% programming yield. AC test measurements are taken under conditions equivalent to those shown in Figure 9. Test patterns can be used and then erased during early stages of the production flow.

Figure 10 shows the typical output drive characteristics of MAX 7000A devices.

3.3 V MAX 7000AE Devices 2.5 V MAX 7000AE Devices 150 150 100 100 V<sub>CCINT</sub> = 3.3 V Typical I<sub>O</sub> Typical I<sub>O</sub>  $V_{CCINT} = 3.3 V$ Output Output  $V_{CCIO} = 3.3 V$  $V_{CCIO} = 2.5 \text{ V}$ Current (mA) Current (mA) Temperature = 25 °C Temperature = 25 °C 50 50  $I_{\cap H}$ 0 VO Output Voltage (V) Vo Output Voltage (V) EPM7128A & EPM7256A Devices 3.3 V 2.5 V EPM7128A & EPM7256A Devices 120 120  $I_{OL}$  $I_{OL}$ 

Typical I<sub>O</sub>

Output

Temperature = 25°C Current (mA)

V<sub>CCINT</sub> = 3.3 V

 $V_{CCIO} = 3.3 V$ 

VO Output Voltage (V)

Figure 10. Output Drive Characteristics of MAX 7000A Devices

## **Timing Model**

Typical I<sub>O</sub>

Current (mA)

Output

MAX 7000A device timing can be analyzed with the Altera software, a variety of popular industry-standard EDA simulators and timing analyzers, or with the timing model shown in Figure 11. MAX 7000A devices have predictable internal delays that enable the designer to determine the worst-case timing of any design. The software provides timing simulation, point-to-point delay prediction, and detailed timing analysis for device-wide performance evaluation.

80

40

V<sub>CCINT</sub> = 3.3 V

 $V_{CCIO} = 2.5 V$ 

 $I_{OH}$ 

Vo Output Voltage (V)

Temperature = 25 °C

Figure 11. MAX 7000A Timing Model



The timing characteristics of any signal path can be derived from the timing model and parameters of a particular device. External timing parameters, which represent pin-to-pin timing delays, can be calculated as the sum of internal parameters. Figure 12 shows the timing relationship between internal and external delay parameters.



See Application Note 94 (Understanding MAX 7000 Timing) for more information.

Tables 17 through 30 show EPM7032AE, EPM7064AE, EPM7128AE, EPM7256AE, EPM7512AE, EPM7128A, and EPM7256A timing information.

| Symbol            | Parameter                                | Conditions     |       |     | Speed | Grade |       |     | Unit |
|-------------------|------------------------------------------|----------------|-------|-----|-------|-------|-------|-----|------|
|                   |                                          |                |       | 4   |       | 7     | -1    | 10  |      |
|                   |                                          |                | Min   | Max | Min   | Max   | Min   | Max |      |
| t <sub>PD1</sub>  | Input to non-registered output           | C1 = 35 pF (2) |       | 4.5 |       | 7.5   |       | 10  | ns   |
| t <sub>PD2</sub>  | I/O input to non-registered output       | C1 = 35 pF (2) |       | 4.5 |       | 7.5   |       | 10  | ns   |
| t <sub>SU</sub>   | Global clock setup time                  | (2)            | 2.9   |     | 4.7   |       | 6.3   |     | ns   |
| t <sub>H</sub>    | Global clock hold time                   | (2)            | 0.0   |     | 0.0   |       | 0.0   |     | ns   |
| t <sub>FSU</sub>  | Global clock setup time of fast input    |                | 2.5   |     | 3.0   |       | 3.0   |     | ns   |
| t <sub>FH</sub>   | Global clock hold time of fast input     |                | 0.0   |     | 0.0   |       | 0.0   |     | ns   |
| t <sub>CO1</sub>  | Global clock to output delay             | C1 = 35 pF     | 1.0   | 3.0 | 1.0   | 5.0   | 1.0   | 6.7 | ns   |
| t <sub>CH</sub>   | Global clock high time                   |                | 2.0   |     | 3.0   |       | 4.0   |     | ns   |
| t <sub>CL</sub>   | Global clock low time                    |                | 2.0   |     | 3.0   |       | 4.0   |     | ns   |
| t <sub>ASU</sub>  | Array clock setup time                   | (2)            | 1.6   |     | 2.5   |       | 3.6   |     | ns   |
| t <sub>AH</sub>   | Array clock hold time                    | (2)            | 0.3   |     | 0.5   |       | 0.5   |     | ns   |
| t <sub>ACO1</sub> | Array clock to output delay              | C1 = 35 pF (2) | 1.0   | 4.3 | 1.0   | 7.2   | 1.0   | 9.4 | ns   |
| t <sub>ACH</sub>  | Array clock high time                    |                | 2.0   |     | 3.0   |       | 4.0   |     | ns   |
| t <sub>ACL</sub>  | Array clock low time                     |                | 2.0   |     | 3.0   |       | 4.0   |     | ns   |
| t <sub>CPPW</sub> | Minimum pulse width for clear and preset | (3)            | 2.0   |     | 3.0   |       | 4.0   |     | ns   |
| t <sub>CNT</sub>  | Minimum global clock period              | (2)            |       | 4.4 |       | 7.2   |       | 9.7 | ns   |
| f <sub>CNT</sub>  | Maximum internal global clock frequency  | (2), (4)       | 227.3 |     | 138.9 |       | 103.1 |     | MHz  |
| t <sub>ACNT</sub> | Minimum array clock period               | (2)            |       | 4.4 |       | 7.2   |       | 9.7 | ns   |
| f <sub>ACNT</sub> | Maximum internal array clock frequency   | (2), (4)       | 227.3 |     | 138.9 |       | 103.1 |     | MHz  |

| Symbol            | Parameter                                                                                     | Conditions        |     |     | Speed | Grade |     |      | Unit |
|-------------------|-----------------------------------------------------------------------------------------------|-------------------|-----|-----|-------|-------|-----|------|------|
|                   |                                                                                               |                   | -   | 4   |       | ·7    |     | 10   |      |
|                   |                                                                                               |                   | Min | Max | Min   | Max   | Min | Max  |      |
| t <sub>IN</sub>   | Input pad and buffer delay                                                                    |                   |     | 0.7 |       | 1.2   |     | 1.5  | ns   |
| t <sub>IO</sub>   | I/O input pad and buffer delay                                                                |                   |     | 0.7 |       | 1.2   |     | 1.5  | ns   |
| t <sub>FIN</sub>  | Fast input delay                                                                              |                   |     | 2.3 |       | 2.8   |     | 3.4  | ns   |
| t <sub>SEXP</sub> | Shared expander delay                                                                         |                   |     | 1.9 |       | 3.1   |     | 4.0  | ns   |
| t <sub>PEXP</sub> | Parallel expander delay                                                                       |                   |     | 0.5 |       | 0.8   |     | 1.0  | ns   |
| $t_{LAD}$         | Logic array delay                                                                             |                   |     | 1.5 |       | 2.5   |     | 3.3  | ns   |
| t <sub>LAC</sub>  | Logic control array delay                                                                     |                   |     | 0.6 |       | 1.0   |     | 1.2  | ns   |
| t <sub>IOE</sub>  | Internal output enable delay                                                                  |                   |     | 0.0 |       | 0.0   |     | 0.0  | ns   |
| t <sub>OD1</sub>  | Output buffer and pad delay, slow slew rate = off V <sub>CCIO</sub> = 3.3 V                   | C1 = 35 pF        |     | 0.8 |       | 1.3   |     | 1.8  | ns   |
| t <sub>OD2</sub>  | Output buffer and pad delay, slow slew rate = off $V_{CCIO} = 2.5 \text{ V}$                  | C1 = 35 pF<br>(5) |     | 1.3 |       | 1.8   |     | 2.3  | ns   |
| t <sub>OD3</sub>  | Output buffer and pad delay, slow slew rate = on $V_{CCIO} = 2.5 \text{ V or } 3.3 \text{ V}$ | C1 = 35 pF        |     | 5.8 |       | 6.3   |     | 6.8  | ns   |
| t <sub>ZX1</sub>  | Output buffer enable delay, slow slew rate = off $V_{CCIO} = 3.3 \text{ V}$                   | C1 = 35 pF        |     | 4.0 |       | 4.0   |     | 5.0  | ns   |
| t <sub>ZX2</sub>  | Output buffer enable delay, slow slew rate = off $V_{CCIO} = 2.5 \text{ V}$                   | C1 = 35 pF<br>(5) |     | 4.5 |       | 4.5   |     | 5.5  | ns   |
| t <sub>ZX3</sub>  | Output buffer enable delay, slow slew rate = on $V_{CCIO} = 3.3 \text{ V}$                    | C1 = 35 pF        |     | 9.0 |       | 9.0   |     | 10.0 | ns   |
| $t_{XZ}$          | Output buffer disable delay                                                                   | C1 = 5 pF         |     | 4.0 |       | 4.0   |     | 5.0  | ns   |
| $t_{SU}$          | Register setup time                                                                           |                   | 1.3 |     | 2.0   |       | 2.8 |      | ns   |
| t <sub>H</sub>    | Register hold time                                                                            |                   | 0.6 |     | 1.0   |       | 1.3 |      | ns   |
| t <sub>FSU</sub>  | Register setup time of fast input                                                             |                   | 1.0 |     | 1.5   |       | 1.5 |      | ns   |
| t <sub>FH</sub>   | Register hold time of fast input                                                              |                   | 1.5 |     | 1.5   |       | 1.5 |      | ns   |
| t <sub>RD</sub>   | Register delay                                                                                |                   |     | 0.7 |       | 1.2   |     | 1.5  | ns   |
| t <sub>COMB</sub> | Combinatorial delay                                                                           |                   |     | 0.6 |       | 1.0   |     | 1.3  | ns   |

| Symbol           | Parameter            | Conditions | Speed Grade |     |     |     |     |     |    |
|------------------|----------------------|------------|-------------|-----|-----|-----|-----|-----|----|
|                  |                      |            | -4          |     | -7  |     | -10 |     |    |
|                  |                      |            | Min         | Max | Min | Max | Min | Max |    |
| t <sub>IC</sub>  | Array clock delay    |            |             | 1.2 |     | 2.0 |     | 2.5 | ns |
| t <sub>EN</sub>  | Register enable time |            |             | 0.6 |     | 1.0 |     | 1.2 | ns |
| $t_{GLOB}$       | Global control delay |            |             | 0.8 |     | 1.3 |     | 1.9 | ns |
| t <sub>PRE</sub> | Register preset time |            |             | 1.2 |     | 1.9 |     | 2.6 | ns |
| t <sub>CLR</sub> | Register clear time  |            |             | 1.2 |     | 1.9 |     | 2.6 | ns |
| $t_{PIA}$        | PIA delay            | (2)        |             | 0.9 |     | 1.5 |     | 2.1 | ns |
| $t_{LPA}$        | Low-power adder      | (6)        |             | 2.5 |     | 4.0 |     | 5.0 | ns |

| Table 20          | Table 20. EPM7064AE Internal Timing Parameters (Part 2 of 2) Note (1) |            |             |     |     |     |     |     |    |  |  |
|-------------------|-----------------------------------------------------------------------|------------|-------------|-----|-----|-----|-----|-----|----|--|--|
| Symbol            | Parameter                                                             | Conditions | Speed Grade |     |     |     |     |     |    |  |  |
|                   |                                                                       |            | -4          |     | -7  |     | -10 |     |    |  |  |
|                   |                                                                       |            | Min         | Max | Min | Max | Min | Max |    |  |  |
| t <sub>EN</sub>   | Register enable time                                                  |            |             | 0.6 |     | 1.0 |     | 1.2 | ns |  |  |
| t <sub>GLOB</sub> | Global control delay                                                  |            |             | 1.0 |     | 1.5 |     | 2.2 | ns |  |  |
| t <sub>PRE</sub>  | Register preset time                                                  |            |             | 1.3 |     | 2.1 |     | 2.9 | ns |  |  |
| t <sub>CLR</sub>  | Register clear time                                                   |            |             | 1.3 |     | 2.1 |     | 2.9 | ns |  |  |
| t <sub>PIA</sub>  | PIA delay                                                             | (2)        |             | 1.0 |     | 1.7 |     | 2.3 | ns |  |  |
| $t_{LPA}$         | Low-power adder                                                       | (6)        |             | 3.5 |     | 4.0 |     | 5.0 | ns |  |  |

| Symbol            | Parameter            | Conditions | Speed Grade |     |     |     |     |     |    |
|-------------------|----------------------|------------|-------------|-----|-----|-----|-----|-----|----|
|                   |                      |            | -5          |     | -7  |     | -10 |     |    |
|                   |                      |            | Min         | Max | Min | Max | Min | Max |    |
| $t_{IC}$          | Array clock delay    |            |             | 1.2 |     | 1.6 |     | 2.1 | ns |
| t <sub>EN</sub>   | Register enable time |            |             | 8.0 |     | 1.0 |     | 1.3 | ns |
| t <sub>GLOB</sub> | Global control delay |            |             | 1.0 |     | 1.5 |     | 2.0 | ns |
| t <sub>PRE</sub>  | Register preset time |            |             | 1.6 |     | 2.3 |     | 3.0 | ns |
| t <sub>CLR</sub>  | Register clear time  |            |             | 1.6 |     | 2.3 |     | 3.0 | ns |
| $t_{PIA}$         | PIA delay            | (2)        |             | 1.7 |     | 2.4 |     | 3.2 | ns |
| $t_{LPA}$         | Low-power adder      | (6)        |             | 4.0 |     | 4.0 |     | 5.0 | ns |

| Symbol            | Parameter                                                                                | Conditions        |     |     |     | Speed | Grade |      |     |      | Unit |
|-------------------|------------------------------------------------------------------------------------------|-------------------|-----|-----|-----|-------|-------|------|-----|------|------|
|                   |                                                                                          |                   | -   | 6   | -   | 7     | -1    | 10   | -1  | 12   |      |
|                   |                                                                                          |                   | Min | Max | Min | Max   | Min   | Max  | Min | Max  |      |
| t <sub>IN</sub>   | Input pad and buffer delay                                                               |                   |     | 0.3 |     | 0.4   |       | 0.5  |     | 0.6  | ns   |
| t <sub>IO</sub>   | I/O input pad and buffer delay                                                           |                   |     | 0.3 |     | 0.4   |       | 0.5  |     | 0.6  | ns   |
| $t_{FIN}$         | Fast input delay                                                                         |                   |     | 2.4 |     | 3.0   |       | 3.4  |     | 3.8  | ns   |
| t <sub>SEXP</sub> | Shared expander delay                                                                    |                   |     | 2.8 |     | 3.5   |       | 4.7  |     | 5.6  | ns   |
| t <sub>PEXP</sub> | Parallel expander delay                                                                  |                   |     | 0.5 |     | 0.6   |       | 0.8  |     | 1.0  | ns   |
| $t_{LAD}$         | Logic array delay                                                                        |                   |     | 2.5 |     | 3.1   |       | 4.2  |     | 5.0  | ns   |
| t <sub>LAC</sub>  | Logic control array delay                                                                |                   |     | 2.5 |     | 3.1   |       | 4.2  |     | 5.0  | ns   |
| t <sub>IOE</sub>  | Internal output enable delay                                                             |                   |     | 0.2 |     | 0.3   |       | 0.4  |     | 0.5  | ns   |
| t <sub>OD1</sub>  | Output buffer and pad<br>delay, slow slew rate = off<br>V <sub>CCIO</sub> = 3.3 V        | C1 = 35 pF        |     | 0.3 |     | 0.4   |       | 0.5  |     | 0.6  | ns   |
| t <sub>OD2</sub>  | Output buffer and pad<br>delay, slow slew rate = off<br>V <sub>CCIO</sub> = 2.5 V        | C1 = 35 pF<br>(5) |     | 0.8 |     | 0.9   |       | 1.0  |     | 1.1  | ns   |
| t <sub>OD3</sub>  | Output buffer and pad<br>delay slow slew rate = on<br>V <sub>CCIO</sub> = 2.5 V or 3.3 V | C1 = 35 pF        |     | 5.3 |     | 5.4   |       | 5.5  |     | 5.6  | ns   |
| t <sub>ZX1</sub>  | Output buffer enable<br>delay slow slew rate = off<br>V <sub>CCIO</sub> = 3.3 V          | C1 = 35 pF        |     | 4.0 |     | 4.0   |       | 5.0  |     | 5.0  | ns   |
| t <sub>ZX2</sub>  | Output buffer enable<br>delay slow slew rate = off<br>V <sub>CCIO</sub> = 2.5 V          | C1 = 35 pF<br>(5) |     | 4.5 |     | 4.5   |       | 5.5  |     | 5.5  | ns   |
| t <sub>ZX3</sub>  | Output buffer enable<br>delay slow slew rate = on<br>V <sub>CCIO</sub> = 2.5 V or 3.3 V  | C1 = 35 pF        |     | 9.0 |     | 9.0   |       | 10.0 |     | 10.0 | ns   |
| $t_{XZ}$          | Output buffer disable delay                                                              | C1 = 5 pF         |     | 4.0 |     | 4.0   |       | 5.0  |     | 5.0  | ns   |
| t <sub>SU</sub>   | Register setup time                                                                      |                   | 1.0 |     | 1.3 |       | 1.7   |      | 2.0 |      | ns   |
| t <sub>H</sub>    | Register hold time                                                                       |                   | 1.7 |     | 2.4 |       | 3.7   |      | 4.7 |      | ns   |
| t <sub>FSU</sub>  | Register setup time of fast input                                                        |                   | 1.2 |     | 1.4 |       | 1.4   |      | 1.4 |      | ns   |
| t <sub>FH</sub>   | Register hold time of fast input                                                         |                   | 1.3 |     | 1.6 |       | 1.6   |      | 1.6 |      | ns   |
| $t_{RD}$          | Register delay                                                                           |                   |     | 1.6 |     | 2.0   |       | 2.7  |     | 3.2  | ns   |

The parameters in this equation are:

MC<sub>TON</sub> = Number of macrocells with the Turbo Bit option turned on, as reported in the MAX+PLUS II Report File (.rpt)

 $MC_{DEV}$  = Number of macrocells in the device

 $MC_{USED}$  = Total number of macrocells in the design, as reported in

the Report File

 $f_{MAX}$  = Highest clock frequency to the device

tog<sub>LC</sub> = Average percentage of logic cells toggling at each clock

(typically 12.5%)

A, B, C = Constants, shown in Table 31

| Table 31. MAX 7000A I <sub>CC</sub> Equation Constants |      |      |       |  |  |  |  |  |  |
|--------------------------------------------------------|------|------|-------|--|--|--|--|--|--|
| Device                                                 | A    | В    | C     |  |  |  |  |  |  |
| EPM7032AE                                              | 0.71 | 0.30 | 0.014 |  |  |  |  |  |  |
| EPM7064AE                                              | 0.71 | 0.30 | 0.014 |  |  |  |  |  |  |
| EPM7128A                                               | 0.71 | 0.30 | 0.014 |  |  |  |  |  |  |
| EPM7128AE                                              | 0.71 | 0.30 | 0.014 |  |  |  |  |  |  |
| EPM7256A                                               | 0.71 | 0.30 | 0.014 |  |  |  |  |  |  |
| EPM7256AE                                              | 0.71 | 0.30 | 0.014 |  |  |  |  |  |  |
| EPM7512AE                                              | 0.71 | 0.30 | 0.014 |  |  |  |  |  |  |

This calculation provides an  $I_{CC}$  estimate based on typical conditions using a pattern of a 16-bit, loadable, enabled, up/down counter in each LAB with no output load. Actual  $I_{CC}$  should be verified during operation because this measurement is sensitive to the actual pattern in the device and the environmental operating conditions.

Figure 13 shows the typical supply current versus frequency for MAX 7000A devices.

Figure 13. I<sub>CC</sub> vs. Frequency for MAX 7000A Devices (Part 1 of 2)



#### EPM7128A & EPM7128AE



Figure 19. 144-Pin TQFP Package Pin-Out Diagram

Package outline not drawn to scale.



Figure 20. 169-Pin Ultra FineLine BGA Package Pin-Out Diagram

Package outline not drawn to scale.



Figure 21. 208-Pin PQFP Package Pin-Out Diagram

Package outline not drawn to scale.



Figure 22. 256-Pin BGA Package Pin-Out Diagram

Package outline not drawn to scale.

