Welcome to **E-XFL.COM** **Understanding Embedded - CPLDs (Complex Programmable Logic Devices)** Embedded - CPLDs, or Complex Programmable Logic Devices, are highly versatile digital logic devices used in electronic systems. These programmable components are designed to perform complex logical operations and can be customized for specific applications. Unlike fixed-function ICs, CPLDs offer the flexibility to reprogram their configuration, making them an ideal choice for various embedded systems. They consist of a set of logic gates and programmable interconnects, allowing designers to implement complex logic circuits without needing custom hardware. ### **Applications of Embedded - CPLDs** | Details | | |---------------------------------|--------------------------------------------------------------| | Product Status | Obsolete | | Programmable Type | In System Programmable | | Delay Time tpd(1) Max | 7.5 ns | | Voltage Supply - Internal | 3V ~ 3.6V | | Number of Logic Elements/Blocks | 4 | | Number of Macrocells | 64 | | Number of Gates | 1250 | | Number of I/O | 68 | | Operating Temperature | -40°C ~ 85°C (TA) | | Mounting Type | Surface Mount | | Package / Case | 100-TQFP | | Supplier Device Package | 100-TQFP (14x14) | | Purchase URL | https://www.e-xfl.com/product-detail/intel/epm7064aeti100-7n | Email: info@E-XFL.COM Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong | Table 1. MAX 700 | OA Device Featur | es | | | | |------------------------|------------------|-----------|-----------|-----------|-----------| | Feature | EPM7032AE | EPM7064AE | EPM7128AE | EPM7256AE | EPM7512AE | | Usable gates | 600 | 1,250 | 2,500 | 5,000 | 10,000 | | Macrocells | 32 | 64 | 128 | 256 | 512 | | Logic array blocks | 2 | 4 | 8 | 16 | 32 | | Maximum user I/O pins | 36 | 68 | 100 | 164 | 212 | | t <sub>PD</sub> (ns) | 4.5 | 4.5 | 5.0 | 5.5 | 7.5 | | t <sub>SU</sub> (ns) | 2.9 | 2.8 | 3.3 | 3.9 | 5.6 | | t <sub>FSU</sub> (ns) | 2.5 | 2.5 | 2.5 | 2.5 | 3.0 | | t <sub>CO1</sub> (ns) | 3.0 | 3.1 | 3.4 | 3.5 | 4.7 | | f <sub>CNT</sub> (MHz) | 227.3 | 222.2 | 192.3 | 172.4 | 116.3 | ## ...and More Features - 4.5-ns pin-to-pin logic delays with counter frequencies of up to 227.3 MHz - MultiVolt<sup>TM</sup> I/O interface enables device core to run at 3.3 V, while I/O pins are compatible with 5.0-V, 3.3-V, and 2.5-V logic levels - Pin counts ranging from 44 to 256 in a variety of thin quad flat pack (TQFP), plastic quad flat pack (PQFP), ball-grid array (BGA), spacesaving FineLine BGA™, and plastic J-lead chip carrier (PLCC) packages - Supports hot-socketing in MAX 7000AE devices - Programmable interconnect array (PIA) continuous routing structure for fast, predictable performance - PCI-compatible - Bus-friendly architecture, including programmable slew-rate control - Open-drain output option - Programmable macrocell registers with individual clear, preset, clock, and clock enable controls - Programmable power-up states for macrocell registers in MAX 7000AE devices - Programmable power-saving mode for 50% or greater power reduction in each macrocell - Configurable expander product-term distribution, allowing up to 32 product terms per macrocell - Programmable security bit for protection of proprietary designs - 6 to 10 pin- or logic-driven output enable signals - Two global clock signals with optional inversion - Enhanced interconnect resources for improved routability - Fast input setup times provided by a dedicated path from I/O pin to macrocell registers - Programmable output slew-rate control - Programmable ground pins MAX 7000A devices use CMOS EEPROM cells to implement logic functions. The user-configurable MAX 7000A architecture accommodates a variety of independent combinatorial and sequential logic functions. The devices can be reprogrammed for quick and efficient iterations during design development and debug cycles, and can be programmed and erased up to 100 times. MAX 7000A devices contain from 32 to 512 macrocells that are combined into groups of 16 macrocells, called logic array blocks (LABs). Each macrocell has a programmable-AND/fixed-OR array and a configurable register with independently programmable clock, clock enable, clear, and preset functions. To build complex logic functions, each macrocell can be supplemented with both shareable expander product terms and high-speed parallel expander product terms, providing up to 32 product terms per macrocell. MAX 7000A devices provide programmable speed/power optimization. Speed-critical portions of a design can run at high speed/full power, while the remaining portions run at reduced speed/low power. This speed/power optimization feature enables the designer to configure one or more macrocells to operate at 50% or lower power while adding only a nominal timing delay. MAX 7000A devices also provide an option that reduces the slew rate of the output buffers, minimizing noise transients when non-speed-critical signals are switching. The output drivers of all MAX 7000A devices can be set for 2.5 V or 3.3 V, and all input pins are 2.5-V, 3.3-V, and 5.0-V tolerant, allowing MAX 7000A devices to be used in mixed-voltage systems. MAX 7000A devices are supported by Altera development systems, which are integrated packages that offer schematic, text—including VHDL, Verilog HDL, and the Altera Hardware Description Language (AHDL)—and waveform design entry, compilation and logic synthesis, simulation and timing analysis, and device programming. The software provides EDIF 2 0 0 and 3 0 0, LPM, VHDL, Verilog HDL, and other interfaces for additional design entry and simulation support from other industry-standard PC- and UNIX-workstation-based EDA tools. The software runs on Windows-based PCs, as well as Sun SPARCstation, and HP 9000 Series 700/800 workstations. For more information on development tools, see the MAX+PLUS II Programmable Logic Development System & Software Data Sheet and the Quartus Programmable Logic Development System & Software Data Sheet. # Functional Description The MAX 7000A architecture includes the following elements: - Logic array blocks (LABs) - Macrocells - Expander product terms (shareable and parallel) - Programmable interconnect array - I/O control blocks The MAX 7000A architecture includes four dedicated inputs that can be used as general-purpose inputs or as high-speed, global control signals (clock, clear, and two output enable signals) for each macrocell and I/O pin. Figure 1 shows the architecture of MAX 7000A devices. ### **Expander Product Terms** Although most logic functions can be implemented with the five product terms available in each macrocell, more complex logic functions require additional product terms. Another macrocell can be used to supply the required logic resources. However, the MAX 7000A architecture also offers both shareable and parallel expander product terms that provide additional product terms directly to any macrocell in the same LAB. These expanders help ensure that logic is synthesized with the fewest possible logic resources to obtain the fastest possible speed. ### Shareable Expanders Each LAB has 16 shareable expanders that can be viewed as a pool of uncommitted single product terms (one from each macrocell) with inverted outputs that feed back into the logic array. Each shareable expander can be used and shared by any or all macrocells in the LAB to build complex logic functions. A small delay ( $t_{SEXP}$ ) is incurred when shareable expanders are used. Figure 3 shows how shareable expanders can feed multiple macrocells. Shareable expanders can be shared by any or all macrocells in an LAB. Figure 3. MAX 7000A Shareable Expanders Figure 4. MAX 7000A Parallel Expanders Unused product terms in a macrocell can be allocated to a neighboring macrocell. ### **Programmable Interconnect Array** Logic is routed between LABs on the PIA. This global bus is a programmable path that connects any signal source to any destination on the device. All MAX 7000A dedicated inputs, I/O pins, and macrocell outputs feed the PIA, which makes the signals available throughout the entire device. Only the signals required by each LAB are actually routed from the PIA into the LAB. Figure 5 shows how the PIA signals are routed into the LAB. An EEPROM cell controls one input to a 2-input AND gate, which selects a PIA signal to drive into the LAB. Figure 5. MAX 7000A PIA Routing While the routing delays of channel-based routing schemes in masked or FPGAs are cumulative, variable, and path-dependent, the MAX 7000A PIA has a predictable delay. The PIA makes a design's timing performance easy to predict. ### I/O Control Blocks The I/O control block allows each I/O pin to be individually configured for input, output, or bidirectional operation. All I/O pins have a tri-state buffer that is individually controlled by one of the global output enable signals or directly connected to ground or $V_{CC}.$ Figure 6 shows the I/O control block for MAX 7000A devices. The I/O control block has 6 or 10 global output enable signals that are driven by the true or complement of two output enable signals, a subset of the I/O pins, or a subset of the I/O macrocells. PIA 6 or 10 Global Output Enable Signals (1) From Macrocell Past Input to Macrocell Register To PIA Figure 6. I/O Control Block of MAX 7000A Devices #### Note: (1) EPM7032AE, EPM7064AE, EPM7128A, EPM7128AE, EPM7256A, and EPM7256AE devices have six output enable signals. EPM7512AE devices have 10 output enable signals. When the tri-state buffer control is connected to ground, the output is tri-stated (high impedance) and the I/O pin can be used as a dedicated input. When the tri-state buffer control is connected to $V_{CC}$ , the output is enabled. The MAX 7000A architecture provides dual I/O feedback, in which macrocell and pin feedbacks are independent. When an I/O pin is configured as an input, the associated macrocell can be used for buried logic. The programming times described in Tables 5 through 7 are associated with the worst-case method using the enhanced ISP algorithm. | Device | Progra | mming | Stand-Alone Verification | | |--------------|-------------------------|-----------------------|--------------------------|-----------------------| | | t <sub>PPULSE</sub> (s) | Cycle <sub>PTCK</sub> | t <sub>VPULSE</sub> (s) | Cycle <sub>VTCK</sub> | | EPM7032AE | 2.00 | 55,000 | 0.002 | 18,000 | | EPM7064AE | 2.00 | 105,000 | 0.002 | 35,000 | | EPM7128AE | 2.00 | 205,000 | 0.002 | 68,000 | | EPM7256AE | 2.00 | 447,000 | 0.002 | 149,000 | | EPM7512AE | 2.00 | 890,000 | 0.002 | 297,000 | | EPM7128A (1) | 5.11 | 832,000 | 0.03 | 528,000 | | EPM7256A (1) | 6.43 | 1,603,000 | 0.03 | 1,024,000 | Tables 6 and 7 show the in-system programming and stand alone verification times for several common test clock frequencies. | Device | | | | 1 | TCK | | | | Units | |--------------|--------|-------|-------|-------|---------|---------|---------|--------|-------| | | 10 MHz | 5 MHz | 2 MHz | 1 MHz | 500 kHz | 200 kHz | 100 kHz | 50 kHz | | | EPM7032AE | 2.01 | 2.01 | 2.03 | 2.06 | 2.11 | 2.28 | 2.55 | 3.10 | s | | EPM7064AE | 2.01 | 2.02 | 2.05 | 2.11 | 2.21 | 2.53 | 3.05 | 4.10 | S | | EPM7128AE | 2.02 | 2.04 | 2.10 | 2.21 | 2.41 | 3.03 | 4.05 | 6.10 | s | | EPM7256AE | 2.05 | 2.09 | 2.23 | 2.45 | 2.90 | 4.24 | 6.47 | 10.94 | S | | EPM7512AE | 2.09 | 2.18 | 2.45 | 2.89 | 3.78 | 6.45 | 10.90 | 19.80 | S | | EPM7128A (1) | 5.19 | 5.27 | 5.52 | 5.94 | 6.77 | 9.27 | 13.43 | 21.75 | s | | EPM7256A (1) | 6.59 | 6.75 | 7.23 | 8.03 | 9.64 | 14.45 | 22.46 | 38.49 | S | The instruction register length of MAX 7000A devices is 10 bits. The user electronic signature (UES) register length in MAX 7000A devices is 16 bits. The MAX 7000AE USERCODE register length is 32 bits. Tables 9 and 10 show the boundary-scan register length and device IDCODE information for MAX 7000A devices. | Table 9. MAX 7000A Boundary-So | can Register Length | |--------------------------------|-------------------------------| | Device | Boundary-Scan Register Length | | EPM7032AE | 96 | | EPM7064AE | 192 | | EPM7128A | 288 | | EPM7128AE | 288 | | EPM7256A | 480 | | EPM7256AE | 480 | | EPM7512AE | 624 | | Table 10. 32 | Bit MAX 70 | 100A Device IDCODE No | ote (1) | | |--------------|---------------------|-----------------------|--------------------------------------|------------------| | Device | | IDCODE (32 E | Bits) | | | | Version<br>(4 Bits) | Part Number (16 Bits) | Manufacturer's<br>Identity (11 Bits) | 1 (1 Bit)<br>(2) | | EPM7032AE | 0001 | 0111 0000 0011 0010 | 00001101110 | 1 | | EPM7064AE | 0001 | 0111 0000 0110 0100 | 00001101110 | 1 | | EPM7128A | 0000 | 0111 0001 0010 1000 | 00001101110 | 1 | | EPM7128AE | 0001 | 0111 0001 0010 1000 | 00001101110 | 1 | | EPM7256A | 0000 | 0111 0010 0101 0110 | 00001101110 | 1 | | EPM7256AE | 0001 | 0111 0010 0101 0110 | 00001101110 | 1 | | EPM7512AE | 0001 | 0111 0101 0001 0010 | 00001101110 | 1 | #### Notes: - (1) The most significant bit (MSB) is on the left. - (2) The least significant bit (LSB) for all JTAG IDCODEs is 1. See Application Note 39 (IEEE 1149.1 (JTAG) Boundary-Scan Testing in Altera Devices) for more information on JTAG BST. Figure 8 shows timing information for the JTAG signals. Table 11 shows the JTAG timing parameters and values for MAX 7000A devices. | Table 1 | 1. JTAG Timing Parameters & Values for MAX 70 | 000A De | vices No | ote (1) | |-------------------|------------------------------------------------|---------|----------|---------| | Symbol | Parameter | Min | Max | Unit | | t <sub>JCP</sub> | TCK clock period | 100 | | ns | | t <sub>JCH</sub> | TCK clock high time | 50 | | ns | | t <sub>JCL</sub> | TCK clock low time | 50 | | ns | | t <sub>JPSU</sub> | JTAG port setup time | 20 | | ns | | t <sub>JPH</sub> | JTAG port hold time | 45 | | ns | | t <sub>JPCO</sub> | JTAG port clock to output | | 25 | ns | | t <sub>JPZX</sub> | JTAG port high impedance to valid output | | 25 | ns | | t <sub>JPXZ</sub> | JTAG port valid output to high impedance | | 25 | ns | | t <sub>JSSU</sub> | Capture register setup time | 20 | | ns | | t <sub>JSH</sub> | Capture register hold time | 45 | | ns | | t <sub>JSCO</sub> | Update register clock to output | | 25 | ns | | t <sub>JSZX</sub> | Update register high impedance to valid output | | 25 | ns | | t <sub>JSXZ</sub> | Update register valid output to high impedance | | 25 | ns | Note: <sup>(1)</sup> Timing parameters shown in this table apply for all specified VCCIO levels. # Programmable Speed/Power Control MAX 7000A devices offer a power-saving mode that supports low-power operation across user-defined signal paths or the entire device. This feature allows total power dissipation to be reduced by 50% or more because most logic applications require only a small fraction of all gates to operate at maximum frequency. The designer can program each individual macrocell in a MAX 7000A device for either high-speed (i.e., with the Turbo Bit<sup>TM</sup> option turned on) or low-power operation (i.e., with the Turbo Bit option turned off). As a result, speed-critical paths in the design can run at high speed, while the remaining paths can operate at reduced power. Macrocells that run at low power incur a nominal timing delay adder ( $t_{LPA}$ ) for the $t_{LAD}$ , $t_{LAC}$ , $t_{IC}$ , $t_{EN}$ , $t_{SEXP}$ , $t_{ACL}$ , and $t_{CPPW}$ parameters. # Output Configuration MAX 7000A device outputs can be programmed to meet a variety of system-level requirements. ### MultiVolt I/O Interface The MAX 7000A device architecture supports the MultiVolt I/O interface feature, which allows MAX 7000A devices to connect to systems with differing supply voltages. MAX 7000A devices in all packages can be set for 2.5-V, 3.3-V, or 5.0-V I/O pin operation. These devices have one set of VCC pins for internal operation and input buffers (VCCINT), and another set for I/O output drivers (VCCIO). The VCCIO pins can be connected to either a 3.3-V or 2.5-V power supply, depending on the output requirements. When the VCCIO pins are connected to a 2.5-V power supply, the output levels are compatible with 2.5-V systems. When the VCCIO pins are connected to a 3.3-V power supply, the output high is at 3.3 V and is therefore compatible with 3.3-V or 5.0-V systems. Devices operating with V<sub>CCIO</sub> levels lower than 3.0 V incur a slightly greater timing delay of $t_{OD2}$ instead of $t_{OD1}$ . Inputs can always be driven by 2.5-V, 3.3-V, or 5.0-V signals. Table 12 describes the MAX 7000A MultiVolt I/O support. | Table 12. MAX 70 | 00A Multi | Volt I/O Si | <i>ipport</i> | | | | | | | |---------------------------|--------------------------------------------------------------|-------------|---------------|----------|----------|----------|--|--|--| | V <sub>CCIO</sub> Voltage | V <sub>CCIO</sub> Voltage Input Signal (V) Output Signal (V) | | | | | | | | | | | 2.5 | 3.3 | 5.0 | 2.5 | 3.3 | 5.0 | | | | | 2.5 | <b>✓</b> | <b>✓</b> | <b>✓</b> | <b>✓</b> | | | | | | | 3.3 | <b>✓</b> | <b>✓</b> | <b>✓</b> | | <b>✓</b> | <b>✓</b> | | | | # Power Sequencing & Hot-Socketing Because MAX 7000A devices can be used in a mixed-voltage environment, they have been designed specifically to tolerate any possible power-up sequence. The $V_{CCIO}$ and $V_{CCINT}$ power planes can be powered in any order. Signals can be driven into MAX 7000AE devices before and during power-up (and power-down) without damaging the device. Additionally, MAX 7000AE devices do not drive out during power-up. Once operating conditions are reached, MAX 7000AE devices operate as specified by the user. MAX 7000AE device I/O pins will not source or sink more than 300 $\mu A$ of DC current during power-up. All pins can be driven up to 5.75 V during hot-socketing, except the OE1 and GLCRn pins. The OE1 and GLCRn pins can be driven up to 3.6 V during hot-socketing. After $V_{CCINT}$ and $V_{CCIO}$ reach the recommended operating conditions, these two pins are 5.0-V tolerant. EPM7128A and EPM7256A devices do not support hot-socketing and may drive out during power-up. # **Design Security** All MAX 7000A devices contain a programmable security bit that controls access to the data programmed into the device. When this bit is programmed, a design implemented in the device cannot be copied or retrieved. This feature provides a high level of design security because programmed data within EEPROM cells is invisible. The security bit that controls this function, as well as all other programmed data, is reset only when the device is reprogrammed. # **Generic Testing** MAX 7000A devices are fully tested. Complete testing of each programmable EEPROM bit and all internal logic elements ensures 100% programming yield. AC test measurements are taken under conditions equivalent to those shown in Figure 9. Test patterns can be used and then erased during early stages of the production flow. ### Figure 12. MAX 7000A Switching Waveforms $t_R$ & $t_F$ < 2 ns. Inputs are driven at 3 V for a logic high and 0 V for a logic low. All timing characteristics are measured at 1.5 V. Tables 17 through 30 show EPM7032AE, EPM7064AE, EPM7128AE, EPM7256AE, EPM7512AE, EPM7128A, and EPM7256A timing information. | Symbol | Parameter | Conditions | | | Speed | Grade | | | Unit | |-------------------|------------------------------------------|----------------|-------|-----|-------|-------|-------|-----|------| | | | | | 4 | | 7 | -1 | 10 | | | | | | Min | Max | Min | Max | Min | Max | | | t <sub>PD1</sub> | Input to non-registered output | C1 = 35 pF (2) | | 4.5 | | 7.5 | | 10 | ns | | t <sub>PD2</sub> | I/O input to non-registered output | C1 = 35 pF (2) | | 4.5 | | 7.5 | | 10 | ns | | t <sub>SU</sub> | Global clock setup time | (2) | 2.9 | | 4.7 | | 6.3 | | ns | | t <sub>H</sub> | Global clock hold time | (2) | 0.0 | | 0.0 | | 0.0 | | ns | | t <sub>FSU</sub> | Global clock setup time of fast input | | 2.5 | | 3.0 | | 3.0 | | ns | | t <sub>FH</sub> | Global clock hold time of fast input | | 0.0 | | 0.0 | | 0.0 | | ns | | t <sub>CO1</sub> | Global clock to output delay | C1 = 35 pF | 1.0 | 3.0 | 1.0 | 5.0 | 1.0 | 6.7 | ns | | t <sub>CH</sub> | Global clock high time | | 2.0 | | 3.0 | | 4.0 | | ns | | t <sub>CL</sub> | Global clock low time | | 2.0 | | 3.0 | | 4.0 | | ns | | t <sub>ASU</sub> | Array clock setup time | (2) | 1.6 | | 2.5 | | 3.6 | | ns | | t <sub>AH</sub> | Array clock hold time | (2) | 0.3 | | 0.5 | | 0.5 | | ns | | t <sub>ACO1</sub> | Array clock to output delay | C1 = 35 pF (2) | 1.0 | 4.3 | 1.0 | 7.2 | 1.0 | 9.4 | ns | | t <sub>ACH</sub> | Array clock high time | | 2.0 | | 3.0 | | 4.0 | | ns | | t <sub>ACL</sub> | Array clock low time | | 2.0 | | 3.0 | | 4.0 | | ns | | t <sub>CPPW</sub> | Minimum pulse width for clear and preset | (3) | 2.0 | | 3.0 | | 4.0 | | ns | | t <sub>CNT</sub> | Minimum global clock period | (2) | | 4.4 | | 7.2 | | 9.7 | ns | | f <sub>CNT</sub> | Maximum internal global clock frequency | (2), (4) | 227.3 | | 138.9 | | 103.1 | | MHz | | t <sub>ACNT</sub> | Minimum array clock period | (2) | | 4.4 | | 7.2 | | 9.7 | ns | | f <sub>ACNT</sub> | Maximum internal array clock frequency | (2), (4) | 227.3 | | 138.9 | | 103.1 | | MHz | | Symbol | Parameter | Conditions | | | Speed | Grade | | | Unit | |-------------------|------------------------------------------|-------------------|-------|-----|-------|-------|-------|------|------| | | | | -4 | 4 | - | 7 | -1 | 0 | | | | | | Min | Max | Min | Max | Min | Max | | | t <sub>PD1</sub> | Input to non-<br>registered output | C1 = 35 pF<br>(2) | | 4.5 | | 7.5 | | 10.0 | ns | | t <sub>PD2</sub> | I/O input to non-<br>registered output | C1 = 35 pF<br>(2) | | 4.5 | | 7.5 | | 10.0 | ns | | t <sub>SU</sub> | Global clock setup time | (2) | 2.8 | | 4.7 | | 6.2 | | ns | | t <sub>H</sub> | Global clock hold time | (2) | 0.0 | | 0.0 | | 0.0 | | ns | | t <sub>FSU</sub> | Global clock setup time of fast input | | 2.5 | | 3.0 | | 3.0 | | ns | | t <sub>FH</sub> | Global clock hold time of fast input | | 0.0 | | 0.0 | | 0.0 | | ns | | t <sub>CO1</sub> | Global clock to output delay | C1 = 35 pF | 1.0 | 3.1 | 1.0 | 5.1 | 1.0 | 7.0 | ns | | t <sub>CH</sub> | Global clock high time | | 2.0 | | 3.0 | | 4.0 | | ns | | t <sub>CL</sub> | Global clock low time | | 2.0 | | 3.0 | | 4.0 | | ns | | t <sub>ASU</sub> | Array clock setup time | (2) | 1.6 | | 2.6 | | 3.6 | | ns | | t <sub>AH</sub> | Array clock hold time | (2) | 0.3 | | 0.4 | | 0.6 | | ns | | t <sub>ACO1</sub> | Array clock to output delay | C1 = 35 pF<br>(2) | 1.0 | 4.3 | 1.0 | 7.2 | 1.0 | 9.6 | ns | | t <sub>ACH</sub> | Array clock high time | | 2.0 | | 3.0 | | 4.0 | | ns | | t <sub>ACL</sub> | Array clock low time | | 2.0 | | 3.0 | | 4.0 | | ns | | t <sub>CPPW</sub> | Minimum pulse width for clear and preset | (3) | 2.0 | | 3.0 | | 4.0 | | ns | | t <sub>CNT</sub> | Minimum global clock period | (2) | | 4.5 | | 7.4 | | 10.0 | ns | | f <sub>CNT</sub> | Maximum internal global clock frequency | (2), (4) | 222.2 | | 135.1 | | 100.0 | | MHz | | t <sub>ACNT</sub> | Minimum array clock period | (2) | | 4.5 | | 7.4 | | 10.0 | ns | | f <sub>ACNT</sub> | Maximum internal array clock frequency | (2), (4) | 222.2 | | 135.1 | | 100.0 | | MHz | | Symbol | Parameter | Conditions | | | Speed | Grade | | | Unit | |-------------------|------------------------------------------|-------------------|-------|-----|-------|-------|------|------|------| | | | · | -! | -5 | | -7 | | 10 | | | | | | Min | Max | Min | Max | Min | Max | 1 | | t <sub>PD1</sub> | Input to non-<br>registered output | C1 = 35 pF<br>(2) | | 5.5 | | 7.5 | | 10 | ns | | t <sub>PD2</sub> | I/O input to non-<br>registered output | C1 = 35 pF<br>(2) | | 5.5 | | 7.5 | | 10 | ns | | t <sub>SU</sub> | Global clock setup time | (2) | 3.9 | | 5.2 | | 6.9 | | ns | | t <sub>H</sub> | Global clock hold time | (2) | 0.0 | | 0.0 | | 0.0 | | ns | | t <sub>FSU</sub> | Global clock setup time of fast input | | 2.5 | | 3.0 | | 3.0 | | ns | | t <sub>FH</sub> | Global clock hold time of fast input | | 0.0 | | 0.0 | | 0.0 | | ns | | t <sub>CO1</sub> | Global clock to output delay | C1 = 35 pF | 1.0 | 3.5 | 1.0 | 4.8 | 1.0 | 6.4 | ns | | t <sub>CH</sub> | Global clock high time | | 2.0 | | 3.0 | | 4.0 | | ns | | t <sub>CL</sub> | Global clock low time | | 2.0 | | 3.0 | | 4.0 | | ns | | t <sub>ASU</sub> | Array clock setup time | (2) | 2.0 | | 2.7 | | 3.6 | | ns | | t <sub>AH</sub> | Array clock hold time | (2) | 0.2 | | 0.3 | | 0.5 | | ns | | t <sub>ACO1</sub> | Array clock to output delay | C1 = 35 pF<br>(2) | 1.0 | 5.4 | 1.0 | 7.3 | 1.0 | 9.7 | ns | | t <sub>ACH</sub> | Array clock high time | | 2.0 | | 3.0 | | 4.0 | | ns | | t <sub>ACL</sub> | Array clock low time | | 2.0 | | 3.0 | | 4.0 | | ns | | t <sub>CPPW</sub> | Minimum pulse width for clear and preset | (3) | 2.0 | | 3.0 | | 4.0 | | ns | | t <sub>CNT</sub> | Minimum global clock period | (2) | | 5.8 | | 7.9 | | 10.5 | ns | | f <sub>CNT</sub> | Maximum internal global clock frequency | (2), (4) | 172.4 | | 126.6 | | 95.2 | | MHz | | t <sub>ACNT</sub> | Minimum array clock period | (2) | | 5.8 | | 7.9 | | 10.5 | ns | | f <sub>ACNT</sub> | Maximum internal array clock frequency | (2), (4) | 172.4 | | 126.6 | | 95.2 | | MHz | | Symbol | Parameter | Conditions | | | Speed | Grade | | | Unit | |-------------------|------------------------------------------------------------------------------|-------------------|-----|-----|-------|-------|-----|----------------------------------------------------------------------------------------------|------| | | | | - | 5 | -7 | | - | 0<br>Max<br>1.2<br>1.2<br>3.4<br>3.7<br>0.6<br>2.8<br>1.3<br>0.0<br>1.6<br>2.1<br>6.6<br>5.0 | | | | | | Min | Max | Min | Max | Min | Max | | | $t_{IN}$ | Input pad and buffer delay | | | 0.7 | | 0.9 | | 1.2 | ns | | t <sub>IO</sub> | I/O input pad and buffer delay | | | 0.7 | | 0.9 | | 1.2 | ns | | t <sub>FIN</sub> | Fast input delay | | | 2.4 | | 2.9 | | 3.4 | ns | | t <sub>SEXP</sub> | Shared expander delay | | | 2.1 | | 2.8 | | 3.7 | ns | | t <sub>PEXP</sub> | Parallel expander delay | | | 0.3 | | 0.5 | | 0.6 | ns | | $t_{LAD}$ | Logic array delay | | | 1.7 | | 2.2 | | 2.8 | ns | | t <sub>LAC</sub> | Logic control array delay | | | 0.8 | | 1.0 | | 1.3 | ns | | t <sub>IOE</sub> | Internal output enable delay | | | 0.0 | | 0.0 | | 0.0 | ns | | t <sub>OD1</sub> | Output buffer and pad delay, slow slew rate = off $V_{CCIO} = 3.3 \text{ V}$ | C1 = 35 pF | | 0.9 | | 1.2 | | 1.6 | ns | | t <sub>OD2</sub> | Output buffer and pad delay, slow slew rate = off $V_{CCIO} = 2.5 \text{ V}$ | C1 = 35 pF<br>(5) | | 1.4 | | 1.7 | | 2.1 | ns | | t <sub>OD3</sub> | Output buffer and pad delay, slow slew rate = on $V_{CCIO}$ = 2.5 V or 3.3 V | C1 = 35 pF | | 5.9 | | 6.2 | | 6.6 | ns | | t <sub>ZX1</sub> | Output buffer enable delay, slow slew rate = off $V_{CCIO} = 3.3 \text{ V}$ | C1 = 35 pF | | 4.0 | | 4.0 | | 5.0 | ns | | t <sub>ZX2</sub> | Output buffer enable delay, slow slew rate = off $V_{CCIO} = 2.5 \text{ V}$ | C1 = 35 pF<br>(5) | | 4.5 | | 4.5 | | 5.5 | ns | | t <sub>ZX3</sub> | Output buffer enable delay, slow slew rate = on $V_{CCIO} = 3.3 \text{ V}$ | C1 = 35 pF | | 9.0 | | 9.0 | | 10.0 | ns | | $t_{XZ}$ | Output buffer disable delay | C1 = 5 pF | | 4.0 | | 4.0 | | 5.0 | ns | | $t_{SU}$ | Register setup time | | 1.5 | | 2.1 | | 2.9 | | ns | | $t_H$ | Register hold time | | 0.7 | | 0.9 | | 1.2 | | ns | | t <sub>FSU</sub> | Register setup time of fast input | | 1.1 | | 1.6 | | 1.6 | | ns | | t <sub>FH</sub> | Register hold time of fast input | | 1.4 | | 1.4 | | 1.4 | | ns | | $t_{RD}$ | Register delay | | | 0.9 | | 1.2 | | 1.6 | ns | | $t_{COMB}$ | Combinatorial delay | | | 0.5 | | 0.8 | | 1.2 | ns | | Symbol | Parameter | Conditions | Speed Grade | | | | | Unit | | |-------------------|-----------------------------------------------------------------------------------------------|-------------------|-------------|-----|-----|------|-----|------|----| | | | | -7 | | -10 | | -12 | | | | | | | Min | Max | Min | Max | Min | Max | 1 | | t <sub>IN</sub> | Input pad and buffer delay | | | 0.7 | | 0.9 | | 1.0 | ns | | t <sub>IO</sub> | I/O input pad and buffer delay | | | 0.7 | | 0.9 | | 1.0 | ns | | t <sub>FIN</sub> | Fast input delay | | | 3.1 | | 3.6 | | 4.1 | ns | | t <sub>SEXP</sub> | Shared expander delay | | | 2.7 | | 3.5 | | 4.4 | ns | | t <sub>PEXP</sub> | Parallel expander delay | | | 0.4 | | 0.5 | | 0.6 | ns | | $t_{LAD}$ | Logic array delay | | | 2.2 | | 2.8 | | 3.5 | ns | | t <sub>LAC</sub> | Logic control array delay | | | 1.0 | | 1.3 | | 1.7 | ns | | t <sub>IOE</sub> | Internal output enable delay | | | 0.0 | | 0.0 | | 0.0 | ns | | t <sub>OD1</sub> | Output buffer and pad delay, slow slew rate = off V <sub>CCIO</sub> = 3.3 V | C1 = 35 pF | | 1.0 | | 1.5 | | 1.7 | ns | | t <sub>OD2</sub> | Output buffer and pad delay, slow slew rate = off $V_{CCIO} = 2.5 \text{ V}$ | C1 = 35 pF<br>(5) | | 1.5 | | 2.0 | | 2.2 | ns | | t <sub>OD3</sub> | Output buffer and pad delay, slow slew rate = on $V_{CCIO} = 2.5 \text{ V or } 3.3 \text{ V}$ | C1 = 35 pF | | 6.0 | | 6.5 | | 6.7 | ns | | t <sub>ZX1</sub> | Output buffer enable delay, slow slew rate = off $V_{CCIO} = 3.3 \text{ V}$ | C1 = 35 pF | | 4.0 | | 5.0 | | 5.0 | ns | | t <sub>ZX2</sub> | Output buffer enable delay, slow slew rate = off $V_{CCIO} = 2.5 \text{ V}$ | C1 = 35 pF<br>(5) | | 4.5 | | 5.5 | | 5.5 | ns | | t <sub>ZX3</sub> | Output buffer enable delay, slow slew rate = on $V_{CCIO} = 3.3 \text{ V}$ | C1 = 35 pF | | 9.0 | | 10.0 | | 10.0 | ns | | $t_{XZ}$ | Output buffer disable delay | C1 = 5 pF | | 4.0 | | 5.0 | | 5.0 | ns | | t <sub>SU</sub> | Register setup time | | 2.1 | | 3.0 | | 3.5 | | ns | | t <sub>H</sub> | Register hold time | | 0.6 | | 0.8 | | 1.0 | | ns | | t <sub>FSU</sub> | Register setup time of fast input | | 1.6 | | 1.6 | | 1.6 | | ns | | t <sub>FH</sub> | Register hold time of fast input | | 1.4 | | 1.4 | | 1.4 | | ns | | $t_{RD}$ | Register delay | | | 1.3 | | 1.7 | | 2.1 | ns | | t <sub>COMB</sub> | Combinatorial delay | | | 0.6 | | 0.8 | | 1.0 | ns | The parameters in this equation are: MC<sub>TON</sub> = Number of macrocells with the Turbo Bit option turned on, as reported in the MAX+PLUS II Report File (.rpt) $MC_{DEV}$ = Number of macrocells in the device $MC_{USED}$ = Total number of macrocells in the design, as reported in the Report File $f_{MAX}$ = Highest clock frequency to the device tog<sub>LC</sub> = Average percentage of logic cells toggling at each clock (typically 12.5%) A, B, C = Constants, shown in Table 31 | Table 31. MAX 7000A I <sub>CC</sub> Equation Constants | | | | | | | | | | |--------------------------------------------------------|------|------|-------|--|--|--|--|--|--| | Device | A | В | C | | | | | | | | EPM7032AE | 0.71 | 0.30 | 0.014 | | | | | | | | EPM7064AE | 0.71 | 0.30 | 0.014 | | | | | | | | EPM7128A | 0.71 | 0.30 | 0.014 | | | | | | | | EPM7128AE | 0.71 | 0.30 | 0.014 | | | | | | | | EPM7256A | 0.71 | 0.30 | 0.014 | | | | | | | | EPM7256AE | 0.71 | 0.30 | 0.014 | | | | | | | | EPM7512AE | 0.71 | 0.30 | 0.014 | | | | | | | This calculation provides an $I_{CC}$ estimate based on typical conditions using a pattern of a 16-bit, loadable, enabled, up/down counter in each LAB with no output load. Actual $I_{CC}$ should be verified during operation because this measurement is sensitive to the actual pattern in the device and the environmental operating conditions. Figure 21. 208-Pin PQFP Package Pin-Out Diagram Package outline not drawn to scale.