Welcome to **E-XFL.COM** **Understanding Embedded - CPLDs (Complex Programmable Logic Devices)** Embedded - CPLDs, or Complex Programmable Logic Devices, are highly versatile digital logic devices used in electronic systems. These programmable components are designed to perform complex logical operations and can be customized for specific applications. Unlike fixed-function ICs, CPLDs offer the flexibility to reprogram their configuration, making them an ideal choice for various embedded systems. They consist of a set of logic gates and programmable interconnects, allowing designers to implement complex logic circuits without needing custom hardware. ## **Applications of Embedded - CPLDs** | Details | | |---------------------------------|-------------------------------------------------------------| | Product Status | Obsolete | | Programmable Type | In System Programmable | | Delay Time tpd(1) Max | 5 ns | | Voltage Supply - Internal | 3V ~ 3.6V | | Number of Logic Elements/Blocks | 8 | | Number of Macrocells | 128 | | Number of Gates | 2500 | | Number of I/O | 84 | | Operating Temperature | 0°C ~ 70°C (TA) | | Mounting Type | Surface Mount | | Package / Case | 100-LBGA | | Supplier Device Package | 100-FBGA (11x11) | | Purchase URL | https://www.e-xfl.com/product-detail/intel/epm7128aefc100-5 | Email: info@E-XFL.COM Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong For registered functions, each macrocell flipflop can be individually programmed to implement D, T, JK, or SR operation with programmable clock control. The flipflop can be bypassed for combinatorial operation. During design entry, the designer specifies the desired flipflop type; the Altera software then selects the most efficient flipflop operation for each registered function to optimize resource utilization. Each programmable register can be clocked in three different modes: - Global clock signal. This mode achieves the fastest clock-to-output performance. - Global clock signal enabled by an active-high clock enable. A clock enable is generated by a product term. This mode provides an enable on each flipflop while still achieving the fast clock-to-output performance of the global clock. - Array clock implemented with a product term. In this mode, the flipflop can be clocked by signals from buried macrocells or I/O pins. Two global clock signals are available in MAX 7000A devices. As shown in Figure 1, these global clock signals can be the true or the complement of either of the global clock pins, GCLK1 or GCLK2. Each register also supports asynchronous preset and clear functions. As shown in Figure 2, the product-term select matrix allocates product terms to control these operations. Although the product-term-driven preset and clear from the register are active high, active-low control can be obtained by inverting the signal within the logic array. In addition, each register clear function can be individually driven by the active-low dedicated global clear pin (GCLRn). Upon power-up, each register in a MAX 7000AE device may be set to either a high or low state. This power-up state is specified at design entry. Upon power-up, each register in EPM7128A and EPM7256A devices are set to a low state. All MAX 7000A I/O pins have a fast input path to a macrocell register. This dedicated path allows a signal to bypass the PIA and combinatorial logic and be clocked to an input D flipflop with an extremely fast (as low as 2.5 ns) input setup time. #### Parallel Expanders Parallel expanders are unused product terms that can be allocated to a neighboring macrocell to implement fast, complex logic functions. Parallel expanders allow up to 20 product terms to directly feed the macrocell OR logic, with five product terms provided by the macrocell and 15 parallel expanders provided by neighboring macrocells in the LAB. The compiler can allocate up to three sets of up to five parallel expanders to the macrocells that require additional product terms. Each set of five parallel expanders incurs a small, incremental timing delay ( $t_{PEXP}$ ). For example, if a macrocell requires 14 product terms, the compiler uses the five dedicated product terms within the macrocell and allocates two sets of parallel expanders; the first set includes five product terms, and the second set includes four product terms, increasing the total delay by $2 \times t_{PEXP}$ . Two groups of eight macrocells within each LAB (e.g., macrocells 1 through 8 and 9 through 16) form two chains to lend or borrow parallel expanders. A macrocell borrows parallel expanders from lower-numbered macrocells. For example, macrocell 8 can borrow parallel expanders from macrocell 7, from macrocells 7 and 6, or from macrocells 7, 6, and 5. Within each group of eight, the lowest-numbered macrocell can only lend parallel expanders, and the highest-numbered macrocell can only borrow them. Figure 4 shows how parallel expanders can be borrowed from a neighboring macrocell. Figure 4. MAX 7000A Parallel Expanders Unused product terms in a macrocell can be allocated to a neighboring macrocell. ## **Programmable Interconnect Array** Logic is routed between LABs on the PIA. This global bus is a programmable path that connects any signal source to any destination on the device. All MAX 7000A dedicated inputs, I/O pins, and macrocell outputs feed the PIA, which makes the signals available throughout the entire device. Only the signals required by each LAB are actually routed from the PIA into the LAB. Figure 5 shows how the PIA signals are routed into the LAB. An EEPROM cell controls one input to a 2-input AND gate, which selects a PIA signal to drive into the LAB. For more information on using the Jam STAPL language, see *Application Note 88* (Using the Jam Language for ISP & ICR via an Embedded Processor) and *Application Note 122* (Using Jam STAPL for ISP & ICR via an Embedded Processor). ISP circuitry in MAX 7000AE devices is compliant with the IEEE Std. 1532 specification. The IEEE Std. 1532 is a standard developed to allow concurrent ISP between multiple PLD vendors. ## **Programming Sequence** During in-system programming, instructions, addresses, and data are shifted into the MAX 7000A device through the TDI input pin. Data is shifted out through the TDO output pin and compared against the expected data. Programming a pattern into the device requires the following six ISP stages. A stand-alone verification of a programmed pattern involves only stages 1, 2, 5, and 6. - Enter ISP. The enter ISP stage ensures that the I/O pins transition smoothly from user mode to ISP mode. The enter ISP stage requires 1 ms. - 2. *Check ID*. Before any program or verify process, the silicon ID is checked. The time required to read this silicon ID is relatively small compared to the overall programming time. - 3. *Bulk Erase*. Erasing the device in-system involves shifting in the instructions to erase the device and applying one erase pulse of 100 ms. - Program. Programming the device in-system involves shifting in the address and data and then applying the programming pulse to program the EEPROM cells. This process is repeated for each EEPROM address. - Verify. Verifying an Altera device in-system involves shifting in addresses, applying the read pulse to verify the EEPROM cells, and shifting out the data for comparison. This process is repeated for each EEPROM address. - 6. Exit ISP. An exit ISP stage ensures that the I/O pins transition smoothly from ISP mode to user mode. The exit ISP stage requires 1 ms. | Table 7. MAX 70 | 000A Stand | d-Alone Ve | erification | Times for | Different T | est Clock F | requencies | • | | |-----------------|------------|------------|-------------|-----------|-------------|-------------|------------|--------|-------| | Device | | | | f | TCK | | | | Units | | | 10 MHz | 5 MHz | 2 MHz | 1 MHz | 500 kHz | 200 kHz | 100 kHz | 50 kHz | | | EPM7032AE | 0.00 | 0.01 | 0.01 | 0.02 | 0.04 | 0.09 | 0.18 | 0.36 | s | | EPM7064AE | 0.01 | 0.01 | 0.02 | 0.04 | 0.07 | 0.18 | 0.35 | 0.70 | S | | EPM7128AE | 0.01 | 0.02 | 0.04 | 0.07 | 0.14 | 0.34 | 0.68 | 1.36 | S | | EPM7256AE | 0.02 | 0.03 | 0.08 | 0.15 | 0.30 | 0.75 | 1.49 | 2.98 | S | | EPM7512AE | 0.03 | 0.06 | 0.15 | 0.30 | 0.60 | 1.49 | 2.97 | 5.94 | S | | EPM7128A (1) | 0.08 | 0.14 | 0.29 | 0.56 | 1.09 | 2.67 | 5.31 | 10.59 | S | | EPM7256A (1) | 0.13 | 0.24 | 0.54 | 1.06 | 2.08 | 5.15 | 10.27 | 20.51 | S | #### Note to tables: (1) EPM7128A and EPM7256A devices can only be programmed with an adaptive algorithm; users programming these two devices on platforms that cannot use an adaptive algorithm should use EPM7128AE and EPM7256AE devices. # Programming with External Hardware MAX 7000A devices can be programmed on Windows-based PCs with an Altera Logic Programmer card, the MPU, and the appropriate device adapter. The MPU performs continuity checks to ensure adequate electrical contact between the adapter and the device. For more information, see the *Altera Programming Hardware Data Sheet*. The Altera software can use text- or waveform-format test vectors created with the Altera Text Editor or Waveform Editor to test the programmed device. For added design verification, designers can perform functional testing to compare the functional device behavior with the results of simulation. Data I/O, BP Microsystems, and other programming hardware manufacturers provide programming support for Altera devices. For more information, see *Programming Hardware Manufacturers*. ## IEEE Std. 1149.1 (JTAG) Boundary-Scan Support MAX 7000A devices include the JTAG BST circuitry defined by IEEE Std. 1149.1. Table 8 describes the JTAG instructions supported by MAX 7000A devices. The pin-out tables, available from the Altera web site (http://www.altera.com), show the location of the JTAG control pins for each device. If the JTAG interface is not required, the JTAG pins are available as user I/O pins. ## Programmable Speed/Power Control MAX 7000A devices offer a power-saving mode that supports low-power operation across user-defined signal paths or the entire device. This feature allows total power dissipation to be reduced by 50% or more because most logic applications require only a small fraction of all gates to operate at maximum frequency. The designer can program each individual macrocell in a MAX 7000A device for either high-speed (i.e., with the Turbo Bit<sup>TM</sup> option turned on) or low-power operation (i.e., with the Turbo Bit option turned off). As a result, speed-critical paths in the design can run at high speed, while the remaining paths can operate at reduced power. Macrocells that run at low power incur a nominal timing delay adder ( $t_{LPA}$ ) for the $t_{LAD}$ , $t_{LAC}$ , $t_{IC}$ , $t_{EN}$ , $t_{SEXP}$ , $t_{ACL}$ , and $t_{CPPW}$ parameters. ## Output Configuration MAX 7000A device outputs can be programmed to meet a variety of system-level requirements. ### MultiVolt I/O Interface The MAX 7000A device architecture supports the MultiVolt I/O interface feature, which allows MAX 7000A devices to connect to systems with differing supply voltages. MAX 7000A devices in all packages can be set for 2.5-V, 3.3-V, or 5.0-V I/O pin operation. These devices have one set of VCC pins for internal operation and input buffers (VCCINT), and another set for I/O output drivers (VCCIO). The VCCIO pins can be connected to either a 3.3-V or 2.5-V power supply, depending on the output requirements. When the VCCIO pins are connected to a 2.5-V power supply, the output levels are compatible with 2.5-V systems. When the VCCIO pins are connected to a 3.3-V power supply, the output high is at 3.3 V and is therefore compatible with 3.3-V or 5.0-V systems. Devices operating with V<sub>CCIO</sub> levels lower than 3.0 V incur a slightly greater timing delay of $t_{OD2}$ instead of $t_{OD1}$ . Inputs can always be driven by 2.5-V, 3.3-V, or 5.0-V signals. Table 12 describes the MAX 7000A MultiVolt I/O support. | Table 12. MAX 70 | 00A Multi | Volt I/O Si | upport | | | | | | | | | |---------------------------|--------------------------------------------------------------|-------------|----------|----------|----------|----------|--|--|--|--|--| | V <sub>CCIO</sub> Voltage | V <sub>CCIO</sub> Voltage Input Signal (V) Output Signal (V) | | | | | | | | | | | | | 2.5 | 3.3 | 5.0 | 2.5 | 3.3 | 5.0 | | | | | | | 2.5 | <b>✓</b> | <b>✓</b> | <b>✓</b> | <b>✓</b> | | | | | | | | | 3.3 | <b>✓</b> | <b>✓</b> | <b>✓</b> | | <b>✓</b> | <b>✓</b> | | | | | | Figure 10 shows the typical output drive characteristics of MAX 7000A devices. 3.3 V MAX 7000AE Devices 2.5 V MAX 7000AE Devices 150 150 100 100 V<sub>CCINT</sub> = 3.3 V Typical I<sub>O</sub> Typical I<sub>O</sub> $V_{CCINT} = 3.3 V$ Output Output $V_{CCIO} = 3.3 V$ $V_{CCIO} = 2.5 \text{ V}$ Current (mA) Current (mA) Temperature = 25 °C Temperature = 25 °C 50 50 $I_{\cap H}$ 0 VO Output Voltage (V) Vo Output Voltage (V) EPM7128A & EPM7256A Devices 3.3 V 2.5 V EPM7128A & EPM7256A Devices 120 120 $I_{OL}$ $I_{OL}$ Typical I<sub>O</sub> Output Temperature = 25°C Current (mA) V<sub>CCINT</sub> = 3.3 V $V_{CCIO} = 3.3 V$ VO Output Voltage (V) Figure 10. Output Drive Characteristics of MAX 7000A Devices ## **Timing Model** Typical I<sub>O</sub> Current (mA) Output MAX 7000A device timing can be analyzed with the Altera software, a variety of popular industry-standard EDA simulators and timing analyzers, or with the timing model shown in Figure 11. MAX 7000A devices have predictable internal delays that enable the designer to determine the worst-case timing of any design. The software provides timing simulation, point-to-point delay prediction, and detailed timing analysis for device-wide performance evaluation. 80 40 V<sub>CCINT</sub> = 3.3 V $V_{CCIO} = 2.5 V$ $I_{OH}$ Vo Output Voltage (V) Temperature = 25 °C ## Figure 12. MAX 7000A Switching Waveforms $t_R$ & $t_F$ < 2 ns. Inputs are driven at 3 V for a logic high and 0 V for a logic low. All timing characteristics are measured at 1.5 V. Tables 17 through 30 show EPM7032AE, EPM7064AE, EPM7128AE, EPM7256AE, EPM7512AE, EPM7128A, and EPM7256A timing information. | Symbol | Parameter | Conditions | | | Speed | Grade | | | Unit | |-------------------|------------------------------------------|----------------|-------|-----|-------|-------|-------|-----|------| | | | | | 4 | | 7 | -1 | 10 | | | | | | Min | Max | Min | Max | Min | Max | | | t <sub>PD1</sub> | Input to non-registered output | C1 = 35 pF (2) | | 4.5 | | 7.5 | | 10 | ns | | t <sub>PD2</sub> | I/O input to non-registered output | C1 = 35 pF (2) | | 4.5 | | 7.5 | | 10 | ns | | t <sub>SU</sub> | Global clock setup time | (2) | 2.9 | | 4.7 | | 6.3 | | ns | | t <sub>H</sub> | Global clock hold time | (2) | 0.0 | | 0.0 | | 0.0 | | ns | | t <sub>FSU</sub> | Global clock setup time of fast input | | 2.5 | | 3.0 | | 3.0 | | ns | | t <sub>FH</sub> | Global clock hold time of fast input | | 0.0 | | 0.0 | | 0.0 | | ns | | t <sub>CO1</sub> | Global clock to output delay | C1 = 35 pF | 1.0 | 3.0 | 1.0 | 5.0 | 1.0 | 6.7 | ns | | t <sub>CH</sub> | Global clock high time | | 2.0 | | 3.0 | | 4.0 | | ns | | t <sub>CL</sub> | Global clock low time | | 2.0 | | 3.0 | | 4.0 | | ns | | t <sub>ASU</sub> | Array clock setup time | (2) | 1.6 | | 2.5 | | 3.6 | | ns | | t <sub>AH</sub> | Array clock hold time | (2) | 0.3 | | 0.5 | | 0.5 | | ns | | t <sub>ACO1</sub> | Array clock to output delay | C1 = 35 pF (2) | 1.0 | 4.3 | 1.0 | 7.2 | 1.0 | 9.4 | ns | | t <sub>ACH</sub> | Array clock high time | | 2.0 | | 3.0 | | 4.0 | | ns | | t <sub>ACL</sub> | Array clock low time | | 2.0 | | 3.0 | | 4.0 | | ns | | t <sub>CPPW</sub> | Minimum pulse width for clear and preset | (3) | 2.0 | | 3.0 | | 4.0 | | ns | | t <sub>CNT</sub> | Minimum global clock period | (2) | | 4.4 | | 7.2 | | 9.7 | ns | | f <sub>CNT</sub> | Maximum internal global clock frequency | (2), (4) | 227.3 | | 138.9 | | 103.1 | | MHz | | t <sub>ACNT</sub> | Minimum array clock period | (2) | | 4.4 | | 7.2 | | 9.7 | ns | | f <sub>ACNT</sub> | Maximum internal array clock frequency | (2), (4) | 227.3 | | 138.9 | | 103.1 | | MHz | | Symbol | Parameter | Conditions | | | Speed | Grade | | | Unit | |-------------------|-----------------------------------------------------------------------------------------------|-------------------|-----|-----|-------|-------|-----|------|------| | | | | - | 4 | | ·7 | | 10 | | | | | | Min | Max | Min | Max | Min | Max | | | t <sub>IN</sub> | Input pad and buffer delay | | | 0.7 | | 1.2 | | 1.5 | ns | | t <sub>IO</sub> | I/O input pad and buffer delay | | | 0.7 | | 1.2 | | 1.5 | ns | | t <sub>FIN</sub> | Fast input delay | | | 2.3 | | 2.8 | | 3.4 | ns | | t <sub>SEXP</sub> | Shared expander delay | | | 1.9 | | 3.1 | | 4.0 | ns | | t <sub>PEXP</sub> | Parallel expander delay | | | 0.5 | | 0.8 | | 1.0 | ns | | $t_{LAD}$ | Logic array delay | | | 1.5 | | 2.5 | | 3.3 | ns | | t <sub>LAC</sub> | Logic control array delay | | | 0.6 | | 1.0 | | 1.2 | ns | | t <sub>IOE</sub> | Internal output enable delay | | | 0.0 | | 0.0 | | 0.0 | ns | | t <sub>OD1</sub> | Output buffer and pad delay, slow slew rate = off V <sub>CCIO</sub> = 3.3 V | C1 = 35 pF | | 0.8 | | 1.3 | | 1.8 | ns | | t <sub>OD2</sub> | Output buffer and pad delay, slow slew rate = off $V_{CCIO} = 2.5 \text{ V}$ | C1 = 35 pF<br>(5) | | 1.3 | | 1.8 | | 2.3 | ns | | t <sub>OD3</sub> | Output buffer and pad delay, slow slew rate = on $V_{CCIO} = 2.5 \text{ V or } 3.3 \text{ V}$ | C1 = 35 pF | | 5.8 | | 6.3 | | 6.8 | ns | | t <sub>ZX1</sub> | Output buffer enable delay, slow slew rate = off $V_{CCIO} = 3.3 \text{ V}$ | C1 = 35 pF | | 4.0 | | 4.0 | | 5.0 | ns | | t <sub>ZX2</sub> | Output buffer enable delay, slow slew rate = off $V_{CCIO} = 2.5 \text{ V}$ | C1 = 35 pF<br>(5) | | 4.5 | | 4.5 | | 5.5 | ns | | t <sub>ZX3</sub> | Output buffer enable delay, slow slew rate = on $V_{CCIO} = 3.3 \text{ V}$ | C1 = 35 pF | | 9.0 | | 9.0 | | 10.0 | ns | | $t_{XZ}$ | Output buffer disable delay | C1 = 5 pF | | 4.0 | | 4.0 | | 5.0 | ns | | $t_{SU}$ | Register setup time | | 1.3 | | 2.0 | | 2.8 | | ns | | t <sub>H</sub> | Register hold time | | 0.6 | | 1.0 | | 1.3 | | ns | | t <sub>FSU</sub> | Register setup time of fast input | | 1.0 | | 1.5 | | 1.5 | | ns | | t <sub>FH</sub> | Register hold time of fast input | | 1.5 | | 1.5 | | 1.5 | | ns | | t <sub>RD</sub> | Register delay | | | 0.7 | | 1.2 | | 1.5 | ns | | t <sub>COMB</sub> | Combinatorial delay | | | 0.6 | | 1.0 | | 1.3 | ns | | Table 20 | D. EPM7064AE Internal Ti | ming Parameters | (Part 2 o | f 2) | Note (1) | | | | | | | |-------------------|--------------------------|-----------------|-----------|-------------|----------|-----|-----|-----|----|--|--| | Symbol | Parameter | Conditions | | Speed Grade | | | | | | | | | | | | - | 4 | | -7 | | 10 | | | | | | | | Min | Max | Min | Max | Min | Max | | | | | t <sub>EN</sub> | Register enable time | | | 0.6 | | 1.0 | | 1.2 | ns | | | | t <sub>GLOB</sub> | Global control delay | | | 1.0 | | 1.5 | | 2.2 | ns | | | | t <sub>PRE</sub> | Register preset time | | | 1.3 | | 2.1 | | 2.9 | ns | | | | t <sub>CLR</sub> | Register clear time | | | 1.3 | | 2.1 | | 2.9 | ns | | | | $t_{PIA}$ | PIA delay | (2) | | 1.0 | | 1.7 | | 2.3 | ns | | | | t <sub>LPA</sub> | Low-power adder | (6) | | 3.5 | | 4.0 | | 5.0 | ns | | | | Symbol | Parameter | Conditions | | | Speed | Grade | | | Unit | |-------------------|------------------------------------------|-------------------|-------|-----|-------|-------|------|------|------| | | | · | -! | 5 | - | 7 | -1 | 10 | | | | | | Min | Max | Min | Max | Min | Max | | | t <sub>PD1</sub> | Input to non-<br>registered output | C1 = 35 pF<br>(2) | | 5.5 | | 7.5 | | 10 | ns | | t <sub>PD2</sub> | I/O input to non-<br>registered output | C1 = 35 pF<br>(2) | | 5.5 | | 7.5 | | 10 | ns | | t <sub>SU</sub> | Global clock setup time | (2) | 3.9 | | 5.2 | | 6.9 | | ns | | t <sub>H</sub> | Global clock hold time | (2) | 0.0 | | 0.0 | | 0.0 | | ns | | t <sub>FSU</sub> | Global clock setup time of fast input | | 2.5 | | 3.0 | | 3.0 | | ns | | t <sub>FH</sub> | Global clock hold time of fast input | | 0.0 | | 0.0 | | 0.0 | | ns | | t <sub>CO1</sub> | Global clock to output delay | C1 = 35 pF | 1.0 | 3.5 | 1.0 | 4.8 | 1.0 | 6.4 | ns | | t <sub>CH</sub> | Global clock high time | | 2.0 | | 3.0 | | 4.0 | | ns | | t <sub>CL</sub> | Global clock low time | | 2.0 | | 3.0 | | 4.0 | | ns | | t <sub>ASU</sub> | Array clock setup time | (2) | 2.0 | | 2.7 | | 3.6 | | ns | | t <sub>AH</sub> | Array clock hold time | (2) | 0.2 | | 0.3 | | 0.5 | | ns | | t <sub>ACO1</sub> | Array clock to output delay | C1 = 35 pF<br>(2) | 1.0 | 5.4 | 1.0 | 7.3 | 1.0 | 9.7 | ns | | t <sub>ACH</sub> | Array clock high time | | 2.0 | | 3.0 | | 4.0 | | ns | | t <sub>ACL</sub> | Array clock low time | | 2.0 | | 3.0 | | 4.0 | | ns | | t <sub>CPPW</sub> | Minimum pulse width for clear and preset | (3) | 2.0 | | 3.0 | | 4.0 | | ns | | t <sub>CNT</sub> | Minimum global clock period | (2) | | 5.8 | | 7.9 | | 10.5 | ns | | f <sub>CNT</sub> | Maximum internal global clock frequency | (2), (4) | 172.4 | | 126.6 | | 95.2 | | MHz | | t <sub>ACNT</sub> | Minimum array clock period | (2) | | 5.8 | | 7.9 | | 10.5 | ns | | f <sub>ACNT</sub> | Maximum internal array clock frequency | (2), (4) | 172.4 | | 126.6 | | 95.2 | | MHz | | Symbol | Parameter | Conditions | | | Speed | Grade | | | Unit | |-------------------|-----------------------------------------------------------------------------------------------|-------------------|-----|-----|-------|-------|-----|------|------| | | | | - | 5 | | 7 | - | 10 | | | | | | Min | Max | Min | Max | Min | Max | | | $t_{IN}$ | Input pad and buffer delay | | | 0.7 | | 0.9 | | 1.2 | ns | | t <sub>IO</sub> | I/O input pad and buffer delay | | | 0.7 | | 0.9 | | 1.2 | ns | | t <sub>FIN</sub> | Fast input delay | | | 2.4 | | 2.9 | | 3.4 | ns | | t <sub>SEXP</sub> | Shared expander delay | | | 2.1 | | 2.8 | | 3.7 | ns | | t <sub>PEXP</sub> | Parallel expander delay | | | 0.3 | | 0.5 | | 0.6 | ns | | $t_{LAD}$ | Logic array delay | | | 1.7 | | 2.2 | | 2.8 | ns | | t <sub>LAC</sub> | Logic control array delay | | | 0.8 | | 1.0 | | 1.3 | ns | | t <sub>IOE</sub> | Internal output enable delay | | | 0.0 | | 0.0 | | 0.0 | ns | | t <sub>OD1</sub> | Output buffer and pad delay, slow slew rate = off $V_{CCIO} = 3.3 \text{ V}$ | C1 = 35 pF | | 0.9 | | 1.2 | | 1.6 | ns | | t <sub>OD2</sub> | Output buffer and pad delay, slow slew rate = off $V_{CCIO} = 2.5 \text{ V}$ | C1 = 35 pF<br>(5) | | 1.4 | | 1.7 | | 2.1 | ns | | t <sub>OD3</sub> | Output buffer and pad delay, slow slew rate = on $V_{CCIO} = 2.5 \text{ V or } 3.3 \text{ V}$ | C1 = 35 pF | | 5.9 | | 6.2 | | 6.6 | ns | | t <sub>ZX1</sub> | Output buffer enable delay, slow slew rate = off $V_{CCIO} = 3.3 \text{ V}$ | C1 = 35 pF | | 4.0 | | 4.0 | | 5.0 | ns | | t <sub>ZX2</sub> | Output buffer enable delay, slow slew rate = off $V_{CCIO} = 2.5 \text{ V}$ | C1 = 35 pF<br>(5) | | 4.5 | | 4.5 | | 5.5 | ns | | t <sub>ZX3</sub> | Output buffer enable delay, slow slew rate = on $V_{CCIO} = 3.3 \text{ V}$ | C1 = 35 pF | | 9.0 | | 9.0 | | 10.0 | ns | | $t_{XZ}$ | Output buffer disable delay | C1 = 5 pF | | 4.0 | | 4.0 | | 5.0 | ns | | $t_{SU}$ | Register setup time | | 1.5 | | 2.1 | | 2.9 | | ns | | $t_H$ | Register hold time | | 0.7 | | 0.9 | | 1.2 | | ns | | t <sub>FSU</sub> | Register setup time of fast input | | 1.1 | | 1.6 | | 1.6 | | ns | | t <sub>FH</sub> | Register hold time of fast input | | 1.4 | | 1.4 | | 1.4 | | ns | | $t_{RD}$ | Register delay | | | 0.9 | | 1.2 | | 1.6 | ns | | $t_{COMB}$ | Combinatorial delay | | | 0.5 | | 0.8 | | 1.2 | ns | | Symbol | Parameter | Conditions | | | Unit | | | | | |-------------------|----------------------|------------|-----|-----------|------|-----|-----|-----|----| | | | | - | -5 -7 -10 | | | 10 | | | | | | | Min | Max | Min | Max | Min | Max | | | $t_{IC}$ | Array clock delay | | | 1.2 | | 1.6 | | 2.1 | ns | | t <sub>EN</sub> | Register enable time | | | 0.8 | | 1.0 | | 1.3 | ns | | t <sub>GLOB</sub> | Global control delay | | | 1.0 | | 1.5 | | 2.0 | ns | | t <sub>PRE</sub> | Register preset time | | | 1.6 | | 2.3 | | 3.0 | ns | | t <sub>CLR</sub> | Register clear time | | | 1.6 | | 2.3 | | 3.0 | ns | | $t_{PIA}$ | PIA delay | (2) | | 1.7 | | 2.4 | | 3.2 | ns | | $t_{LPA}$ | Low-power adder | (6) | | 4.0 | | 4.0 | | 5.0 | ns | | Symbol | Parameter | Conditions | | | Unit | | | | | |------------------|----------------------|------------|-----|-----|------|-----|-----|-----|----| | | | | - | 7 | | 10 | | 12 | 1 | | | | | Min | Max | Min | Max | Min | Max | 1 | | t <sub>IC</sub> | Array clock delay | | | 1.8 | | 2.3 | | 2.9 | ns | | t <sub>EN</sub> | Register enable time | | | 1.0 | | 1.3 | | 1.7 | ns | | $t_{GLOB}$ | Global control delay | | | 1.7 | | 2.2 | | 2.7 | ns | | t <sub>PRE</sub> | Register preset time | | | 1.0 | | 1.4 | | 1.7 | ns | | t <sub>CLR</sub> | Register clear time | | | 1.0 | | 1.4 | | 1.7 | ns | | $t_{PIA}$ | PIA delay | (2) | | 3.0 | | 4.0 | | 4.8 | ns | | $t_{LPA}$ | Low-power adder | (6) | | 4.5 | | 5.0 | | 5.0 | ns | | Symbol | Parameter | Conditions | | | | Speed | Grade | | | | Unit | |------------------|-------------------------------------------------------------------------------------------|-------------------|-----|-----|-----|-------|-------|------|-----|------|------| | | | | - | 6 | - | 7 | -1 | 0 | -1 | 12 | | | | | | Min | Max | Min | Max | Min | Max | Min | Max | | | $t_{IN}$ | Input pad and buffer delay | | | 0.6 | | 0.7 | | 0.9 | | 1.1 | ns | | $t_{IO}$ | I/O input pad and buffer delay | | | 0.6 | | 0.7 | | 0.9 | | 1.1 | ns | | $t_{FIN}$ | Fast input delay | | | 2.7 | | 3.1 | | 3.6 | | 3.9 | ns | | $t_{SEXP}$ | Shared expander delay | | | 2.5 | | 3.2 | | 4.3 | | 5.1 | ns | | $t_{PEXP}$ | Parallel expander delay | | | 0.7 | | 0.8 | | 1.1 | | 1.3 | ns | | $t_{LAD}$ | Logic array delay | | | 2.4 | | 3.0 | | 4.1 | | 4.9 | ns | | t <sub>LAC</sub> | Logic control array delay | | | 2.4 | | 3.0 | | 4.1 | | 4.9 | ns | | t <sub>IOE</sub> | Internal output enable delay | | | 0.0 | | 0.0 | | 0.0 | | 0.0 | ns | | t <sub>OD1</sub> | Output buffer and pad<br>delay, slow slew rate = off<br>V <sub>CCIO</sub> = 3.3 V | C1 = 35 pF | | 0.4 | | 0.6 | | 0.7 | | 0.9 | ns | | t <sub>OD2</sub> | Output buffer and pad<br>delay, slow slew rate = off<br>V <sub>CCIO</sub> = 2.5 V | C1 = 35 pF<br>(5) | | 0.9 | | 1.1 | | 1.2 | | 1.4 | ns | | t <sub>OD3</sub> | Output buffer and pad<br>delay, slow slew rate = on<br>V <sub>CCIO</sub> = 2.5 V or 3.3 V | C1 = 35 pF | | 5.4 | | 5.6 | | 5.7 | | 5.9 | ns | | t <sub>ZX1</sub> | Output buffer enable delay, slow slew rate = off $V_{CCIO} = 3.3 \text{ V}$ | C1 = 35 pF | | 4.0 | | 4.0 | | 5.0 | | 5.0 | ns | | t <sub>ZX2</sub> | Output buffer enable delay, slow slew rate = off $V_{CCIO} = 2.5 \text{ V}$ | C1 = 35 pF<br>(5) | | 4.5 | | 4.5 | | 5.5 | | 5.5 | ns | | t <sub>ZX3</sub> | Output buffer enable delay, slow slew rate = on $V_{CCIO} = 3.3 \text{ V}$ | C1 = 35 pF | | 9.0 | | 9.0 | | 10.0 | | 10.0 | ns | | $t_{XZ}$ | Output buffer disable delay | C1 = 5 pF | | 4.0 | | 4.0 | | 5.0 | | 5.0 | ns | | t <sub>SU</sub> | Register setup time | | 1.9 | | 2.4 | | 3.1 | | 3.8 | | ns | | t <sub>H</sub> | Register hold time | | 1.5 | | 2.2 | | 3.3 | | 4.3 | | ns | | t <sub>FSU</sub> | Register setup time of fast input | | 0.8 | | 1.1 | | 1.1 | | 1.1 | | ns | | t <sub>FH</sub> | Register hold time of fast input | | 1.7 | | 1.9 | | 1.9 | | 1.9 | | ns | Figure 13. I<sub>CC</sub> vs. Frequency for MAX 7000A Devices (Part 2 of 2) ## Device Pin-Outs See the Altera web site (http://www.altera.com) or the *Altera Digital Library* for pin-out information. Figures 14 through 23 show the package pin-out diagrams for MAX 7000A devices. Figure 14. 44-Pin PLCC/TQFP Package Pin-Out Diagram Package outlines not drawn to scale. Figure 17. 100-Pin TQFP Package Pin-Out Diagram Package outline not drawn to scale. Figure 18. 100-Pin FineLine BGA Package Pin-Out Diagram Figure 23. 256-Pin FineLine BGA Package Pin-Out Diagram Package outline not drawn to scale. ## Revision History The information contained in the *MAX 7000A Programmable Logic Device Data Sheet* version 4.5 supersedes information published in previous versions. #### Version 4.5 The following changes were made in the MAX 7000A Programmable Logic Device Data Sheet version 4.5: Updated text in the "Power Sequencing & Hot-Socketing" section. ## Version 4.4 The following changes were made in the MAX 7000A Programmable Logic Device Data Sheet version 4.4: - Added Tables 5 through 7. - Added "Programming Sequence" on page 17 and "Programming Times" on page 18. #### Version 4.3 The following changes were made in the MAX 7000A Programmable Logic Device Data Sheet version 4.3: - Added extended temperature devices to document - Updated Table 14. #### Version 4.2 The following changes were made in the MAX 7000A Programmable Logic Device Data Sheet version 4.2: - Removed *Note* (1) from Table 2. - Removed *Note* (4) from Tables 3 and 4. #### Version 4.1 The following changes were made in the MAX 7000A Programmable Logic Device Data Sheet version 4.1: - Updated leakage current information in Table 15. - Updated Note (9) of Table 15. - Updated *Note* (1) of Tables 17 through 30. 101 Innovation Drive San Jose, CA 95134 (408) 544-7000 http://www.altera.com Applications Hotline: (800) 800-EPLD Literature Services: lit\_reg@altera.com Copyright © 2003 Altera Corporation. All rights reserved. Altera, The Programmable Solutions Company, the stylized Altera logo, specific device designations, and all other words and logos that are identified as trademarks and/or service marks are, unless noted otherwise, the trademarks and service marks of Altera Corporation in the U.S. and other countries. All other product or service names are the property of their respective holders. Altera products are protected under numerous U.S. and foreign patents and pending applications, maskwork rights, and copyrights. Altera warrants performance of its semiconductor products to current specifications in accordance with Altera's standard warranty, but reserves the right to make changes to any products and services at any time without notice. Altera assumes no responsibility or liability arising out of the application or use of any information, product, or service described herein except as expressly agreed to in writing by Altera Corporation. Altera customers are advised to obtain the latest version of device specifications before relying on any published information and before placing orders for products or services. L.S. EN ISO 9001