



Welcome to E-XFL.COM

#### Understanding <u>Embedded - CPLDs (Complex</u> <u>Programmable Logic Devices)</u>

Embedded - CPLDs, or Complex Programmable Logic Devices, are highly versatile digital logic devices used in electronic systems. These programmable components are designed to perform complex logical operations and can be customized for specific applications. Unlike fixedfunction ICs, CPLDs offer the flexibility to reprogram their configuration, making them an ideal choice for various embedded systems. They consist of a set of logic gates and programmable interconnects, allowing designers to implement complex logic circuits without needing custom hardware.

#### Applications of Embedded - CPLDs

### Details

| Product Status                  | Obsolete                                                     |
|---------------------------------|--------------------------------------------------------------|
| Programmable Type               | In System Programmable                                       |
| Delay Time tpd(1) Max           | 5 ns                                                         |
| Voltage Supply - Internal       | 3V ~ 3.6V                                                    |
| Number of Logic Elements/Blocks | 8                                                            |
| Number of Macrocells            | 128                                                          |
| Number of Gates                 | 2500                                                         |
| Number of I/O                   | 84                                                           |
| Operating Temperature           | 0°C ~ 70°C (TA)                                              |
| Mounting Type                   | Surface Mount                                                |
| Package / Case                  | 100-LBGA                                                     |
| Supplier Device Package         | 100-FBGA (11x11)                                             |
| Purchase URL                    | https://www.e-xfl.com/product-detail/intel/epm7128aefc100-5n |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

# Functional Description

The MAX 7000A architecture includes the following elements:

- Logic array blocks (LABs)
- Macrocells
- Expander product terms (shareable and parallel)
- Programmable interconnect array
- I/O control blocks

The MAX 7000A architecture includes four dedicated inputs that can be used as general-purpose inputs or as high-speed, global control signals (clock, clear, and two output enable signals) for each macrocell and I/O pin. Figure 1 shows the architecture of MAX 7000A devices.

### **Expander Product Terms**

Although most logic functions can be implemented with the five product terms available in each macrocell, more complex logic functions require additional product terms. Another macrocell can be used to supply the required logic resources. However, the MAX 7000A architecture also offers both shareable and parallel expander product terms that provide additional product terms directly to any macrocell in the same LAB. These expanders help ensure that logic is synthesized with the fewest possible logic resources to obtain the fastest possible speed.

### Shareable Expanders

Each LAB has 16 shareable expanders that can be viewed as a pool of uncommitted single product terms (one from each macrocell) with inverted outputs that feed back into the logic array. Each shareable expander can be used and shared by any or all macrocells in the LAB to build complex logic functions. A small delay ( $t_{SEXP}$ ) is incurred when shareable expanders are used. Figure 3 shows how shareable expanders can feed multiple macrocells.



Shareable expanders can be shared by any or all macrocells in an LAB.



#### Parallel Expanders

Parallel expanders are unused product terms that can be allocated to a neighboring macrocell to implement fast, complex logic functions. Parallel expanders allow up to 20 product terms to directly feed the macrocell OR logic, with five product terms provided by the macrocell and 15 parallel expanders provided by neighboring macrocells in the LAB.

The compiler can allocate up to three sets of up to five parallel expanders to the macrocells that require additional product terms. Each set of five parallel expanders incurs a small, incremental timing delay ( $t_{PEXP}$ ). For example, if a macrocell requires 14 product terms, the compiler uses the five dedicated product terms within the macrocell and allocates two sets of parallel expanders; the first set includes five product terms, and the second set includes four product terms, increasing the total delay by  $2 \times t_{PEXP}$ .

Two groups of eight macrocells within each LAB (e.g., macrocells 1 through 8 and 9 through 16) form two chains to lend or borrow parallel expanders. A macrocell borrows parallel expanders from lower-numbered macrocells. For example, macrocell 8 can borrow parallel expanders from macrocell 7, from macrocells 7 and 6, or from macrocells 7, 6, and 5. Within each group of eight, the lowest-numbered macrocell can only lend parallel expanders, and the highest-numbered macrocell can only borrow them. Figure 4 shows how parallel expanders can be borrowed from a neighboring macrocell.

### **Programming Times**

The time required to implement each of the six programming stages can be broken into the following two elements:

- A pulse time to erase, program, or read the EEPROM cells.
- A shifting time based on the test clock (TCK) frequency and the number of TCK cycles to shift instructions, address, and data into the device.

By combining the pulse and shift times for each of the programming stages, the program or verify time can be derived as a function of the TCK frequency, the number of devices, and specific target device(s). Because different ISP-capable devices have a different number of EEPROM cells, both the total fixed and total variable times are unique for a single device.

### Programming a Single MAX 7000A Device

The time required to program a single MAX 7000A device in-system can be calculated from the following formula:

| $t_{PROG} = t_{PPULSE} + \frac{Cycle_{PTCK}}{f_{TCK}}$ |                                                                         |  |  |  |  |  |  |
|--------------------------------------------------------|-------------------------------------------------------------------------|--|--|--|--|--|--|
| where: $t_{PROG}$                                      | = Programming time                                                      |  |  |  |  |  |  |
| t <sub>PPULSE</sub>                                    | = Sum of the fixed times to erase, program, and verify the EEPROM cells |  |  |  |  |  |  |
| <i>Cycle<sub>PTCK</sub></i>                            | = Number of TCK cycles to program a device                              |  |  |  |  |  |  |
| f <sub>TCK</sub>                                       | = TCK frequency                                                         |  |  |  |  |  |  |

The ISP times for a stand-alone verification of a single MAX 7000A device can be calculated from the following formula:

| $t_{VER} = t_{VPULSE} + \frac{C_1}{2}$             | f <sub>TCK</sub>                                                                                                                              |
|----------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------|
| where: $t_{VER}$<br>$t_{VPULSE}$<br>$Cycle_{VTCK}$ | <ul><li>= Verify time</li><li>= Sum of the fixed times to verify the EEPROM cells</li><li>= Number of TCK cycles to verify a device</li></ul> |

| Table 7. MAX 7000A Stand-Alone Verification Times for Different Test Clock Frequencies |        |                  |       |       |         |         |         |        |   |
|----------------------------------------------------------------------------------------|--------|------------------|-------|-------|---------|---------|---------|--------|---|
| Device                                                                                 |        | f <sub>TCK</sub> |       |       |         |         |         |        |   |
|                                                                                        | 10 MHz | 5 MHz            | 2 MHz | 1 MHz | 500 kHz | 200 kHz | 100 kHz | 50 kHz |   |
| EPM7032AE                                                                              | 0.00   | 0.01             | 0.01  | 0.02  | 0.04    | 0.09    | 0.18    | 0.36   | S |
| EPM7064AE                                                                              | 0.01   | 0.01             | 0.02  | 0.04  | 0.07    | 0.18    | 0.35    | 0.70   | S |
| EPM7128AE                                                                              | 0.01   | 0.02             | 0.04  | 0.07  | 0.14    | 0.34    | 0.68    | 1.36   | S |
| EPM7256AE                                                                              | 0.02   | 0.03             | 0.08  | 0.15  | 0.30    | 0.75    | 1.49    | 2.98   | S |
| EPM7512AE                                                                              | 0.03   | 0.06             | 0.15  | 0.30  | 0.60    | 1.49    | 2.97    | 5.94   | S |
| EPM7128A (1)                                                                           | 0.08   | 0.14             | 0.29  | 0.56  | 1.09    | 2.67    | 5.31    | 10.59  | S |
| EPM7256A (1)                                                                           | 0.13   | 0.24             | 0.54  | 1.06  | 2.08    | 5.15    | 10.27   | 20.51  | S |

#### Note to tables:

(1) EPM7128A and EPM7256A devices can only be programmed with an adaptive algorithm; users programming these two devices on platforms that cannot use an adaptive algorithm should use EPM7128AE and EPM7256AE devices.

# Programming with External Hardware

MAX 7000A devices can be programmed on Windows-based PCs with an Altera Logic Programmer card, the MPU, and the appropriate device adapter. The MPU performs continuity checks to ensure adequate electrical contact between the adapter and the device.



For more information, see the Altera Programming Hardware Data Sheet.

The Altera software can use text- or waveform-format test vectors created with the Altera Text Editor or Waveform Editor to test the programmed device. For added design verification, designers can perform functional testing to compare the functional device behavior with the results of simulation.

Data I/O, BP Microsystems, and other programming hardware manufacturers provide programming support for Altera devices.



For more information, see *Programming Hardware Manufacturers*.

## IEEE Std. 1149.1 (JTAG) **Boundary-Scan** Support

MAX 7000A devices include the JTAG BST circuitry defined by IEEE Std. 1149.1. Table 8 describes the JTAG instructions supported by MAX 7000A devices. The pin-out tables, available from the Altera web site (http://www.altera.com), show the location of the JTAG control pins for each device. If the JTAG interface is not required, the JTAG pins are available as user I/O pins.

The instruction register length of MAX 7000A devices is 10 bits. The user electronic signature (UES) register length in MAX 7000A devices is 16 bits. The MAX 7000AE USERCODE register length is 32 bits. Tables 9 and 10 show the boundary-scan register length and device IDCODE information for MAX 7000A devices.

| Table 9. MAX 7000A Boundary-Scan Register Length |                               |  |  |  |  |
|--------------------------------------------------|-------------------------------|--|--|--|--|
| Device                                           | Boundary-Scan Register Length |  |  |  |  |
| EPM7032AE                                        | 96                            |  |  |  |  |
| EPM7064AE                                        | 192                           |  |  |  |  |
| EPM7128A                                         | 288                           |  |  |  |  |
| EPM7128AE                                        | 288                           |  |  |  |  |
| EPM7256A                                         | 480                           |  |  |  |  |
| EPM7256AE                                        | 480                           |  |  |  |  |
| EPM7512AE                                        | 624                           |  |  |  |  |

| Table 10. 32-Bit MAX 7000A Device IDCODE Note (1) |                     |                       |                                      |                         |  |  |  |  |
|---------------------------------------------------|---------------------|-----------------------|--------------------------------------|-------------------------|--|--|--|--|
| Device                                            |                     | IDCODE (32 Bits)      |                                      |                         |  |  |  |  |
|                                                   | Version<br>(4 Bits) | Part Number (16 Bits) | Manufacturer's<br>Identity (11 Bits) | <b>1 (1 Bit)</b><br>(2) |  |  |  |  |
| EPM7032AE                                         | 0001                | 0111 0000 0011 0010   | 00001101110                          | 1                       |  |  |  |  |
| EPM7064AE                                         | 0001                | 0111 0000 0110 0100   | 00001101110                          | 1                       |  |  |  |  |
| EPM7128A                                          | 0000                | 0111 0001 0010 1000   | 00001101110                          | 1                       |  |  |  |  |
| EPM7128AE                                         | 0001                | 0111 0001 0010 1000   | 00001101110                          | 1                       |  |  |  |  |
| EPM7256A                                          | 0000                | 0111 0010 0101 0110   | 00001101110                          | 1                       |  |  |  |  |
| EPM7256AE                                         | 0001                | 0111 0010 0101 0110   | 00001101110                          | 1                       |  |  |  |  |
| EPM7512AE                                         | 0001                | 0111 0101 0001 0010   | 00001101110                          | 1                       |  |  |  |  |

#### Notes:

(1) The most significant bit (MSB) is on the left.

(2) The least significant bit (LSB) for all JTAG IDCODEs is 1.



See *Application Note 39 (IEEE 1149.1 (JTAG) Boundary-Scan Testing in Altera Devices)* for more information on JTAG BST.

Figure 8 shows timing information for the JTAG signals.



Figure 8. MAX 7000A JTAG Waveforms

Table 11 shows the JTAG timing parameters and values for MAX 7000A devices.

| Table 11. JTAG Timing Parameters & Values for MAX 7000A Devices Note (1) |                                                |     |     |      |  |  |  |
|--------------------------------------------------------------------------|------------------------------------------------|-----|-----|------|--|--|--|
| Symbol                                                                   | Parameter                                      | Min | Max | Unit |  |  |  |
| t <sub>JCP</sub>                                                         | TCK clock period                               | 100 |     | ns   |  |  |  |
| t <sub>JCH</sub>                                                         | TCK clock high time                            | 50  |     | ns   |  |  |  |
| t <sub>JCL</sub>                                                         | TCK clock low time                             | 50  |     | ns   |  |  |  |
| t <sub>JPSU</sub>                                                        | JTAG port setup time                           | 20  |     | ns   |  |  |  |
| t <sub>JPH</sub>                                                         | JTAG port hold time                            | 45  |     | ns   |  |  |  |
| t <sub>JPCO</sub>                                                        | JTAG port clock to output                      |     | 25  | ns   |  |  |  |
| t <sub>JPZX</sub>                                                        | JTAG port high impedance to valid output       |     | 25  | ns   |  |  |  |
| t <sub>JPXZ</sub>                                                        | JTAG port valid output to high impedance       |     | 25  | ns   |  |  |  |
| t <sub>JSSU</sub>                                                        | Capture register setup time                    | 20  |     | ns   |  |  |  |
| t <sub>JSH</sub>                                                         | Capture register hold time                     | 45  |     | ns   |  |  |  |
| t <sub>JSCO</sub>                                                        | Update register clock to output                |     | 25  | ns   |  |  |  |
| t <sub>JSZX</sub>                                                        | Update register high impedance to valid output |     | 25  | ns   |  |  |  |
| t <sub>JSXZ</sub>                                                        | Update register valid output to high impedance |     | 25  | ns   |  |  |  |

Note:

(1) Timing parameters shown in this table apply for all specified VCCIO levels.

# Programmable Speed/Power Control

MAX 7000A devices offer a power-saving mode that supports low-power operation across user-defined signal paths or the entire device. This feature allows total power dissipation to be reduced by 50% or more because most logic applications require only a small fraction of all gates to operate at maximum frequency.

The designer can program each individual macrocell in a MAX 7000A device for either high-speed (i.e., with the Turbo Bit<sup>TM</sup> option turned on) or low-power operation (i.e., with the Turbo Bit option turned off). As a result, speed-critical paths in the design can run at high speed, while the remaining paths can operate at reduced power. Macrocells that run at low power incur a nominal timing delay adder ( $t_{LPA}$ ) for the  $t_{LAD}$ ,  $t_{LAC}$ ,  $t_{IC}$ ,  $t_{EN}$ ,  $t_{SEXP}$ ,  $\mathbf{t}_{ACL}$ , and  $\mathbf{t_{CPPW}}$  parameters.

# Output Configuration

MAX 7000A device outputs can be programmed to meet a variety of system-level requirements.

### MultiVolt I/O Interface

The MAX 7000A device architecture supports the MultiVolt I/O interface feature, which allows MAX 7000A devices to connect to systems with differing supply voltages. MAX 7000A devices in all packages can be set for 2.5-V, 3.3-V, or 5.0-V I/O pin operation. These devices have one set of VCC pins for internal operation and input buffers (VCCINT), and another set for I/O output drivers (VCCIO).

The VCCIO pins can be connected to either a 3.3-V or 2.5-V power supply, depending on the output requirements. When the VCCIO pins are connected to a 2.5-V power supply, the output levels are compatible with 2.5-V systems. When the VCCIO pins are connected to a 3.3-V power supply, the output high is at 3.3 V and is therefore compatible with 3.3-V or 5.0-V systems. Devices operating with V<sub>CCIO</sub> levels lower than 3.0 V incur a slightly greater timing delay of  $t_{OD2}$  instead of  $t_{OD1}$ . Inputs can always be driven by 2.5-V, 3.3-V, or 5.0-V signals.

Table 12 describes the MAX 7000A MultiVolt I/O support.

| Table 12. MAX 7000A MultiVolt I/O Support |                               |              |              |              |                                |              |  |
|-------------------------------------------|-------------------------------|--------------|--------------|--------------|--------------------------------|--------------|--|
| V <sub>CCIO</sub> Voltage                 | Input Signal (V) Output Signa |              |              |              | Input Signal (V) Output Signal |              |  |
|                                           | 2.5                           | 3.3          | 5.0          | 2.5          | 3.3                            | 5.0          |  |
| 2.5                                       | ~                             | ~            | ~            | $\checkmark$ |                                |              |  |
| 3.3                                       | $\checkmark$                  | $\checkmark$ | $\checkmark$ |              | $\checkmark$                   | $\checkmark$ |  |

VCC

To Test

System

C1 (includes jig

Ŧ

capacitance)

#### Figure 9. MAX 7000A AC Test Conditions

Power supply transients can affect AC measurements. Simultaneous transitions of multiple outputs should be avoided for accurate measurement. Threshold tests 703 Ω [521 Ω] *≶* must not be performed under AC conditions. Large-amplitude, fast-ground-Device Output current transients normally occur as the device outputs discharge the load capacitances. When these transients flow through the parasitic inductance between 586 Ω [481 Ω] *≥* the device ground pin and the test system ground, significant reductions in Device input observable noise immunity can result. rise and fall Numbers in brackets are for 2.5-V times < 2 ns outputs. Numbers without brackets are for 3.3-V outputs.

# Operating Conditions

Tables 13 through 16 provide information on absolute maximum ratings, recommended operating conditions, operating conditions, and capacitance for MAX 7000A devices.

| Table 13. MAX 7000A Device Absolute Maximum Ratings Note (1) |                            |                                                        |      |      |      |  |  |  |
|--------------------------------------------------------------|----------------------------|--------------------------------------------------------|------|------|------|--|--|--|
| Symbol                                                       | Parameter                  | Conditions                                             | Min  | Max  | Unit |  |  |  |
| V <sub>CC</sub>                                              | Supply voltage             | With respect to ground (2)                             | -0.5 | 4.6  | V    |  |  |  |
| VI                                                           | DC input voltage           |                                                        | -2.0 | 5.75 | V    |  |  |  |
| I <sub>OUT</sub>                                             | DC output current, per pin |                                                        | -25  | 25   | mA   |  |  |  |
| T <sub>STG</sub>                                             | Storage temperature        | No bias                                                | -65  | 150  | °C   |  |  |  |
| T <sub>A</sub>                                               | Ambient temperature        | Under bias                                             | -65  | 135  | °C   |  |  |  |
| TJ                                                           | Junction temperature       | BGA, FineLine BGA, PQFP, and TQFP packages, under bias |      | 135  | °C   |  |  |  |

| Table 15. MAX 7000A Device DC Operating Conditions Note (6) |                                       |                                                                 |                         |      |      |  |  |  |  |
|-------------------------------------------------------------|---------------------------------------|-----------------------------------------------------------------|-------------------------|------|------|--|--|--|--|
| Symbol                                                      | Parameter                             | Conditions                                                      | Min                     | Max  | Unit |  |  |  |  |
| V <sub>IH</sub>                                             | High-level input voltage              |                                                                 | 1.7                     | 5.75 | V    |  |  |  |  |
| V <sub>IL</sub>                                             | Low-level input voltage               |                                                                 | -0.5                    | 0.8  | V    |  |  |  |  |
| V <sub>OH</sub>                                             | 3.3-V high-level TTL output voltage   | $I_{OH} = -8 \text{ mA DC}, V_{CCIO} = 3.00 \text{ V}$ (7)      | 2.4                     |      | V    |  |  |  |  |
|                                                             | 3.3-V high-level CMOS output voltage  | I <sub>OH</sub> = -0.1 mA DC, V <sub>CCIO</sub> = 3.00 V<br>(7) | V <sub>CCIO</sub> – 0.2 |      | V    |  |  |  |  |
|                                                             | 2.5-V high-level output voltage       | I <sub>OH</sub> = −100 μA DC, V <sub>CCIO</sub> = 2.30 V<br>(7) | 2.1                     |      | V    |  |  |  |  |
|                                                             |                                       | $I_{OH} = -1 \text{ mA DC}, V_{CCIO} = 2.30 \text{ V}$ (7)      | 2.0                     |      | V    |  |  |  |  |
|                                                             |                                       | $I_{OH} = -2 \text{ mA DC}, V_{CCIO} = 2.30 \text{ V}$ (7)      | 1.7                     |      | V    |  |  |  |  |
| V <sub>OL</sub>                                             | 3.3-V low-level TTL output voltage    | I <sub>OL</sub> = 8 mA DC, V <sub>CCIO</sub> = 3.00 V (8)       |                         | 0.45 | V    |  |  |  |  |
|                                                             | 3.3-V low-level CMOS output voltage   | $I_{OL} = 0.1 \text{ mA DC}, V_{CCIO} = 3.00 \text{ V}$ (8)     |                         | 0.2  | V    |  |  |  |  |
|                                                             | 2.5-V low-level output voltage        | $I_{OL}$ = 100 $\mu A$ DC, $V_{CCIO}$ = 2.30 V $(8)$            |                         | 0.2  | V    |  |  |  |  |
|                                                             |                                       | $I_{OL}$ = 1 mA DC, $V_{CCIO}$ = 2.30 V (8)                     |                         | 0.4  | V    |  |  |  |  |
|                                                             |                                       | $I_{OL}$ = 2 mA DC, $V_{CCIO}$ = 2.30 V (8)                     |                         | 0.7  | V    |  |  |  |  |
| I <sub>I</sub>                                              | Input leakage current                 | $V_{I} = -0.5$ to 5.5 V (9)                                     | -10                     | 10   | μΑ   |  |  |  |  |
| I <sub>OZ</sub>                                             | Tri-state output off-state<br>current | V <sub>I</sub> = -0.5 to 5.5 V <i>(9)</i>                       | -10                     | 10   | μΑ   |  |  |  |  |
| R <sub>ISP</sub>                                            | Value of I/O pin pull-up resistor     | V <sub>CCIO</sub> = 3.0 to 3.6 V (10)                           | 20                      | 50   | kΩ   |  |  |  |  |
|                                                             | during in-system programming          | V <sub>CCIO</sub> = 2.3 to 2.7 V (10)                           | 30                      | 80   | kΩ   |  |  |  |  |
|                                                             | or during power-up                    | V <sub>CCIO</sub> = 2.3 to 3.6 V (11)                           | 20                      | 74   | kΩ   |  |  |  |  |

| Table 16. MAX 7000A Device CapacitanceNote (12) |                       |                                     |     |     |      |  |  |  |
|-------------------------------------------------|-----------------------|-------------------------------------|-----|-----|------|--|--|--|
| Symbol                                          | Parameter             | Conditions                          | Min | Max | Unit |  |  |  |
| C <sub>IN</sub>                                 | Input pin capacitance | V <sub>IN</sub> = 0 V, f = 1.0 MHz  |     | 8   | pF   |  |  |  |
| C <sub>I/O</sub>                                | I/O pin capacitance   | V <sub>OUT</sub> = 0 V, f = 1.0 MHz |     | 8   | pF   |  |  |  |

| Table 1           | Table 19. EPM7064AE External Timing Parameters   Note (1) |                   |             |     |       |     |       |      |      |  |
|-------------------|-----------------------------------------------------------|-------------------|-------------|-----|-------|-----|-------|------|------|--|
| Symbol            | Parameter                                                 | Conditions        | Speed Grade |     |       |     |       |      | Unit |  |
|                   |                                                           |                   |             | 4   | -     | 7   | -1    | 0    |      |  |
|                   |                                                           |                   | Min         | Max | Min   | Max | Min   | Max  |      |  |
| t <sub>PD1</sub>  | Input to non-<br>registered output                        | C1 = 35 pF<br>(2) |             | 4.5 |       | 7.5 |       | 10.0 | ns   |  |
| t <sub>PD2</sub>  | I/O input to non-<br>registered output                    | C1 = 35 pF<br>(2) |             | 4.5 |       | 7.5 |       | 10.0 | ns   |  |
| t <sub>SU</sub>   | Global clock setup time                                   | (2)               | 2.8         |     | 4.7   |     | 6.2   |      | ns   |  |
| t <sub>H</sub>    | Global clock hold time                                    | (2)               | 0.0         |     | 0.0   |     | 0.0   |      | ns   |  |
| t <sub>FSU</sub>  | Global clock setup<br>time of fast input                  |                   | 2.5         |     | 3.0   |     | 3.0   |      | ns   |  |
| t <sub>FH</sub>   | Global clock hold time<br>of fast input                   |                   | 0.0         |     | 0.0   |     | 0.0   |      | ns   |  |
| t <sub>CO1</sub>  | Global clock to output delay                              | C1 = 35 pF        | 1.0         | 3.1 | 1.0   | 5.1 | 1.0   | 7.0  | ns   |  |
| t <sub>CH</sub>   | Global clock high time                                    |                   | 2.0         |     | 3.0   |     | 4.0   |      | ns   |  |
| t <sub>CL</sub>   | Global clock low time                                     |                   | 2.0         |     | 3.0   |     | 4.0   |      | ns   |  |
| t <sub>ASU</sub>  | Array clock setup time                                    | (2)               | 1.6         |     | 2.6   |     | 3.6   |      | ns   |  |
| t <sub>AH</sub>   | Array clock hold time                                     | (2)               | 0.3         |     | 0.4   |     | 0.6   |      | ns   |  |
| t <sub>ACO1</sub> | Array clock to output delay                               | C1 = 35 pF<br>(2) | 1.0         | 4.3 | 1.0   | 7.2 | 1.0   | 9.6  | ns   |  |
| t <sub>ACH</sub>  | Array clock high time                                     |                   | 2.0         |     | 3.0   |     | 4.0   |      | ns   |  |
| t <sub>ACL</sub>  | Array clock low time                                      |                   | 2.0         |     | 3.0   |     | 4.0   |      | ns   |  |
| t <sub>CPPW</sub> | Minimum pulse width for clear and preset                  | (3)               | 2.0         |     | 3.0   |     | 4.0   |      | ns   |  |
| t <sub>CNT</sub>  | Minimum global clock<br>period                            | (2)               |             | 4.5 |       | 7.4 |       | 10.0 | ns   |  |
| f <sub>CNT</sub>  | Maximum internal global clock frequency                   | (2), (4)          | 222.2       |     | 135.1 |     | 100.0 |      | MHz  |  |
| t <sub>acnt</sub> | Minimum array clock<br>period                             | (2)               |             | 4.5 |       | 7.4 |       | 10.0 | ns   |  |
| f <sub>acnt</sub> | Maximum internal array clock frequency                    | (2), (4)          | 222.2       |     | 135.1 |     | 100.0 |      | MHz  |  |

| Symbol            | Parameter                                                                                   | Conditions        | Speed Grade |     |     |     |     |      |    |
|-------------------|---------------------------------------------------------------------------------------------|-------------------|-------------|-----|-----|-----|-----|------|----|
|                   |                                                                                             |                   | -           | -4  |     | -7  |     | -10  |    |
|                   |                                                                                             |                   | Min         | Max | Min | Max | Min | Max  |    |
| t <sub>IN</sub>   | Input pad and buffer delay                                                                  |                   |             | 0.6 |     | 1.1 |     | 1.4  | ns |
| t <sub>IO</sub>   | I/O input pad and buffer delay                                                              |                   |             | 0.6 |     | 1.1 |     | 1.4  | ns |
| t <sub>FIN</sub>  | Fast input delay                                                                            |                   |             | 2.5 |     | 3.0 |     | 3.7  | ns |
| t <sub>SEXP</sub> | Shared expander delay                                                                       |                   |             | 1.8 |     | 3.0 |     | 3.9  | ns |
| t <sub>PEXP</sub> | Parallel expander delay                                                                     |                   |             | 0.4 |     | 0.7 |     | 0.9  | ns |
| t <sub>LAD</sub>  | Logic array delay                                                                           |                   |             | 1.5 |     | 2.5 |     | 3.2  | ns |
| t <sub>LAC</sub>  | Logic control array delay                                                                   |                   |             | 0.6 |     | 1.0 |     | 1.2  | ns |
| t <sub>IOE</sub>  | Internal output enable delay                                                                |                   |             | 0.0 |     | 0.0 |     | 0.0  | ns |
| t <sub>OD1</sub>  | Output buffer and pad<br>delay, slow slew rate = off<br>$V_{CCIO} = 3.3 V$                  | C1 = 35 pF        |             | 0.8 |     | 1.3 |     | 1.8  | ns |
| t <sub>OD2</sub>  | Output buffer and pad delay, slow slew rate = off $V_{CCIO} = 2.5 V$                        | C1 = 35 pF<br>(5) |             | 1.3 |     | 1.8 |     | 2.3  | ns |
| t <sub>OD3</sub>  | Output buffer and pad<br>delay, slow slew rate = on<br>$V_{CCIO} = 2.5 V \text{ or } 3.3 V$ | C1 = 35 pF        |             | 5.8 |     | 6.3 |     | 6.8  | ns |
| t <sub>ZX1</sub>  | Output buffer enable delay,<br>slow slew rate = off<br>$V_{CCIO} = 3.3 V$                   | C1 = 35 pF        |             | 4.0 |     | 4.0 |     | 5.0  | ns |
| t <sub>ZX2</sub>  | Output buffer enable delay,<br>slow slew rate = off<br>$V_{CCIO} = 2.5 V$                   | C1 = 35 pF<br>(5) |             | 4.5 |     | 4.5 |     | 5.5  | ns |
| t <sub>ZX3</sub>  | Output buffer enable delay,<br>slow slew rate = on<br>$V_{CCIO} = 3.3 V$                    | C1 = 35 pF        |             | 9.0 |     | 9.0 |     | 10.0 | ns |
| t <sub>XZ</sub>   | Output buffer disable delay                                                                 | C1 = 5 pF         |             | 4.0 |     | 4.0 |     | 5.0  | ns |
| t <sub>SU</sub>   | Register setup time                                                                         |                   | 1.3         |     | 2.0 |     | 2.9 |      | ns |
| t <sub>H</sub>    | Register hold time                                                                          |                   | 0.6         |     | 1.0 |     | 1.3 |      | ns |
| t <sub>FSU</sub>  | Register setup time of fast input                                                           |                   | 1.0         |     | 1.5 |     | 1.5 |      | ns |
| t <sub>FH</sub>   | Register hold time of fast input                                                            |                   | 1.5         |     | 1.5 |     | 1.5 |      | ns |
| t <sub>RD</sub>   | Register delay                                                                              |                   |             | 0.7 |     | 1.2 |     | 1.6  | ns |
| t <sub>COMB</sub> | Combinatorial delay                                                                         |                   |             | 0.6 |     | 0.9 |     | 1.3  | ns |
| t <sub>IC</sub>   | Array clock delay                                                                           |                   |             | 1.2 |     | 1.9 |     | 2.5  | ns |

Altera Corporation

г

| Symbol            | Parameter                                                                                   | Conditions        | Speed Grade |     |     |     |     |      |    |  |
|-------------------|---------------------------------------------------------------------------------------------|-------------------|-------------|-----|-----|-----|-----|------|----|--|
| -                 |                                                                                             |                   | -           | -5  |     | 7   | -   | 10   |    |  |
|                   |                                                                                             |                   | Min         | Max | Min | Max | Min | Max  |    |  |
| t <sub>IN</sub>   | Input pad and buffer delay                                                                  |                   |             | 0.7 |     | 0.9 |     | 1.2  | ns |  |
| t <sub>IO</sub>   | I/O input pad and buffer delay                                                              |                   |             | 0.7 |     | 0.9 |     | 1.2  | ns |  |
| t <sub>FIN</sub>  | Fast input delay                                                                            |                   |             | 2.4 |     | 2.9 |     | 3.4  | ns |  |
| t <sub>SEXP</sub> | Shared expander delay                                                                       |                   |             | 2.1 |     | 2.8 |     | 3.7  | ns |  |
| t <sub>PEXP</sub> | Parallel expander delay                                                                     |                   |             | 0.3 |     | 0.5 |     | 0.6  | ns |  |
| t <sub>LAD</sub>  | Logic array delay                                                                           |                   |             | 1.7 |     | 2.2 |     | 2.8  | ns |  |
| t <sub>LAC</sub>  | Logic control array delay                                                                   |                   |             | 0.8 |     | 1.0 |     | 1.3  | ns |  |
| t <sub>IOE</sub>  | Internal output enable delay                                                                |                   |             | 0.0 |     | 0.0 |     | 0.0  | ns |  |
| t <sub>OD1</sub>  | Output buffer and pad delay, slow slew rate = off $V_{CCIO} = 3.3 V$                        | C1 = 35 pF        |             | 0.9 |     | 1.2 |     | 1.6  | ns |  |
| t <sub>OD2</sub>  | Output buffer and pad delay, slow slew rate = off $V_{CCIO} = 2.5 V$                        | C1 = 35 pF<br>(5) |             | 1.4 |     | 1.7 |     | 2.1  | ns |  |
| t <sub>OD3</sub>  | Output buffer and pad<br>delay, slow slew rate = on<br>$V_{CCIO} = 2.5 V \text{ or } 3.3 V$ | C1 = 35 pF        |             | 5.9 |     | 6.2 |     | 6.6  | ns |  |
| t <sub>ZX1</sub>  | Output buffer enable delay,<br>slow slew rate = off<br>$V_{CCIO} = 3.3 V$                   | C1 = 35 pF        |             | 4.0 |     | 4.0 |     | 5.0  | ns |  |
| t <sub>ZX2</sub>  | Output buffer enable delay,<br>slow slew rate = off<br>$V_{CCIO} = 2.5 V$                   | C1 = 35 pF<br>(5) |             | 4.5 |     | 4.5 |     | 5.5  | ns |  |
| t <sub>ZX3</sub>  | Output buffer enable delay,<br>slow slew rate = on<br>$V_{CCIO} = 3.3 V$                    | C1 = 35 pF        |             | 9.0 |     | 9.0 |     | 10.0 | ns |  |
| t <sub>XZ</sub>   | Output buffer disable delay                                                                 | C1 = 5 pF         |             | 4.0 |     | 4.0 |     | 5.0  | ns |  |
| t <sub>SU</sub>   | Register setup time                                                                         |                   | 1.5         |     | 2.1 |     | 2.9 |      | ns |  |
| t <sub>H</sub>    | Register hold time                                                                          |                   | 0.7         |     | 0.9 |     | 1.2 |      | ns |  |
| t <sub>FSU</sub>  | Register setup time of fast input                                                           |                   | 1.1         |     | 1.6 |     | 1.6 |      | ns |  |
| t <sub>FH</sub>   | Register hold time of fast input                                                            |                   | 1.4         |     | 1.4 |     | 1.4 |      | ns |  |
| t <sub>RD</sub>   | Register delay                                                                              |                   |             | 0.9 |     | 1.2 |     | 1.6  | ns |  |
| t <sub>COMB</sub> | Combinatorial delay                                                                         |                   |             | 0.5 |     | 0.8 |     | 1.2  | ns |  |

7

| Table 25. EPM7512AE External Timing Parameters Note (1) |                                          |                                   |       |     |      |      |      |      |     |  |
|---------------------------------------------------------|------------------------------------------|-----------------------------------|-------|-----|------|------|------|------|-----|--|
| Symbol                                                  | Parameter                                | Conditions                        |       |     | Unit |      |      |      |     |  |
|                                                         |                                          |                                   | -     | -7  |      | -10  |      | -12  |     |  |
|                                                         |                                          |                                   | Min   | Max | Min  | Max  | Min  | Max  |     |  |
| t <sub>PD1</sub>                                        | Input to non-<br>registered output       | C1 = 35 pF<br>(2)                 |       | 7.5 |      | 10.0 |      | 12.0 | ns  |  |
| t <sub>PD2</sub>                                        | I/O input to non-<br>registered output   | C1 = 35 pF<br><i>(</i> 2 <i>)</i> |       | 7.5 |      | 10.0 |      | 12.0 | ns  |  |
| t <sub>SU</sub>                                         | Global clock setup<br>time               | (2)                               | 5.6   |     | 7.6  |      | 9.1  |      | ns  |  |
| t <sub>H</sub>                                          | Global clock hold time                   | (2)                               | 0.0   |     | 0.0  |      | 0.0  |      | ns  |  |
| t <sub>FSU</sub>                                        | Global clock setup<br>time of fast input |                                   | 3.0   |     | 3.0  |      | 3.0  |      | ns  |  |
| t <sub>FH</sub>                                         | Global clock hold time<br>of fast input  |                                   | 0.0   |     | 0.0  |      | 0.0  |      | ns  |  |
| t <sub>CO1</sub>                                        | Global clock to output delay             | C1 = 35 pF                        | 1.0   | 4.7 | 1.0  | 6.3  | 1.0  | 7.5  | ns  |  |
| t <sub>CH</sub>                                         | Global clock high time                   |                                   | 3.0   |     | 4.0  |      | 5.0  |      | ns  |  |
| t <sub>CL</sub>                                         | Global clock low time                    |                                   | 3.0   |     | 4.0  |      | 5.0  |      | ns  |  |
| t <sub>ASU</sub>                                        | Array clock setup time                   | (2)                               | 2.5   |     | 3.5  |      | 4.1  |      | ns  |  |
| t <sub>AH</sub>                                         | Array clock hold time                    | (2)                               | 0.2   |     | 0.3  |      | 0.4  |      | ns  |  |
| t <sub>ACO1</sub>                                       | Array clock to output delay              | C1 = 35 pF<br>(2)                 | 1.0   | 7.8 | 1.0  | 10.4 | 1.0  | 12.5 | ns  |  |
| t <sub>ACH</sub>                                        | Array clock high time                    |                                   | 3.0   |     | 4.0  |      | 5.0  |      | ns  |  |
| t <sub>ACL</sub>                                        | Array clock low time                     |                                   | 3.0   |     | 4.0  |      | 5.0  |      | ns  |  |
| t <sub>CPPW</sub>                                       | Minimum pulse width for clear and preset | (3)                               | 3.0   |     | 4.0  |      | 5.0  |      | ns  |  |
| t <sub>CNT</sub>                                        | Minimum global clock<br>period           | (2)                               |       | 8.6 |      | 11.5 |      | 13.9 | ns  |  |
| f <sub>CNT</sub>                                        | Maximum internal global clock frequency  | (2), (4)                          | 116.3 |     | 87.0 |      | 71.9 |      | MHz |  |
| t <sub>acnt</sub>                                       | Minimum array clock period               | (2)                               |       | 8.6 |      | 11.5 |      | 13.9 | ns  |  |
| facnt                                                   | Maximum internal array clock frequency   | (2), (4)                          | 116.3 |     | 87.0 |      | 71.9 |      | MHz |  |

| Symbol            | Parameter                                                                                   | Conditions        | Speed Grade |     |     |      |     |      |    |  |
|-------------------|---------------------------------------------------------------------------------------------|-------------------|-------------|-----|-----|------|-----|------|----|--|
|                   |                                                                                             |                   | -           | 7   | -'  | 10   | -12 |      | ]  |  |
|                   |                                                                                             |                   | Min         | Max | Min | Max  | Min | Max  | 1  |  |
| t <sub>IN</sub>   | Input pad and buffer delay                                                                  |                   |             | 0.7 |     | 0.9  |     | 1.0  | ns |  |
| t <sub>IO</sub>   | I/O input pad and buffer delay                                                              |                   |             | 0.7 |     | 0.9  |     | 1.0  | ns |  |
| t <sub>FIN</sub>  | Fast input delay                                                                            |                   |             | 3.1 |     | 3.6  |     | 4.1  | ns |  |
| t <sub>SEXP</sub> | Shared expander delay                                                                       |                   |             | 2.7 |     | 3.5  |     | 4.4  | ns |  |
| t <sub>PEXP</sub> | Parallel expander delay                                                                     |                   |             | 0.4 |     | 0.5  |     | 0.6  | ns |  |
| t <sub>LAD</sub>  | Logic array delay                                                                           |                   |             | 2.2 |     | 2.8  |     | 3.5  | ns |  |
| t <sub>LAC</sub>  | Logic control array delay                                                                   |                   |             | 1.0 |     | 1.3  |     | 1.7  | ns |  |
| t <sub>IOE</sub>  | Internal output enable delay                                                                |                   |             | 0.0 |     | 0.0  |     | 0.0  | ns |  |
| t <sub>OD1</sub>  | Output buffer and pad<br>delay, slow slew rate = off<br>$V_{CCIO} = 3.3 V$                  | C1 = 35 pF        |             | 1.0 |     | 1.5  |     | 1.7  | ns |  |
| t <sub>OD2</sub>  | Output buffer and pad<br>delay, slow slew rate = off<br>$V_{CCIO} = 2.5 V$                  | C1 = 35 pF<br>(5) |             | 1.5 |     | 2.0  |     | 2.2  | ns |  |
| t <sub>OD3</sub>  | Output buffer and pad<br>delay, slow slew rate = on<br>$V_{CCIO} = 2.5 V \text{ or } 3.3 V$ | C1 = 35 pF        |             | 6.0 |     | 6.5  |     | 6.7  | ns |  |
| t <sub>ZX1</sub>  | Output buffer enable delay,<br>slow slew rate = off<br>$V_{CCIO} = 3.3 V$                   | C1 = 35 pF        |             | 4.0 |     | 5.0  |     | 5.0  | ns |  |
| t <sub>ZX2</sub>  | Output buffer enable delay,<br>slow slew rate = off<br>$V_{CCIO} = 2.5 V$                   | C1 = 35 pF<br>(5) |             | 4.5 |     | 5.5  |     | 5.5  | ns |  |
| t <sub>ZX3</sub>  | Output buffer enable delay,<br>slow slew rate = on<br>$V_{CCIO} = 3.3 V$                    | C1 = 35 pF        |             | 9.0 |     | 10.0 |     | 10.0 | ns |  |
| t <sub>XZ</sub>   | Output buffer disable delay                                                                 | C1 = 5 pF         |             | 4.0 |     | 5.0  |     | 5.0  | ns |  |
| t <sub>SU</sub>   | Register setup time                                                                         |                   | 2.1         |     | 3.0 |      | 3.5 |      | ns |  |
| t <sub>H</sub>    | Register hold time                                                                          |                   | 0.6         |     | 0.8 |      | 1.0 |      | ns |  |
| t <sub>FSU</sub>  | Register setup time of fast input                                                           |                   | 1.6         |     | 1.6 |      | 1.6 |      | ns |  |
| t <sub>FH</sub>   | Register hold time of fast input                                                            |                   | 1.4         |     | 1.4 |      | 1.4 |      | ns |  |
| t <sub>RD</sub>   | Register delay                                                                              |                   |             | 1.3 |     | 1.7  |     | 2.1  | ns |  |
| t <sub>COMB</sub> | Combinatorial delay                                                                         |                   |             | 0.6 |     | 0.8  |     | 1.0  | ns |  |

| Symbol            | Parameter                                   | Conditions        | Speed Grade |     |       |     |      |      |      |      |     |  |
|-------------------|---------------------------------------------|-------------------|-------------|-----|-------|-----|------|------|------|------|-----|--|
|                   |                                             |                   | -           | 6   | 6 -7  |     | -10  |      | -12  |      |     |  |
|                   |                                             |                   | Min         | Max | Min   | Max | Min  | Max  | Min  | Max  |     |  |
| t <sub>PD1</sub>  | Input to non-registered output              | C1 = 35 pF<br>(2) |             | 6.0 |       | 7.5 |      | 10.0 |      | 12.0 | ns  |  |
| t <sub>PD2</sub>  | I/O input to non-<br>registered output      | C1 = 35 pF<br>(2) |             | 6.0 |       | 7.5 |      | 10.0 |      | 12.0 | ns  |  |
| t <sub>SU</sub>   | Global clock setup time                     | (2)               | 4.2         |     | 5.3   |     | 7.0  |      | 8.5  |      | ns  |  |
| t <sub>H</sub>    | Global clock hold time                      | (2)               | 0.0         |     | 0.0   |     | 0.0  |      | 0.0  |      | ns  |  |
| t <sub>FSU</sub>  | Global clock setup time<br>of fast input    |                   | 2.5         |     | 3.0   |     | 3.0  |      | 3.0  |      | ns  |  |
| t <sub>FH</sub>   | Global clock hold time of<br>fast input     |                   | 0.0         |     | 0.0   |     | 0.0  |      | 0.0  |      | ns  |  |
| t <sub>CO1</sub>  | Global clock to output delay                | C1 = 35 pF        | 1.0         | 3.7 | 1.0   | 4.6 | 1.0  | 6.1  | 1.0  | 7.3  | ns  |  |
| t <sub>CH</sub>   | Global clock high time                      |                   | 3.0         |     | 3.0   |     | 4.0  |      | 5.0  |      | ns  |  |
| t <sub>CL</sub>   | Global clock low time                       |                   | 3.0         |     | 3.0   |     | 4.0  |      | 5.0  |      | ns  |  |
| t <sub>ASU</sub>  | Array clock setup time                      | (2)               | 1.9         |     | 2.4   |     | 3.1  |      | 3.8  |      | ns  |  |
| t <sub>AH</sub>   | Array clock hold time                       | (2)               | 1.5         |     | 2.2   |     | 3.3  |      | 4.3  |      | ns  |  |
| t <sub>ACO1</sub> | Array clock to output delay                 | C1 = 35 pF<br>(2) | 1.0         | 6.0 | 1.0   | 7.5 | 1.0  | 10.0 | 1.0  | 12.0 | ns  |  |
| t <sub>ACH</sub>  | Array clock high time                       |                   | 3.0         |     | 3.0   |     | 4.0  |      | 5.0  |      | ns  |  |
| t <sub>ACL</sub>  | Array clock low time                        |                   | 3.0         |     | 3.0   |     | 4.0  |      | 5.0  |      | ns  |  |
| t <sub>CPPW</sub> | Minimum pulse width for<br>clear and preset | (3)               | 3.0         |     | 3.0   |     | 4.0  |      | 5.0  |      | ns  |  |
| t <sub>CNT</sub>  | Minimum global clock<br>period              | (2)               |             | 6.9 |       | 8.6 |      | 11.5 |      | 13.8 | ns  |  |
| f <sub>CNT</sub>  | Maximum internal global<br>clock frequency  | (2), (4)          | 144.9       |     | 116.3 |     | 87.0 |      | 72.5 |      | MHz |  |
| t <sub>acnt</sub> | Minimum array clock<br>period               | (2)               |             | 6.9 |       | 8.6 |      | 11.5 |      | 13.8 | ns  |  |
| f <sub>acnt</sub> | Maximum internal array<br>clock frequency   | (2), (4)          | 144.9       |     | 116.3 |     | 87   |      | 72.5 |      | MHz |  |

Figure 13 shows the typical supply current versus frequency for MAX 7000A devices.





#### EPM7128A & EPM7128AE





### Figure 13. I<sub>CC</sub> vs. Frequency for MAX 7000A Devices (Part 2 of 2)

# Device Pin-Outs

See the Altera web site (http://www.altera.com) or the *Altera Digital Library* for pin-out information.

Figures 14 through 23 show the package pin-out diagrams for MAX 7000A devices.

### Figure 14. 44-Pin PLCC/TQFP Package Pin-Out Diagram

Package outlines not drawn to scale.



Altera Corporation

#### Figure 19. 144-Pin TQFP Package Pin-Out Diagram

Package outline not drawn to scale.



Figure 20. 169-Pin Ultra FineLine BGA Package Pin-Out Diagram

Package outline not drawn to scale.



### Figure 21. 208-Pin PQFP Package Pin-Out Diagram

Package outline not drawn to scale.

