



Welcome to **E-XFL.COM** 

**Understanding Embedded - CPLDs (Complex Programmable Logic Devices)** 

Embedded - CPLDs, or Complex Programmable Logic Devices, are highly versatile digital logic devices used in electronic systems. These programmable components are designed to perform complex logical operations and can be customized for specific applications. Unlike fixed-function ICs, CPLDs offer the flexibility to reprogram their configuration, making them an ideal choice for various embedded systems. They consist of a set of logic gates and programmable interconnects, allowing designers to implement complex logic circuits without needing custom hardware.

#### **Applications of Embedded - CPLDs**

| Details                         |                                                             |
|---------------------------------|-------------------------------------------------------------|
| Product Status                  | Obsolete                                                    |
| Programmable Type               | In System Programmable                                      |
| Delay Time tpd(1) Max           | 7.5 ns                                                      |
| Voltage Supply - Internal       | 3V ~ 3.6V                                                   |
| Number of Logic Elements/Blocks | 8                                                           |
| Number of Macrocells            | 128                                                         |
| Number of Gates                 | 2500                                                        |
| Number of I/O                   | 84                                                          |
| Operating Temperature           | 0°C ~ 70°C (TA)                                             |
| Mounting Type                   | Surface Mount                                               |
| Package / Case                  | 100-LBGA                                                    |
| Supplier Device Package         | 100-FBGA (11x11)                                            |
| Purchase URL                    | https://www.e-xfl.com/product-detail/intel/epm7128aefc100-7 |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

The MAX 7000A architecture supports 100% transistor-to-transistor logic (TTL) emulation and high-density integration of SSI, MSI, and LSI logic functions. It easily integrates multiple devices including PALs, GALs, and 22V10s devices. MAX 7000A devices are available in a wide range of packages, including PLCC, BGA, FineLine BGA, Ultra FineLine BGA, PQFP, and TQFP packages. See Table 3 and Table 4.

| Table 3. MAX 70 | 100A Maximum L | lser I/O Pins | Note (1)                            |             |                 |                                |  |  |
|-----------------|----------------|---------------|-------------------------------------|-------------|-----------------|--------------------------------|--|--|
| Device          | 44-Pin PLCC    | 44-Pin TQFP   | 49-Pin Ultra<br>FineLine<br>BGA (2) | 84-Pin PLCC | 100-Pin<br>TQFP | 100-Pin<br>FineLine<br>BGA (3) |  |  |
| EPM7032AE       | 36             | 36            |                                     |             |                 |                                |  |  |
| EPM7064AE       | 36             | 36            | 41                                  |             | 68              | 68                             |  |  |
| EPM7128A        |                |               |                                     | 68          | 84              | 84                             |  |  |
| EPM7128AE       |                |               |                                     | 68          | 84              | 84                             |  |  |
| EPM7256A        |                |               |                                     |             | 84              |                                |  |  |
| EPM7256AE       |                |               |                                     |             | 84              | 84                             |  |  |
| EPM7512AE       |                |               |                                     |             |                 |                                |  |  |

| Table 4. MAX 7000. | A Maximum Use | r I/O Pins Note (                 | 1)           |             |                             |
|--------------------|---------------|-----------------------------------|--------------|-------------|-----------------------------|
| Device             | 144-Pin TQFP  | 169-Pin Ultra<br>FineLine BGA (2) | 208-Pin PQFP | 256-Pin BGA | 256-Pin FineLine<br>BGA (3) |
| EPM7032AE          |               |                                   |              |             |                             |
| EPM7064AE          |               |                                   |              |             |                             |
| EPM7128A           | 100           |                                   |              |             | 100                         |
| EPM7128AE          | 100           | 100                               |              |             | 100                         |
| EPM7256A           | 120           |                                   | 164          |             | 164                         |
| EPM7256AE          | 120           |                                   | 164          |             | 164                         |
| EPM7512AE          | 120           |                                   | 176          | 212         | 212                         |

#### Notes to tables:

- When the IEEE Std. 1149.1 (JTAG) interface is used for in-system programming or boundary-scan testing, four I/O pins become JTAG pins.
- (2) All Ultra FineLine BGA packages are footprint-compatible via the SameFrame<sup>TM</sup> feature. Therefore, designers can design a board to support a variety of devices, providing a flexible migration path across densities and pin counts. Device migration is fully supported by Altera development tools. See "SameFrame Pin-Outs" on page 15 for more details.
- (3) All FineLine BGA packages are footprint-compatible via the SameFrame feature. Therefore, designers can design a board to support a variety of devices, providing a flexible migration path across densities and pin counts. Device migration is fully supported by Altera development tools. See "SameFrame Pin-Outs" on page 15 for more details.

MAX 7000A devices use CMOS EEPROM cells to implement logic functions. The user-configurable MAX 7000A architecture accommodates a variety of independent combinatorial and sequential logic functions. The devices can be reprogrammed for quick and efficient iterations during design development and debug cycles, and can be programmed and erased up to 100 times.

MAX 7000A devices contain from 32 to 512 macrocells that are combined into groups of 16 macrocells, called logic array blocks (LABs). Each macrocell has a programmable-AND/fixed-OR array and a configurable register with independently programmable clock, clock enable, clear, and preset functions. To build complex logic functions, each macrocell can be supplemented with both shareable expander product terms and high-speed parallel expander product terms, providing up to 32 product terms per macrocell.

MAX 7000A devices provide programmable speed/power optimization. Speed-critical portions of a design can run at high speed/full power, while the remaining portions run at reduced speed/low power. This speed/power optimization feature enables the designer to configure one or more macrocells to operate at 50% or lower power while adding only a nominal timing delay. MAX 7000A devices also provide an option that reduces the slew rate of the output buffers, minimizing noise transients when non-speed-critical signals are switching. The output drivers of all MAX 7000A devices can be set for 2.5 V or 3.3 V, and all input pins are 2.5-V, 3.3-V, and 5.0-V tolerant, allowing MAX 7000A devices to be used in mixed-voltage systems.

MAX 7000A devices are supported by Altera development systems, which are integrated packages that offer schematic, text—including VHDL, Verilog HDL, and the Altera Hardware Description Language (AHDL)—and waveform design entry, compilation and logic synthesis, simulation and timing analysis, and device programming. The software provides EDIF 2 0 0 and 3 0 0, LPM, VHDL, Verilog HDL, and other interfaces for additional design entry and simulation support from other industry-standard PC- and UNIX-workstation-based EDA tools. The software runs on Windows-based PCs, as well as Sun SPARCstation, and HP 9000 Series 700/800 workstations.



For more information on development tools, see the MAX+PLUS II Programmable Logic Development System & Software Data Sheet and the Quartus Programmable Logic Development System & Software Data Sheet.

For registered functions, each macrocell flipflop can be individually programmed to implement D, T, JK, or SR operation with programmable clock control. The flipflop can be bypassed for combinatorial operation. During design entry, the designer specifies the desired flipflop type; the Altera software then selects the most efficient flipflop operation for each registered function to optimize resource utilization.

Each programmable register can be clocked in three different modes:

- Global clock signal. This mode achieves the fastest clock-to-output performance.
- Global clock signal enabled by an active-high clock enable. A clock enable is generated by a product term. This mode provides an enable on each flipflop while still achieving the fast clock-to-output performance of the global clock.
- Array clock implemented with a product term. In this mode, the flipflop can be clocked by signals from buried macrocells or I/O pins.

Two global clock signals are available in MAX 7000A devices. As shown in Figure 1, these global clock signals can be the true or the complement of either of the global clock pins, GCLK1 or GCLK2.

Each register also supports asynchronous preset and clear functions. As shown in Figure 2, the product-term select matrix allocates product terms to control these operations. Although the product-term-driven preset and clear from the register are active high, active-low control can be obtained by inverting the signal within the logic array. In addition, each register clear function can be individually driven by the active-low dedicated global clear pin (GCLRn). Upon power-up, each register in a MAX 7000AE device may be set to either a high or low state. This power-up state is specified at design entry. Upon power-up, each register in EPM7128A and EPM7256A devices are set to a low state.

All MAX 7000A I/O pins have a fast input path to a macrocell register. This dedicated path allows a signal to bypass the PIA and combinatorial logic and be clocked to an input D flipflop with an extremely fast (as low as 2.5 ns) input setup time.

#### **Expander Product Terms**

Although most logic functions can be implemented with the five product terms available in each macrocell, more complex logic functions require additional product terms. Another macrocell can be used to supply the required logic resources. However, the MAX 7000A architecture also offers both shareable and parallel expander product terms that provide additional product terms directly to any macrocell in the same LAB. These expanders help ensure that logic is synthesized with the fewest possible logic resources to obtain the fastest possible speed.

#### Shareable Expanders

Each LAB has 16 shareable expanders that can be viewed as a pool of uncommitted single product terms (one from each macrocell) with inverted outputs that feed back into the logic array. Each shareable expander can be used and shared by any or all macrocells in the LAB to build complex logic functions. A small delay ( $t_{SEXP}$ ) is incurred when shareable expanders are used. Figure 3 shows how shareable expanders can feed multiple macrocells.

Shareable expanders can be shared by any or all macrocells in an LAB.

Figure 3. MAX 7000A Shareable Expanders



PIA

6 or 10 Global
Output Enable Signals (1)

OE Select Multiplexer

VCC

VCC

OE Select Multiplexer

VCC

Slew-Rate Control

Fast Input to
Macrocell
Register

To PIA

Figure 6. I/O Control Block of MAX 7000A Devices

#### Note:

(1) EPM7032AE, EPM7064AE, EPM7128A, EPM7128AE, EPM7256A, and EPM7256AE devices have six output enable signals. EPM7512AE devices have 10 output enable signals.

When the tri-state buffer control is connected to ground, the output is tri-stated (high impedance) and the I/O pin can be used as a dedicated input. When the tri-state buffer control is connected to  $V_{CC}$ , the output is enabled.

The MAX 7000A architecture provides dual I/O feedback, in which macrocell and pin feedbacks are independent. When an I/O pin is configured as an input, the associated macrocell can be used for buried logic.

## In-System Programmability

MAX 7000A devices can be programmed in-system via an industry-standard 4-pin IEEE Std. 1149.1 (JTAG) interface. ISP offers quick, efficient iterations during design development and debugging cycles. The MAX 7000A architecture internally generates the high programming voltages required to program EEPROM cells, allowing in-system programming with only a single 3.3-V power supply. During in-system programming, the I/O pins are tri-stated and weakly pulled-up to eliminate board conflicts. The pull-up value is nominally 50 k $\Omega$ .

MAX 7000AE devices have an enhanced ISP algorithm for faster programming. These devices also offer an ISP\_Done bit that provides safe operation when in-system programming is interrupted. This ISP\_Done bit, which is the last bit programmed, prevents all I/O pins from driving until the bit is programmed. This feature is only available in EPM7032AE, EPM7064AE, EPM7128AE, EPM7256AE, and EPM7512AE devices.

ISP simplifies the manufacturing flow by allowing devices to be mounted on a PCB with standard pick-and-place equipment before they are programmed. MAX 7000A devices can be programmed by downloading the information via in-circuit testers, embedded processors, the Altera MasterBlaster serial/USB communications cable, ByteBlasterMV parallel port download cable, and BitBlaster serial download cable. Programming the devices after they are placed on the board eliminates lead damage on high-pin-count packages (e.g., QFP packages) due to device handling. MAX 7000A devices can be reprogrammed after a system has already shipped to the field. For example, product upgrades can be performed in the field via software or modem.

In-system programming can be accomplished with either an adaptive or constant algorithm. An adaptive algorithm reads information from the unit and adapts subsequent programming steps to achieve the fastest possible programming time for that unit. A constant algorithm uses a predefined (non-adaptive) programming sequence that does not take advantage of adaptive algorithm programming time improvements. Some in-circuit testers cannot program using an adaptive algorithm. Therefore, a constant algorithm must be used. MAX 7000AE devices can be programmed with either an adaptive or constant (non-adaptive) algorithm. EPM7128A and EPM7256A device can only be programmed with an adaptive algorithm; users programming these two devices on platforms that cannot use an adaptive algorithm should use EPM7128AE and EPM7256AE devices.

The Jam Standard Test and Programming Language (STAPL), JEDEC standard JESD 71, can be used to program MAX 7000A devices with incircuit testers, PCs, or embedded processors.

#### **Programming Times**

The time required to implement each of the six programming stages can be broken into the following two elements:

- A pulse time to erase, program, or read the EEPROM cells.
- A shifting time based on the test clock (TCK) frequency and the number of TCK cycles to shift instructions, address, and data into the device.

By combining the pulse and shift times for each of the programming stages, the program or verify time can be derived as a function of the TCK frequency, the number of devices, and specific target device(s). Because different ISP-capable devices have a different number of EEPROM cells, both the total fixed and total variable times are unique for a single device.

#### Programming a Single MAX 7000A Device

The time required to program a single MAX 7000A device in-system can be calculated from the following formula:

$$t_{PROG} = t_{PPULSE} + \frac{Cycle_{PTCK}}{f_{TCK}}$$

where:  $t_{PROG}$  = Programming time  $t_{PPULSE}$  = Sum of the fixed times to erase, program, and

verify the EEPROM cells

 $Cycle_{PTCK}$  = Number of TCK cycles to program a device

= TCK frequency

The ISP times for a stand-alone verification of a single MAX 7000A device can be calculated from the following formula:

$$t_{VER} = t_{VPULSE} + \frac{Cycle_{VTCK}}{f_{TCK}}$$

where:  $t_{VER}$  = Verify time

 $t_{VPULSE}$  = Sum of the fixed times to verify the EEPROM cells

 $Cycle_{VTCK}$  = Number of TCK cycles to verify a device

The programming times described in Tables 5 through 7 are associated with the worst-case method using the enhanced ISP algorithm.

| Device       | Progra                  | mming                 | Stand-Alone             | Stand-Alone Verification |  |  |  |
|--------------|-------------------------|-----------------------|-------------------------|--------------------------|--|--|--|
|              | t <sub>PPULSE</sub> (s) | Cycle <sub>PTCK</sub> | t <sub>VPULSE</sub> (s) | Cycle <sub>VTCK</sub>    |  |  |  |
| EPM7032AE    | 2.00                    | 55,000                | 0.002                   | 18,000                   |  |  |  |
| EPM7064AE    | 2.00                    | 105,000               | 0.002                   | 35,000                   |  |  |  |
| EPM7128AE    | 2.00                    | 205,000               | 0.002                   | 68,000                   |  |  |  |
| EPM7256AE    | 2.00                    | 447,000               | 0.002                   | 149,000                  |  |  |  |
| EPM7512AE    | 2.00                    | 890,000               | 0.002                   | 297,000                  |  |  |  |
| EPM7128A (1) | 5.11                    | 832,000               | 0.03                    | 528,000                  |  |  |  |
| EPM7256A (1) | 6.43                    | 1,603,000             | 0.03                    | 1,024,000                |  |  |  |

Tables 6 and 7 show the in-system programming and stand alone verification times for several common test clock frequencies.

| Device       |        |                                                      |      | 1    | TCK  |       |       |       | Units |  |
|--------------|--------|------------------------------------------------------|------|------|------|-------|-------|-------|-------|--|
|              | 10 MHz | MHz 5 MHz 2 MHz 1 MHz 500 kHz 200 kHz 100 kHz 50 kHz |      |      |      |       |       |       |       |  |
| EPM7032AE    | 2.01   | 2.01                                                 | 2.03 | 2.06 | 2.11 | 2.28  | 2.55  | 3.10  | s     |  |
| EPM7064AE    | 2.01   | 2.02                                                 | 2.05 | 2.11 | 2.21 | 2.53  | 3.05  | 4.10  | s     |  |
| EPM7128AE    | 2.02   | 2.04                                                 | 2.10 | 2.21 | 2.41 | 3.03  | 4.05  | 6.10  | s     |  |
| EPM7256AE    | 2.05   | 2.09                                                 | 2.23 | 2.45 | 2.90 | 4.24  | 6.47  | 10.94 | s     |  |
| EPM7512AE    | 2.09   | 2.18                                                 | 2.45 | 2.89 | 3.78 | 6.45  | 10.90 | 19.80 | S     |  |
| EPM7128A (1) | 5.19   | 5.27                                                 | 5.52 | 5.94 | 6.77 | 9.27  | 13.43 | 21.75 | s     |  |
| EPM7256A (1) | 6.59   | 6.75                                                 | 7.23 | 8.03 | 9.64 | 14.45 | 22.46 | 38.49 | S     |  |

| Table 7. MAX 7000A Stand-Alone Verification Times for Different Test Clock Frequencies |        |                                                                      |      |      |      |      |       |       |       |  |  |  |
|----------------------------------------------------------------------------------------|--------|----------------------------------------------------------------------|------|------|------|------|-------|-------|-------|--|--|--|
| Device                                                                                 |        |                                                                      |      | 1    | TCK  |      |       |       | Units |  |  |  |
|                                                                                        | 10 MHz | 0 MHz   5 MHz   2 MHz   1 MHz   500 kHz   200 kHz   100 kHz   50 kHz |      |      |      |      |       |       |       |  |  |  |
| EPM7032AE                                                                              | 0.00   | 0.01                                                                 | 0.01 | 0.02 | 0.04 | 0.09 | 0.18  | 0.36  | s     |  |  |  |
| EPM7064AE                                                                              | 0.01   | 0.01                                                                 | 0.02 | 0.04 | 0.07 | 0.18 | 0.35  | 0.70  | S     |  |  |  |
| EPM7128AE                                                                              | 0.01   | 0.02                                                                 | 0.04 | 0.07 | 0.14 | 0.34 | 0.68  | 1.36  | S     |  |  |  |
| EPM7256AE                                                                              | 0.02   | 0.03                                                                 | 0.08 | 0.15 | 0.30 | 0.75 | 1.49  | 2.98  | S     |  |  |  |
| EPM7512AE                                                                              | 0.03   | 0.06                                                                 | 0.15 | 0.30 | 0.60 | 1.49 | 2.97  | 5.94  | S     |  |  |  |
| EPM7128A (1)                                                                           | 0.08   | 0.14                                                                 | 0.29 | 0.56 | 1.09 | 2.67 | 5.31  | 10.59 | S     |  |  |  |
| EPM7256A (1)                                                                           | 0.13   | 0.24                                                                 | 0.54 | 1.06 | 2.08 | 5.15 | 10.27 | 20.51 | S     |  |  |  |

#### Note to tables:

(1) EPM7128A and EPM7256A devices can only be programmed with an adaptive algorithm; users programming these two devices on platforms that cannot use an adaptive algorithm should use EPM7128AE and EPM7256AE devices.

# Programming with External Hardware

MAX 7000A devices can be programmed on Windows-based PCs with an Altera Logic Programmer card, the MPU, and the appropriate device adapter. The MPU performs continuity checks to ensure adequate electrical contact between the adapter and the device.



For more information, see the *Altera Programming Hardware Data Sheet*.

The Altera software can use text- or waveform-format test vectors created with the Altera Text Editor or Waveform Editor to test the programmed device. For added design verification, designers can perform functional testing to compare the functional device behavior with the results of simulation.

Data I/O, BP Microsystems, and other programming hardware manufacturers provide programming support for Altera devices.



For more information, see *Programming Hardware Manufacturers*.

## IEEE Std. 1149.1 (JTAG) Boundary-Scan Support

MAX 7000A devices include the JTAG BST circuitry defined by IEEE Std. 1149.1. Table 8 describes the JTAG instructions supported by MAX 7000A devices. The pin-out tables, available from the Altera web site (http://www.altera.com), show the location of the JTAG control pins for each device. If the JTAG interface is not required, the JTAG pins are available as user I/O pins.

#### **Open-Drain Output Option**

MAX 7000A devices provide an optional open-drain (equivalent to open-collector) output for each I/O pin. This open-drain output enables the device to provide system-level control signals (e.g., interrupt and write enable signals) that can be asserted by any of several devices. This output can also provide an additional wired-OR plane.

Open-drain output pins on MAX 7000A devices (with a pull-up resistor to the 5.0-V supply) can drive 5.0-V CMOS input pins that require a high  $V_{\rm IH}.$  When the open-drain pin is active, it will drive low. When the pin is inactive, the resistor will pull up the trace to 5.0 V to meet CMOS  $V_{\rm OH}$  requirements. The open-drain pin will only drive low or tri-state; it will never drive high. The rise time is dependent on the value of the pull-up resistor and load impedance. The  $I_{\rm OL}$  current specification should be considered when selecting a pull-up resistor.

#### **Programmable Ground Pins**

Each unused I/O pin on MAX 7000A devices may be used as an additional ground pin. In EPM7128A and EPM7256A devices, utilizing unused I/O pins as additional ground pins requires using the associated macrocell. In MAX 7000AE devices, this programmable ground feature does not require the use of the associated macrocell; therefore, the buried macrocell is still available for user logic.

#### Slew-Rate Control

The output buffer for each MAX 7000A I/O pin has an adjustable output slew rate that can be configured for low-noise or high-speed performance. A faster slew rate provides high-speed transitions for high-performance systems. However, these fast transitions may introduce noise transients into the system. A slow slew rate reduces system noise, but adds a nominal delay of 4 to 5 ns. When the configuration cell is turned off, the slew rate is set for low-noise performance. Each I/O pin has an individual EEPROM bit that controls the slew rate, allowing designers to specify the slew rate on a pin-by-pin basis. The slew rate control affects both the rising and falling edges of the output signal.

| Symbol           | Parameter                            | Conditions                                                   | Min                     | Max                            | Unit |
|------------------|--------------------------------------|--------------------------------------------------------------|-------------------------|--------------------------------|------|
| V <sub>IH</sub>  | High-level input voltage             |                                                              | 1.7                     | 5.75                           | V    |
| V <sub>IL</sub>  | Low-level input voltage              |                                                              | -0.5                    | 0.8                            | V    |
| V <sub>OH</sub>  | 3.3-V high-level TTL output voltage  | $I_{OH} = -8 \text{ mA DC}, V_{CCIO} = 3.00 \text{ V}$ (7)   | 2.4                     |                                | V    |
|                  | 3.3-V high-level CMOS output voltage | $I_{OH} = -0.1 \text{ mA DC}, V_{CCIO} = 3.00 \text{ V}$ (7) | V <sub>CCIO</sub> – 0.2 |                                | V    |
|                  | 2.5-V high-level output voltage      | $I_{OH} = -100 \mu A DC, V_{CCIO} = 2.30 V$ (7)              | 2.1                     |                                | V    |
|                  |                                      | I <sub>OH</sub> = -1 mA DC, V <sub>CCIO</sub> = 2.30 V (7)   | 2.0                     |                                | V    |
|                  |                                      | $I_{OH} = -2 \text{ mA DC}, V_{CCIO} = 2.30 \text{ V}$ (7)   | 1.7                     |                                | V    |
| V <sub>OL</sub>  | 3.3-V low-level TTL output voltage   | $I_{OL} = 8 \text{ mA DC}, V_{CCIO} = 3.00 \text{ V } (8)$   |                         | 0.45                           | V    |
|                  | 3.3-V low-level CMOS output voltage  | $I_{OL} = 0.1 \text{ mA DC}, V_{CCIO} = 3.00 \text{ V } (8)$ |                         | 0.2                            | V    |
|                  | 2.5-V low-level output voltage       | $I_{OL} = 100 \mu A DC, V_{CCIO} = 2.30 V (8)$               |                         | 0.2                            | V    |
|                  |                                      | I <sub>OL</sub> = 1 mA DC, V <sub>CCIO</sub> = 2.30 V (8)    |                         | 0.2<br>0.2<br>0.4<br>0.7<br>10 | V    |
|                  |                                      | I <sub>OL</sub> = 2 mA DC, V <sub>CCIO</sub> = 2.30 V (8)    |                         | 0.7                            | V    |
| կ                | Input leakage current                | $V_I = -0.5 \text{ to } 5.5 \text{ V } (9)$                  | -10                     | 10                             | μΑ   |
| I <sub>OZ</sub>  | Tri-state output off-state current   | V <sub>I</sub> = -0.5 to 5.5 V (9)                           | -10                     | 10                             | μΑ   |
| R <sub>ISP</sub> | Value of I/O pin pull-up resistor    | V <sub>CCIO</sub> = 3.0 to 3.6 V (10)                        | 20                      | 50                             | kΩ   |
|                  | during in-system programming         | V <sub>CCIO</sub> = 2.3 to 2.7 V (10)                        | 30                      | 80                             | kΩ   |
|                  | or during power-up                   | V <sub>CCIO</sub> = 2.3 to 3.6 V (11)                        | 20                      | 74                             | kΩ   |

| Table 1          | Table 16. MAX 7000A Device Capacitance Note (12) |                                     |     |     |      |  |  |  |
|------------------|--------------------------------------------------|-------------------------------------|-----|-----|------|--|--|--|
| Symbol           | Parameter                                        | Conditions                          | Min | Max | Unit |  |  |  |
| C <sub>IN</sub>  | Input pin capacitance                            | V <sub>IN</sub> = 0 V, f = 1.0 MHz  |     | 8   | pF   |  |  |  |
| C <sub>I/O</sub> | I/O pin capacitance                              | V <sub>OUT</sub> = 0 V, f = 1.0 MHz |     | 8   | pF   |  |  |  |

| Symbol            | Parameter                                                                           | Conditions        |     |     | Speed | Grade |     |      | Unit |
|-------------------|-------------------------------------------------------------------------------------|-------------------|-----|-----|-------|-------|-----|------|------|
|                   |                                                                                     |                   | -   | 4   | -     | ·7    |     | 10   |      |
|                   |                                                                                     |                   | Min | Max | Min   | Max   | Min | Max  |      |
| t <sub>IN</sub>   | Input pad and buffer delay                                                          |                   |     | 0.7 |       | 1.2   |     | 1.5  | ns   |
| t <sub>IO</sub>   | I/O input pad and buffer delay                                                      |                   |     | 0.7 |       | 1.2   |     | 1.5  | ns   |
| t <sub>FIN</sub>  | Fast input delay                                                                    |                   |     | 2.3 |       | 2.8   |     | 3.4  | ns   |
| t <sub>SEXP</sub> | Shared expander delay                                                               |                   |     | 1.9 |       | 3.1   |     | 4.0  | ns   |
| t <sub>PEXP</sub> | Parallel expander delay                                                             |                   |     | 0.5 |       | 0.8   |     | 1.0  | ns   |
| $t_{LAD}$         | Logic array delay                                                                   |                   |     | 1.5 |       | 2.5   |     | 3.3  | ns   |
| t <sub>LAC</sub>  | Logic control array delay                                                           |                   |     | 0.6 |       | 1.0   |     | 1.2  | ns   |
| t <sub>IOE</sub>  | Internal output enable delay                                                        |                   |     | 0.0 |       | 0.0   |     | 0.0  | ns   |
| t <sub>OD1</sub>  | Output buffer and pad delay, slow slew rate = off $V_{CCIO} = 3.3 \text{ V}$        | C1 = 35 pF        |     | 0.8 |       | 1.3   |     | 1.8  | ns   |
| t <sub>OD2</sub>  | Output buffer and pad delay, slow slew rate = off $V_{CCIO} = 2.5 \text{ V}$        | C1 = 35 pF<br>(5) |     | 1.3 |       | 1.8   |     | 2.3  | ns   |
| t <sub>OD3</sub>  | Output buffer and pad delay, slow slew rate = on V <sub>CCIO</sub> = 2.5 V or 3.3 V | C1 = 35 pF        |     | 5.8 |       | 6.3   |     | 6.8  | ns   |
| t <sub>ZX1</sub>  | Output buffer enable delay, slow slew rate = off $V_{CCIO} = 3.3 \text{ V}$         | C1 = 35 pF        |     | 4.0 |       | 4.0   |     | 5.0  | ns   |
| t <sub>ZX2</sub>  | Output buffer enable delay, slow slew rate = off $V_{CCIO} = 2.5 \text{ V}$         | C1 = 35 pF<br>(5) |     | 4.5 |       | 4.5   |     | 5.5  | ns   |
| t <sub>ZX3</sub>  | Output buffer enable delay, slow slew rate = on $V_{CCIO} = 3.3 \text{ V}$          | C1 = 35 pF        |     | 9.0 |       | 9.0   |     | 10.0 | ns   |
| $t_{XZ}$          | Output buffer disable delay                                                         | C1 = 5 pF         |     | 4.0 |       | 4.0   |     | 5.0  | ns   |
| t <sub>SU</sub>   | Register setup time                                                                 |                   | 1.3 |     | 2.0   |       | 2.8 |      | ns   |
| t <sub>H</sub>    | Register hold time                                                                  |                   | 0.6 |     | 1.0   |       | 1.3 |      | ns   |
| t <sub>FSU</sub>  | Register setup time of fast input                                                   |                   | 1.0 |     | 1.5   |       | 1.5 |      | ns   |
| t <sub>FH</sub>   | Register hold time of fast input                                                    |                   | 1.5 |     | 1.5   |       | 1.5 |      | ns   |
| $t_{RD}$          | Register delay                                                                      |                   |     | 0.7 |       | 1.2   |     | 1.5  | ns   |
| t <sub>COMB</sub> | Combinatorial delay                                                                 |                   |     | 0.6 |       | 1.0   |     | 1.3  | ns   |

| Symbol           | Parameter            | Conditions |       |     | Speed     | Grade |     |     | Unit |
|------------------|----------------------|------------|-------|-----|-----------|-------|-----|-----|------|
|                  |                      |            | -4 -7 |     | -4 -7 -10 |       |     | -10 |      |
|                  |                      |            | Min   | Max | Min       | Max   | Min | Max |      |
| t <sub>IC</sub>  | Array clock delay    |            |       | 1.2 |           | 2.0   |     | 2.5 | ns   |
| t <sub>EN</sub>  | Register enable time |            |       | 0.6 |           | 1.0   |     | 1.2 | ns   |
| $t_{GLOB}$       | Global control delay |            |       | 0.8 |           | 1.3   |     | 1.9 | ns   |
| t <sub>PRE</sub> | Register preset time |            |       | 1.2 |           | 1.9   |     | 2.6 | ns   |
| t <sub>CLR</sub> | Register clear time  |            |       | 1.2 |           | 1.9   |     | 2.6 | ns   |
| $t_{PIA}$        | PIA delay            | (2)        |       | 0.9 |           | 1.5   |     | 2.1 | ns   |
| $t_{LPA}$        | Low-power adder      | (6)        |       | 2.5 |           | 4.0   |     | 5.0 | ns   |

| Table 20          | D. EPM7064AE Internal Ti | ming Parameters ( | Part 2 o | f 2)      | Note (1) |       |     |     |      |
|-------------------|--------------------------|-------------------|----------|-----------|----------|-------|-----|-----|------|
| Symbol            | Parameter                | Conditions        |          |           | Speed    | Grade |     |     | Unit |
|                   |                          |                   | -        | -4 -7 -10 |          |       |     | 10  |      |
|                   |                          |                   | Min      | Max       | Min      | Max   | Min | Max |      |
| t <sub>EN</sub>   | Register enable time     |                   |          | 0.6       |          | 1.0   |     | 1.2 | ns   |
| t <sub>GLOB</sub> | Global control delay     |                   |          | 1.0       |          | 1.5   |     | 2.2 | ns   |
| t <sub>PRE</sub>  | Register preset time     |                   |          | 1.3       |          | 2.1   |     | 2.9 | ns   |
| t <sub>CLR</sub>  | Register clear time      |                   |          | 1.3       |          | 2.1   |     | 2.9 | ns   |
| t <sub>PIA</sub>  | PIA delay                | (2)               |          | 1.0       |          | 1.7   |     | 2.3 | ns   |
| $t_{LPA}$         | Low-power adder          | (6)               |          | 3.5       |          | 4.0   |     | 5.0 | ns   |

| Table 25          | 5. EPM7512AE External                    | Timing Paran      | neters | Note (1) |       |       |      |      |      |
|-------------------|------------------------------------------|-------------------|--------|----------|-------|-------|------|------|------|
| Symbol            | Parameter                                | Conditions        |        |          | Speed | Grade |      |      | Unit |
|                   |                                          |                   | -7     | 7        |       | 10    | -1   | 12   |      |
|                   |                                          |                   | Min    | Max      | Min   | Max   | Min  | Max  |      |
| t <sub>PD1</sub>  | Input to non-<br>registered output       | C1 = 35 pF<br>(2) |        | 7.5      |       | 10.0  |      | 12.0 | ns   |
| t <sub>PD2</sub>  | I/O input to non-<br>registered output   | C1 = 35 pF<br>(2) |        | 7.5      |       | 10.0  |      | 12.0 | ns   |
| t <sub>SU</sub>   | Global clock setup time                  | (2)               | 5.6    |          | 7.6   |       | 9.1  |      | ns   |
| t <sub>H</sub>    | Global clock hold time                   | (2)               | 0.0    |          | 0.0   |       | 0.0  |      | ns   |
| t <sub>FSU</sub>  | Global clock setup time of fast input    |                   | 3.0    |          | 3.0   |       | 3.0  |      | ns   |
| t <sub>FH</sub>   | Global clock hold time of fast input     |                   | 0.0    |          | 0.0   |       | 0.0  |      | ns   |
| t <sub>CO1</sub>  | Global clock to output delay             | C1 = 35 pF        | 1.0    | 4.7      | 1.0   | 6.3   | 1.0  | 7.5  | ns   |
| t <sub>CH</sub>   | Global clock high time                   |                   | 3.0    |          | 4.0   |       | 5.0  |      | ns   |
| t <sub>CL</sub>   | Global clock low time                    |                   | 3.0    |          | 4.0   |       | 5.0  |      | ns   |
| t <sub>ASU</sub>  | Array clock setup time                   | (2)               | 2.5    |          | 3.5   |       | 4.1  |      | ns   |
| t <sub>AH</sub>   | Array clock hold time                    | (2)               | 0.2    |          | 0.3   |       | 0.4  |      | ns   |
| t <sub>ACO1</sub> | Array clock to output delay              | C1 = 35 pF<br>(2) | 1.0    | 7.8      | 1.0   | 10.4  | 1.0  | 12.5 | ns   |
| t <sub>ACH</sub>  | Array clock high time                    |                   | 3.0    |          | 4.0   |       | 5.0  |      | ns   |
| t <sub>ACL</sub>  | Array clock low time                     |                   | 3.0    |          | 4.0   |       | 5.0  |      | ns   |
| t <sub>CPPW</sub> | Minimum pulse width for clear and preset | (3)               | 3.0    |          | 4.0   |       | 5.0  |      | ns   |
| t <sub>CNT</sub>  | Minimum global clock period              | (2)               |        | 8.6      |       | 11.5  |      | 13.9 | ns   |
| f <sub>CNT</sub>  | Maximum internal global clock frequency  | (2), (4)          | 116.3  |          | 87.0  |       | 71.9 |      | MHz  |
| t <sub>ACNT</sub> | Minimum array clock period               | (2)               |        | 8.6      |       | 11.5  |      | 13.9 | ns   |
| f <sub>ACNT</sub> | Maximum internal array clock frequency   | (2), (4)          | 116.3  |          | 87.0  |       | 71.9 |      | MHz  |

| Symbol            | Parameter                                | Conditions        |       | Speed Grade |       |     |      |      |      |      |     |  |
|-------------------|------------------------------------------|-------------------|-------|-------------|-------|-----|------|------|------|------|-----|--|
|                   |                                          |                   | -6    |             | -7    |     | -10  |      | -12  |      |     |  |
|                   |                                          |                   | Min   | Max         | Min   | Max | Min  | Max  | Min  | Max  |     |  |
| t <sub>PD1</sub>  | Input to non-registered output           | C1 = 35 pF<br>(2) |       | 6.0         |       | 7.5 |      | 10.0 |      | 12.0 | ns  |  |
| t <sub>PD2</sub>  | I/O input to non-<br>registered output   | C1 = 35 pF<br>(2) |       | 6.0         |       | 7.5 |      | 10.0 |      | 12.0 | ns  |  |
| t <sub>SU</sub>   | Global clock setup time                  | (2)               | 4.2   |             | 5.3   |     | 7.0  |      | 8.5  |      | ns  |  |
| t <sub>H</sub>    | Global clock hold time                   | (2)               | 0.0   |             | 0.0   |     | 0.0  |      | 0.0  |      | ns  |  |
| t <sub>FSU</sub>  | Global clock setup time of fast input    |                   | 2.5   |             | 3.0   |     | 3.0  |      | 3.0  |      | ns  |  |
| t <sub>FH</sub>   | Global clock hold time of fast input     |                   | 0.0   |             | 0.0   |     | 0.0  |      | 0.0  |      | ns  |  |
| t <sub>CO1</sub>  | Global clock to output delay             | C1 = 35 pF        | 1.0   | 3.7         | 1.0   | 4.6 | 1.0  | 6.1  | 1.0  | 7.3  | ns  |  |
| t <sub>CH</sub>   | Global clock high time                   |                   | 3.0   |             | 3.0   |     | 4.0  |      | 5.0  |      | ns  |  |
| t <sub>CL</sub>   | Global clock low time                    |                   | 3.0   |             | 3.0   |     | 4.0  |      | 5.0  |      | ns  |  |
| t <sub>ASU</sub>  | Array clock setup time                   | (2)               | 1.9   |             | 2.4   |     | 3.1  |      | 3.8  |      | ns  |  |
| t <sub>AH</sub>   | Array clock hold time                    | (2)               | 1.5   |             | 2.2   |     | 3.3  |      | 4.3  |      | ns  |  |
| t <sub>ACO1</sub> | Array clock to output delay              | C1 = 35 pF<br>(2) | 1.0   | 6.0         | 1.0   | 7.5 | 1.0  | 10.0 | 1.0  | 12.0 | ns  |  |
| t <sub>ACH</sub>  | Array clock high time                    |                   | 3.0   |             | 3.0   |     | 4.0  |      | 5.0  |      | ns  |  |
| t <sub>ACL</sub>  | Array clock low time                     |                   | 3.0   |             | 3.0   |     | 4.0  |      | 5.0  |      | ns  |  |
| t <sub>CPPW</sub> | Minimum pulse width for clear and preset | (3)               | 3.0   |             | 3.0   |     | 4.0  |      | 5.0  |      | ns  |  |
| t <sub>CNT</sub>  | Minimum global clock period              | (2)               |       | 6.9         |       | 8.6 |      | 11.5 |      | 13.8 | ns  |  |
| f <sub>CNT</sub>  | Maximum internal global clock frequency  | (2), (4)          | 144.9 |             | 116.3 |     | 87.0 |      | 72.5 |      | MHz |  |
| t <sub>ACNT</sub> | Minimum array clock period               | (2)               |       | 6.9         |       | 8.6 |      | 11.5 |      | 13.8 | ns  |  |
| f <sub>ACNT</sub> | Maximum internal array clock frequency   | (2), (4)          | 144.9 |             | 116.3 |     | 87   |      | 72.5 |      | MHz |  |

| Symbol           | Parameter                                                                                 | Conditions        | Speed Grade |     |     |     |     |      |     |      |    |
|------------------|-------------------------------------------------------------------------------------------|-------------------|-------------|-----|-----|-----|-----|------|-----|------|----|
|                  |                                                                                           |                   | -6          |     | -7  |     | -10 |      | -12 |      |    |
|                  |                                                                                           |                   | Min         | Max | Min | Max | Min | Max  | Min | Max  |    |
| $t_{IN}$         | Input pad and buffer delay                                                                |                   |             | 0.6 |     | 0.7 |     | 0.9  |     | 1.1  | ns |
| $t_{IO}$         | I/O input pad and buffer delay                                                            |                   |             | 0.6 |     | 0.7 |     | 0.9  |     | 1.1  | ns |
| $t_{FIN}$        | Fast input delay                                                                          |                   |             | 2.7 |     | 3.1 |     | 3.6  |     | 3.9  | ns |
| $t_{SEXP}$       | Shared expander delay                                                                     |                   |             | 2.5 |     | 3.2 |     | 4.3  |     | 5.1  | ns |
| $t_{PEXP}$       | Parallel expander delay                                                                   |                   |             | 0.7 |     | 0.8 |     | 1.1  |     | 1.3  | ns |
| $t_{LAD}$        | Logic array delay                                                                         |                   |             | 2.4 |     | 3.0 |     | 4.1  |     | 4.9  | ns |
| t <sub>LAC</sub> | Logic control array delay                                                                 |                   |             | 2.4 |     | 3.0 |     | 4.1  |     | 4.9  | ns |
| t <sub>IOE</sub> | Internal output enable delay                                                              |                   |             | 0.0 |     | 0.0 |     | 0.0  |     | 0.0  | ns |
| t <sub>OD1</sub> | Output buffer and pad<br>delay, slow slew rate = off<br>V <sub>CCIO</sub> = 3.3 V         | C1 = 35 pF        |             | 0.4 |     | 0.6 |     | 0.7  |     | 0.9  | ns |
| t <sub>OD2</sub> | Output buffer and pad<br>delay, slow slew rate = off<br>V <sub>CCIO</sub> = 2.5 V         | C1 = 35 pF<br>(5) |             | 0.9 |     | 1.1 |     | 1.2  |     | 1.4  | ns |
| t <sub>OD3</sub> | Output buffer and pad<br>delay, slow slew rate = on<br>V <sub>CCIO</sub> = 2.5 V or 3.3 V | C1 = 35 pF        |             | 5.4 |     | 5.6 |     | 5.7  |     | 5.9  | ns |
| t <sub>ZX1</sub> | Output buffer enable delay, slow slew rate = off $V_{CCIO} = 3.3 \text{ V}$               | C1 = 35 pF        |             | 4.0 |     | 4.0 |     | 5.0  |     | 5.0  | ns |
| t <sub>ZX2</sub> | Output buffer enable delay, slow slew rate = off $V_{CCIO} = 2.5 \text{ V}$               | C1 = 35 pF<br>(5) |             | 4.5 |     | 4.5 |     | 5.5  |     | 5.5  | ns |
| t <sub>ZX3</sub> | Output buffer enable delay, slow slew rate = on $V_{CCIO} = 3.3 \text{ V}$                | C1 = 35 pF        |             | 9.0 |     | 9.0 |     | 10.0 |     | 10.0 | ns |
| $t_{XZ}$         | Output buffer disable delay                                                               | C1 = 5 pF         |             | 4.0 |     | 4.0 |     | 5.0  |     | 5.0  | ns |
| t <sub>SU</sub>  | Register setup time                                                                       |                   | 1.9         |     | 2.4 |     | 3.1 |      | 3.8 |      | ns |
| t <sub>H</sub>   | Register hold time                                                                        |                   | 1.5         |     | 2.2 |     | 3.3 |      | 4.3 |      | ns |
| t <sub>FSU</sub> | Register setup time of fast input                                                         |                   | 0.8         |     | 1.1 |     | 1.1 |      | 1.1 |      | ns |
| t <sub>FH</sub>  | Register hold time of fast input                                                          |                   | 1.7         |     | 1.9 |     | 1.9 |      | 1.9 |      | ns |

| Symbol            | Parameter            | Conditions | Speed Grade |      |     |      |     |      |     |      |    |
|-------------------|----------------------|------------|-------------|------|-----|------|-----|------|-----|------|----|
|                   |                      |            | -6          |      | -7  |      | -10 |      | -12 |      |    |
|                   |                      |            | Min         | Max  | Min | Max  | Min | Max  | Min | Max  |    |
| t <sub>RD</sub>   | Register delay       |            |             | 1.7  |     | 2.1  |     | 2.8  |     | 3.3  | ns |
| t <sub>COMB</sub> | Combinatorial delay  |            |             | 1.7  |     | 2.1  |     | 2.8  |     | 3.3  | ns |
| t <sub>IC</sub>   | Array clock delay    |            |             | 2.4  |     | 3.0  |     | 4.1  |     | 4.9  | ns |
| t <sub>EN</sub>   | Register enable time |            |             | 2.4  |     | 3.0  |     | 4.1  |     | 4.9  | ns |
| t <sub>GLOB</sub> | Global control delay |            |             | 1.0  |     | 1.2  |     | 1.7  |     | 2.0  | ns |
| t <sub>PRE</sub>  | Register preset time |            |             | 3.1  |     | 3.9  |     | 5.2  |     | 6.2  | ns |
| t <sub>CLR</sub>  | Register clear time  |            |             | 3.1  |     | 3.9  |     | 5.2  |     | 6.2  | ns |
| t <sub>PIA</sub>  | PIA delay            | (2)        |             | 0.9  |     | 1.1  |     | 1.5  |     | 1.8  | ns |
| $t_{LPA}$         | Low-power adder      | (6)        |             | 11.0 |     | 10.0 |     | 10.0 |     | 10.0 | ns |

Figure 13. I<sub>CC</sub> vs. Frequency for MAX 7000A Devices (Part 2 of 2)



# Device Pin-Outs

See the Altera web site (http://www.altera.com) or the *Altera Digital Library* for pin-out information.

Figures 14 through 23 show the package pin-out diagrams for MAX 7000A devices.

Figure 14. 44-Pin PLCC/TQFP Package Pin-Out Diagram

Package outlines not drawn to scale.



Figure 21. 208-Pin PQFP Package Pin-Out Diagram

Package outline not drawn to scale.

