# E·XFL



Welcome to E-XFL.COM

### Understanding <u>Embedded - CPLDs (Complex</u> <u>Programmable Logic Devices)</u>

Embedded - CPLDs, or Complex Programmable Logic Devices, are highly versatile digital logic devices used in electronic systems. These programmable components are designed to perform complex logical operations and can be customized for specific applications. Unlike fixedfunction ICs, CPLDs offer the flexibility to reprogram their configuration, making them an ideal choice for various embedded systems. They consist of a set of logic gates and programmable interconnects, allowing designers to implement complex logic circuits without needing custom hardware.

#### Applications of Embedded - CPLDs

## Details

| Product Status                  | Obsolete                                                    |
|---------------------------------|-------------------------------------------------------------|
| Programmable Type               | In System Programmable                                      |
| Delay Time tpd(1) Max           | 10 ns                                                       |
| Voltage Supply - Internal       | 3V ~ 3.6V                                                   |
| Number of Logic Elements/Blocks | 8                                                           |
| Number of Macrocells            | 128                                                         |
| Number of Gates                 | 2500                                                        |
| Number of I/O                   | 68                                                          |
| Operating Temperature           | 0°C ~ 70°C (TA)                                             |
| Mounting Type                   | Surface Mount                                               |
| Package / Case                  | 84-LCC (J-Lead)                                             |
| Supplier Device Package         | 84-PLCC (29.31x29.31)                                       |
| Purchase URL                    | https://www.e-xfl.com/product-detail/intel/epm7128aelc84-10 |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

The MAX 7000A architecture supports 100% transistor-to-transistor logic (TTL) emulation and high-density integration of SSI, MSI, and LSI logic functions. It easily integrates multiple devices including PALs, GALs, and 22V10s devices. MAX 7000A devices are available in a wide range of packages, including PLCC, BGA, FineLine BGA, Ultra FineLine BGA, PQFP, and TQFP packages. See Table 3 and Table 4.

| Table 3. MAX 700 | OA Maximum U | lser I/O Pins | Note (1)                            |             |                 |                                |
|------------------|--------------|---------------|-------------------------------------|-------------|-----------------|--------------------------------|
| Device           | 44-Pin PLCC  | 44-Pin TQFP   | 49-Pin Ultra<br>FineLine<br>BGA (2) | 84-Pin PLCC | 100-Pin<br>TQFP | 100-Pin<br>FineLine<br>BGA (3) |
| EPM7032AE        | 36           | 36            |                                     |             |                 |                                |
| EPM7064AE        | 36           | 36            | 41                                  |             | 68              | 68                             |
| EPM7128A         |              |               |                                     | 68          | 84              | 84                             |
| EPM7128AE        |              |               |                                     | 68          | 84              | 84                             |
| EPM7256A         |              |               |                                     |             | 84              |                                |
| EPM7256AE        |              |               |                                     |             | 84              | 84                             |
| EPM7512AE        |              |               |                                     |             |                 |                                |

| Table 4. MAX 7000A Maximum User I/O Pins Note (1) |             |                             |     |     |     |  |  |  |  |
|---------------------------------------------------|-------------|-----------------------------|-----|-----|-----|--|--|--|--|
| Device                                            | 256-Pin BGA | 256-Pin FineLine<br>BGA (3) |     |     |     |  |  |  |  |
| EPM7032AE                                         |             |                             |     |     |     |  |  |  |  |
| EPM7064AE                                         |             |                             |     |     |     |  |  |  |  |
| EPM7128A                                          | 100         |                             |     |     | 100 |  |  |  |  |
| EPM7128AE                                         | 100         | 100                         |     |     | 100 |  |  |  |  |
| EPM7256A                                          | 120         |                             | 164 |     | 164 |  |  |  |  |
| EPM7256AE                                         | 120         |                             | 164 |     | 164 |  |  |  |  |
| EPM7512AE                                         | 120         |                             | 176 | 212 | 212 |  |  |  |  |

#### Notes to tables:

- (1) When the IEEE Std. 1149.1 (JTAG) interface is used for in-system programming or boundary-scan testing, four I/O pins become JTAG pins.
- (2) All Ultra FineLine BGA packages are footprint-compatible via the SameFrame<sup>TM</sup> feature. Therefore, designers can design a board to support a variety of devices, providing a flexible migration path across densities and pin counts. Device migration is fully supported by Altera development tools. See "SameFrame Pin-Outs" on page 15 for more details.
- (3) All FineLine BGA packages are footprint-compatible via the SameFrame feature. Therefore, designers can design a board to support a variety of devices, providing a flexible migration path across densities and pin counts. Device migration is fully supported by Altera development tools. See "SameFrame Pin-Outs" on page 15 for more details.

For registered functions, each macrocell flipflop can be individually programmed to implement D, T, JK, or SR operation with programmable clock control. The flipflop can be bypassed for combinatorial operation. During design entry, the designer specifies the desired flipflop type; the Altera software then selects the most efficient flipflop operation for each registered function to optimize resource utilization.

Each programmable register can be clocked in three different modes:

- Global clock signal. This mode achieves the fastest clock-to-output performance.
- Global clock signal enabled by an active-high clock enable. A clock enable is generated by a product term. This mode provides an enable on each flipflop while still achieving the fast clock-to-output performance of the global clock.
- Array clock implemented with a product term. In this mode, the flipflop can be clocked by signals from buried macrocells or I/O pins.

Two global clock signals are available in MAX 7000A devices. As shown in Figure 1, these global clock signals can be the true or the complement of either of the global clock pins, GCLK1 or GCLK2.

Each register also supports asynchronous preset and clear functions. As shown in Figure 2, the product-term select matrix allocates product terms to control these operations. Although the product-term-driven preset and clear from the register are active high, active-low control can be obtained by inverting the signal within the logic array. In addition, each register clear function can be individually driven by the active-low dedicated global clear pin (GCLRn). Upon power-up, each register in a MAX 7000AE device may be set to either a high or low state. This power-up state is specified at design entry. Upon power-up, each register in EPM7128A and EPM7256A devices are set to a low state.

All MAX 7000A I/O pins have a fast input path to a macrocell register. This dedicated path allows a signal to bypass the PIA and combinatorial logic and be clocked to an input D flipflop with an extremely fast (as low as 2.5 ns) input setup time.

# **Expander Product Terms**

Although most logic functions can be implemented with the five product terms available in each macrocell, more complex logic functions require additional product terms. Another macrocell can be used to supply the required logic resources. However, the MAX 7000A architecture also offers both shareable and parallel expander product terms that provide additional product terms directly to any macrocell in the same LAB. These expanders help ensure that logic is synthesized with the fewest possible logic resources to obtain the fastest possible speed.

### Shareable Expanders

Each LAB has 16 shareable expanders that can be viewed as a pool of uncommitted single product terms (one from each macrocell) with inverted outputs that feed back into the logic array. Each shareable expander can be used and shared by any or all macrocells in the LAB to build complex logic functions. A small delay ( $t_{SEXP}$ ) is incurred when shareable expanders are used. Figure 3 shows how shareable expanders can feed multiple macrocells.



Shareable expanders can be shared by any or all macrocells in an LAB.



| TADIE 6. MAX TUUUA |                                                                                                                                                                                                                                                      |
|--------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| JTAG Instruction   | Description                                                                                                                                                                                                                                          |
| SAMPLE/PRELOAD     | Allows a snapshot of signals at the device pins to be captured and examined during normal device operation, and permits an initial data pattern output at the device pins                                                                            |
| EXTEST             | Allows the external circuitry and board-level interconnections to be tested by forcing a test pattern at the output pins and capturing test results at the input pins                                                                                |
| BYPASS             | Places the 1-bit bypass register between the TDI and TDO pins, which allows the BST data to pass synchronously through a selected device to adjacent devices during normal device operation                                                          |
| IDCODE             | Selects the IDCODE register and places it between the TDI and TDO pins, allowing the IDCODE to be serially shifted out of TDO                                                                                                                        |
| USERCODE           | Selects the 32-bit USERCODE register and places it between the TDI and TDO pins, allowing the USERCODE value to be shifted out of TDO. The USERCODE instruction is available for MAX 7000AE devices only                                             |
| UESCODE            | These instructions select the user electronic signature (UESCODE) and allow the UESCODE to be shifted out of TDO. UESCODE instructions are available for EPM7128A and EPM7256A devices only.                                                         |
| ISP Instructions   | These instructions are used when programming MAX 7000A devices via the JTAG ports with the MasterBlaster, ByteBlasterMV, or BitBlaster download cable, or using a Jam STAPL File, JBC File, or SVF File via an embedded processor or test equipment. |

# Table 8. MAX 7000A JTAG Instructions

# **Open-Drain Output Option**

MAX 7000A devices provide an optional open-drain (equivalent to open-collector) output for each I/O pin. This open-drain output enables the device to provide system-level control signals (e.g., interrupt and write enable signals) that can be asserted by any of several devices. This output can also provide an additional wired-OR plane.

Open-drain output pins on MAX 7000A devices (with a pull-up resistor to the 5.0-V supply) can drive 5.0-V CMOS input pins that require a high  $V_{IH}$ . When the open-drain pin is active, it will drive low. When the pin is inactive, the resistor will pull up the trace to 5.0 V to meet CMOS  $V_{OH}$  requirements. The open-drain pin will only drive low or tri-state; it will never drive high. The rise time is dependent on the value of the pull-up resistor and load impedance. The  $I_{OL}$  current specification should be considered when selecting a pull-up resistor.

# **Programmable Ground Pins**

Each unused I/O pin on MAX 7000A devices may be used as an additional ground pin. In EPM7128A and EPM7256A devices, utilizing unused I/O pins as additional ground pins requires using the associated macrocell. In MAX 7000AE devices, this programmable ground feature does not require the use of the associated macrocell; therefore, the buried macrocell is still available for user logic.

# Slew-Rate Control

The output buffer for each MAX 7000A I/O pin has an adjustable output slew rate that can be configured for low-noise or high-speed performance. A faster slew rate provides high-speed transitions for high-performance systems. However, these fast transitions may introduce noise transients into the system. A slow slew rate reduces system noise, but adds a nominal delay of 4 to 5 ns. When the configuration cell is turned off, the slew rate is set for low-noise performance. Each I/O pin has an individual EEPROM bit that controls the slew rate, allowing designers to specify the slew rate on a pin-by-pin basis. The slew rate control affects both the rising and falling edges of the output signal.

| Power<br>Sequencing &<br>Hot-Socketing | Because MAX 7000A devices can be used in a mixed-voltage environment, they have been designed specifically to tolerate any possible power-up sequence. The $\rm V_{CCIO}$ and $\rm V_{CCINT}$ power planes can be powered in any order.                                                                                                                                                                                                                                  |
|----------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|                                        | Signals can be driven into MAX 7000AE devices before and during power-<br>up (and power-down) without damaging the device. Additionally,<br>MAX 7000AE devices do not drive out during power-up. Once operating<br>conditions are reached, MAX 7000AE devices operate as specified by the<br>user.                                                                                                                                                                       |
|                                        | MAX 7000AE device I/O pins will not source or sink more than 300 $\mu A$ of DC current during power-up. All pins can be driven up to 5.75 V during hot-socketing, except the OE1 and GLCRn pins. The OE1 and GLCRn pins can be driven up to 3.6 V during hot-socketing. After V <sub>CCINT</sub> and V <sub>CCIO</sub> reach the recommended operating conditions, these two pins are 5.0-V tolerant.                                                                    |
|                                        | EPM7128A and EPM7256A devices do not support hot-socketing and may drive out during power-up.                                                                                                                                                                                                                                                                                                                                                                            |
| Design Security                        | All MAX 7000A devices contain a programmable security bit that controls access to the data programmed into the device. When this bit is programmed, a design implemented in the device cannot be copied or retrieved. This feature provides a high level of design security because programmed data within EEPROM cells is invisible. The security bit that controls this function, as well as all other programmed data, is reset only when the device is reprogrammed. |
| Generic Testing                        | MAX 7000A devices are fully tested. Complete testing of each<br>programmable EEPROM bit and all internal logic elements ensures 100%<br>programming yield. AC test measurements are taken under conditions<br>equivalent to those shown in Figure 9. Test patterns can be used and then<br>erased during early stages of the production flow.                                                                                                                            |

VCC

To Test

System

C1 (includes jig

Ŧ

capacitance)

#### Figure 9. MAX 7000A AC Test Conditions

Power supply transients can affect AC measurements. Simultaneous transitions of multiple outputs should be avoided for accurate measurement. Threshold tests 703 Ω [521 Ω] *≶* must not be performed under AC conditions. Large-amplitude, fast-ground-Device Output current transients normally occur as the device outputs discharge the load capacitances. When these transients flow through the parasitic inductance between 586 Ω [481 Ω] *≥* the device ground pin and the test system ground, significant reductions in Device input observable noise immunity can result. rise and fall Numbers in brackets are for 2.5-V times < 2 ns outputs. Numbers without brackets are for 3.3-V outputs.

# Operating Conditions

Tables 13 through 16 provide information on absolute maximum ratings, recommended operating conditions, operating conditions, and capacitance for MAX 7000A devices.

| Table 13. MAX 7000A Device Absolute Maximum Ratings   Note (1) |                            |                                                        |      |      |      |  |  |  |  |  |
|----------------------------------------------------------------|----------------------------|--------------------------------------------------------|------|------|------|--|--|--|--|--|
| Symbol                                                         | Parameter                  | Conditions                                             | Min  | Max  | Unit |  |  |  |  |  |
| V <sub>CC</sub>                                                | Supply voltage             | With respect to ground (2)                             | -0.5 | 4.6  | V    |  |  |  |  |  |
| VI                                                             | DC input voltage           |                                                        | -2.0 | 5.75 | V    |  |  |  |  |  |
| I <sub>OUT</sub>                                               | DC output current, per pin |                                                        | -25  | 25   | mA   |  |  |  |  |  |
| T <sub>STG</sub>                                               | Storage temperature        | No bias                                                | -65  | 150  | °C   |  |  |  |  |  |
| T <sub>A</sub>                                                 | Ambient temperature        | Under bias                                             | -65  | 135  | °C   |  |  |  |  |  |
| TJ                                                             | Junction temperature       | BGA, FineLine BGA, PQFP, and TQFP packages, under bias |      | 135  | °C   |  |  |  |  |  |

| Table 1            | Table 14. MAX 7000A Device Recommended Operating Conditions |                      |      |                                                                                                                                                                                                                    |    |  |  |  |  |  |  |
|--------------------|-------------------------------------------------------------|----------------------|------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----|--|--|--|--|--|--|
| Symbol             | Parameter                                                   | Conditions           | Min  | Min     Max       3.0     3.6       3.0     3.6       3.0     3.6       2.3     2.7       3.0     3.6       -0.5     5.75       0     V <sub>CCIO</sub> 0     70       -40     85       0     90       -40     105 |    |  |  |  |  |  |  |
| V <sub>CCINT</sub> | Supply voltage for internal logic and input buffers         | (3), (13)            | 3.0  | 3.6                                                                                                                                                                                                                | V  |  |  |  |  |  |  |
| V <sub>CCIO</sub>  | Supply voltage for output drivers, 3.3-V operation          | (3)                  | 3.0  | 3.6                                                                                                                                                                                                                | V  |  |  |  |  |  |  |
|                    | Supply voltage for output drivers, 2.5-V operation          | (3)                  | 2.3  | 2.7                                                                                                                                                                                                                | V  |  |  |  |  |  |  |
| V <sub>CCISP</sub> | Supply voltage during in-<br>system programming             |                      | 3.0  | 3.6                                                                                                                                                                                                                | V  |  |  |  |  |  |  |
| VI                 | Input voltage                                               | (4)                  | -0.5 | 5.75                                                                                                                                                                                                               | V  |  |  |  |  |  |  |
| Vo                 | Output voltage                                              |                      | 0    | V <sub>CCIO</sub>                                                                                                                                                                                                  | V  |  |  |  |  |  |  |
| T <sub>A</sub>     | Ambient temperature                                         | Commercial range     | 0    | 70                                                                                                                                                                                                                 | °C |  |  |  |  |  |  |
|                    |                                                             | Industrial range (5) | -40  | Max     3.6     3.6     2.7     2.7     3.6     5.75     V <sub>CCIO</sub> 70     85     90     105     130     40     40                                                                                          | °C |  |  |  |  |  |  |
| Τ <sub>J</sub>     | Junction temperature                                        | Commercial range     | 0    | 90                                                                                                                                                                                                                 | °C |  |  |  |  |  |  |
|                    |                                                             | Industrial range (5) | -40  | 105                                                                                                                                                                                                                | °C |  |  |  |  |  |  |
|                    |                                                             | Extended range (5)   | -40  | 130                                                                                                                                                                                                                | °C |  |  |  |  |  |  |
| t <sub>R</sub>     | Input rise time                                             |                      |      | 40                                                                                                                                                                                                                 | ns |  |  |  |  |  |  |
| t <sub>F</sub>     | Input fall time                                             |                      |      | 40                                                                                                                                                                                                                 | ns |  |  |  |  |  |  |

#### MAX 7000A Programmable Logic Device Data Sheet

#### Notes to tables:

- (1) See the Operating Requirements for Altera Devices Data Sheet.
- (2) Minimum DC input voltage is -0.5 V. During transitions, the inputs may undershoot to -2.0 V for input currents less than 100 mA and periods shorter than 20 ns.
- (3) For EPM7128A and EPM7256A devices only, V<sub>CC</sub> must rise monotonically.
- (4) In MAX 7000AE devices, all pins, including dedicated inputs, I/O pins, and JTAG pins, may be driven before V<sub>CCINT</sub> and V<sub>CCIO</sub> are powered.
- (5) These devices support in-system programming for -40° to 100° C. For in-system programming support between -40° and 0° C, contact Altera Applications.
- (6) These values are specified under the recommended operating conditions shown in Table 14 on page 28.
- (7) The parameter is measured with 50% of the outputs each sourcing the specified current. The I<sub>OH</sub> parameter refers to high-level TTL or CMOS output current.
- (8) The parameter is measured with 50% of the outputs each sinking the specified current. The I<sub>OL</sub> parameter refers to low-level TTL or CMOS output current.
- (9) This value is specified for normal device operation. For MAX 7000AE devices, the maximum leakage current during power-up is  $\pm 300 \ \mu$ A. For EPM7128A and EPM7256A devices, leakage current during power-up is not specified.
- (10) For EPM7128A and EPM7256A devices, this pull-up exists while a device is programmed in-system.
- (11) For MAX 7000AE devices, this pull-up exists while devices are programmed in-system and in unprogrammed devices during power-up.
- (12) Capacitance is measured at 25 °C and is sample-tested only. The OE1 pin (high-voltage pin during programming) has a maximum capacitance of 20 pF.
- (13) The POR time for MAX 7000AE devices (except MAX 7128A and MAX 7256A devices) does not exceed 100 μs. The sufficient V<sub>CCINT</sub> voltage level for POR is 3.0 V. The device is fully initialized within the POR time after V<sub>CCINT</sub> reaches the sufficient POR voltage level.

Figure 11. MAX 7000A Timing Model



The timing characteristics of any signal path can be derived from the timing model and parameters of a particular device. External timing parameters, which represent pin-to-pin timing delays, can be calculated as the sum of internal parameters. Figure 12 shows the timing relationship between internal and external delay parameters.



See *Application Note 94 (Understanding MAX 7000 Timing)* for more information.

# Figure 12. MAX 7000A Switching Waveforms



г

| Table 1           | Table 18. EPM7032AE Internal Timing Parameters (Part 2 of 2)   Note (1) |            |     |     |      |     |     |     |    |  |
|-------------------|-------------------------------------------------------------------------|------------|-----|-----|------|-----|-----|-----|----|--|
| Symbol            | Parameter                                                               | Conditions |     |     | Unit |     |     |     |    |  |
|                   |                                                                         |            | -   | -4  |      | -7  |     | -10 |    |  |
|                   |                                                                         |            | Min | Max | Min  | Max | Min | Max |    |  |
| t <sub>IC</sub>   | Array clock delay                                                       |            |     | 1.2 |      | 2.0 |     | 2.5 | ns |  |
| t <sub>EN</sub>   | Register enable time                                                    |            |     | 0.6 |      | 1.0 |     | 1.2 | ns |  |
| t <sub>GLOB</sub> | Global control delay                                                    |            |     | 0.8 |      | 1.3 |     | 1.9 | ns |  |
| t <sub>PRE</sub>  | Register preset time                                                    |            |     | 1.2 |      | 1.9 |     | 2.6 | ns |  |
| t <sub>CLR</sub>  | Register clear time                                                     |            |     | 1.2 |      | 1.9 |     | 2.6 | ns |  |
| t <sub>PIA</sub>  | PIA delay                                                               | (2)        |     | 0.9 |      | 1.5 |     | 2.1 | ns |  |
| t <sub>LPA</sub>  | Low-power adder                                                         | (6)        |     | 2.5 |      | 4.0 |     | 5.0 | ns |  |

| Table 1           | 9. EPM7064AE External                    | Timing Parai      | neters      | Note (1) | )     |     |       |      | 1   |  |
|-------------------|------------------------------------------|-------------------|-------------|----------|-------|-----|-------|------|-----|--|
| Symbol            | Parameter                                | Conditions        | Speed Grade |          |       |     |       |      |     |  |
|                   |                                          |                   |             | 4        | -     | 7   | -1    | 0    |     |  |
|                   |                                          |                   | Min         | Max      | Min   | Max | Min   | Max  |     |  |
| t <sub>PD1</sub>  | Input to non-<br>registered output       | C1 = 35 pF<br>(2) |             | 4.5      |       | 7.5 |       | 10.0 | ns  |  |
| t <sub>PD2</sub>  | I/O input to non-<br>registered output   | C1 = 35 pF<br>(2) |             | 4.5      |       | 7.5 |       | 10.0 | ns  |  |
| t <sub>SU</sub>   | Global clock setup time                  | (2)               | 2.8         |          | 4.7   |     | 6.2   |      | ns  |  |
| t <sub>H</sub>    | Global clock hold time                   | (2)               | 0.0         |          | 0.0   |     | 0.0   |      | ns  |  |
| t <sub>FSU</sub>  | Global clock setup<br>time of fast input |                   | 2.5         |          | 3.0   |     | 3.0   |      | ns  |  |
| t <sub>FH</sub>   | Global clock hold time<br>of fast input  |                   | 0.0         |          | 0.0   |     | 0.0   |      | ns  |  |
| t <sub>CO1</sub>  | Global clock to output delay             | C1 = 35 pF        | 1.0         | 3.1      | 1.0   | 5.1 | 1.0   | 7.0  | ns  |  |
| t <sub>CH</sub>   | Global clock high time                   |                   | 2.0         |          | 3.0   |     | 4.0   |      | ns  |  |
| t <sub>CL</sub>   | Global clock low time                    |                   | 2.0         |          | 3.0   |     | 4.0   |      | ns  |  |
| t <sub>ASU</sub>  | Array clock setup time                   | (2)               | 1.6         |          | 2.6   |     | 3.6   |      | ns  |  |
| t <sub>AH</sub>   | Array clock hold time                    | (2)               | 0.3         |          | 0.4   |     | 0.6   |      | ns  |  |
| t <sub>ACO1</sub> | Array clock to output delay              | C1 = 35 pF<br>(2) | 1.0         | 4.3      | 1.0   | 7.2 | 1.0   | 9.6  | ns  |  |
| t <sub>ACH</sub>  | Array clock high time                    |                   | 2.0         |          | 3.0   |     | 4.0   |      | ns  |  |
| t <sub>ACL</sub>  | Array clock low time                     |                   | 2.0         |          | 3.0   |     | 4.0   |      | ns  |  |
| t <sub>CPPW</sub> | Minimum pulse width for clear and preset | (3)               | 2.0         |          | 3.0   |     | 4.0   |      | ns  |  |
| t <sub>CNT</sub>  | Minimum global clock period              | (2)               |             | 4.5      |       | 7.4 |       | 10.0 | ns  |  |
| f <sub>CNT</sub>  | Maximum internal global clock frequency  | (2), (4)          | 222.2       |          | 135.1 |     | 100.0 |      | MHz |  |
| t <sub>acnt</sub> | Minimum array clock<br>period            | (2)               |             | 4.5      |       | 7.4 |       | 10.0 | ns  |  |
| f <sub>acnt</sub> | Maximum internal array clock frequency   | (2), (4)          | 222.2       |          | 135.1 |     | 100.0 |      | MHz |  |

| Symbol            | Parameter                                                                                   | Conditions        |     |     | Speed | Grade |     | Unit |    |
|-------------------|---------------------------------------------------------------------------------------------|-------------------|-----|-----|-------|-------|-----|------|----|
|                   |                                                                                             |                   | -   | 5   | -     | 7     |     | 10   |    |
|                   |                                                                                             |                   | Min | Max | Min   | Max   | Min | Max  |    |
| t <sub>IN</sub>   | Input pad and buffer delay                                                                  |                   |     | 0.7 |       | 1.0   |     | 1.4  | ns |
| t <sub>IO</sub>   | I/O input pad and buffer delay                                                              |                   |     | 0.7 |       | 1.0   |     | 1.4  | ns |
| t <sub>FIN</sub>  | Fast input delay                                                                            |                   |     | 2.5 |       | 3.0   |     | 3.4  | ns |
| t <sub>SEXP</sub> | Shared expander delay                                                                       |                   |     | 2.0 |       | 2.9   |     | 3.8  | ns |
| t <sub>PEXP</sub> | Parallel expander delay                                                                     |                   |     | 0.4 |       | 0.7   |     | 0.9  | ns |
| t <sub>LAD</sub>  | Logic array delay                                                                           |                   |     | 1.6 |       | 2.4   |     | 3.1  | ns |
| t <sub>LAC</sub>  | Logic control array delay                                                                   |                   |     | 0.7 |       | 1.0   |     | 1.3  | ns |
| t <sub>IOE</sub>  | Internal output enable delay                                                                |                   |     | 0.0 |       | 0.0   |     | 0.0  | ns |
| t <sub>OD1</sub>  | Output buffer and pad delay, slow slew rate = off $V_{CCIO} = 3.3 V$                        | C1 = 35 pF        |     | 0.8 |       | 1.2   |     | 1.6  | ns |
| t <sub>OD2</sub>  | Output buffer and pad delay, slow slew rate = off $V_{CCIO} = 2.5 V$                        | C1 = 35 pF<br>(5) |     | 1.3 |       | 1.7   |     | 2.1  | ns |
| t <sub>OD3</sub>  | Output buffer and pad<br>delay, slow slew rate = on<br>$V_{CCIO} = 2.5 V \text{ or } 3.3 V$ | C1 = 35 pF        |     | 5.8 |       | 6.2   |     | 6.6  | ns |
| t <sub>ZX1</sub>  | Output buffer enable delay,<br>slow slew rate = off<br>$V_{CCIO} = 3.3 V$                   | C1 = 35 pF        |     | 4.0 |       | 4.0   |     | 5.0  | ns |
| t <sub>ZX2</sub>  | Output buffer enable delay,<br>slow slew rate = off<br>$V_{CCIO} = 2.5 V$                   | C1 = 35 pF<br>(5) |     | 4.5 |       | 4.5   |     | 5.5  | ns |
| t <sub>ZX3</sub>  | Output buffer enable delay,<br>slow slew rate = on<br>$V_{CCIO} = 3.3 V$                    | C1 = 35 pF        |     | 9.0 |       | 9.0   |     | 10.0 | ns |
| t <sub>XZ</sub>   | Output buffer disable delay                                                                 | C1 = 5 pF         |     | 4.0 |       | 4.0   |     | 5.0  | ns |
| t <sub>SU</sub>   | Register setup time                                                                         |                   | 1.4 |     | 2.1   |       | 2.9 |      | ns |
| t <sub>H</sub>    | Register hold time                                                                          |                   | 0.6 |     | 1.0   |       | 1.3 |      | ns |
| t <sub>FSU</sub>  | Register setup time of fast input                                                           |                   | 1.1 |     | 1.6   |       | 1.6 |      | ns |
| t <sub>FH</sub>   | Register hold time of fast input                                                            |                   | 1.4 |     | 1.4   |       | 1.4 |      | ns |
| t <sub>RD</sub>   | Register delay                                                                              |                   |     | 0.8 |       | 1.2   |     | 1.6  | ns |
| t <sub>COMB</sub> | Combinatorial delay                                                                         |                   |     | 0.5 |       | 0.9   |     | 1.3  | ns |
| t <sub>IC</sub>   | Array clock delay                                                                           |                   |     | 1.2 |       | 1.7   |     | 2.2  | ns |

Altera Corporation

г

| Symbol            | Parameter                                                                                   | Conditions        | Speed Grade |     |     |     |     |      |    |
|-------------------|---------------------------------------------------------------------------------------------|-------------------|-------------|-----|-----|-----|-----|------|----|
| -                 |                                                                                             |                   | -           | 5   | -   | 7   | -   | 10   |    |
|                   |                                                                                             |                   | Min         | Max | Min | Max | Min | Max  |    |
| t <sub>IN</sub>   | Input pad and buffer delay                                                                  |                   |             | 0.7 |     | 0.9 |     | 1.2  | ns |
| t <sub>IO</sub>   | I/O input pad and buffer delay                                                              |                   |             | 0.7 |     | 0.9 |     | 1.2  | ns |
| t <sub>FIN</sub>  | Fast input delay                                                                            |                   |             | 2.4 |     | 2.9 |     | 3.4  | ns |
| t <sub>SEXP</sub> | Shared expander delay                                                                       |                   |             | 2.1 |     | 2.8 |     | 3.7  | ns |
| t <sub>PEXP</sub> | Parallel expander delay                                                                     |                   |             | 0.3 |     | 0.5 |     | 0.6  | ns |
| t <sub>LAD</sub>  | Logic array delay                                                                           |                   |             | 1.7 |     | 2.2 |     | 2.8  | ns |
| t <sub>LAC</sub>  | Logic control array delay                                                                   |                   |             | 0.8 |     | 1.0 |     | 1.3  | ns |
| t <sub>IOE</sub>  | Internal output enable delay                                                                |                   |             | 0.0 |     | 0.0 |     | 0.0  | ns |
| t <sub>OD1</sub>  | Output buffer and pad delay, slow slew rate = off $V_{CCIO} = 3.3 V$                        | C1 = 35 pF        |             | 0.9 |     | 1.2 |     | 1.6  | ns |
| t <sub>OD2</sub>  | Output buffer and pad delay, slow slew rate = off $V_{CCIO} = 2.5 V$                        | C1 = 35 pF<br>(5) |             | 1.4 |     | 1.7 |     | 2.1  | ns |
| t <sub>OD3</sub>  | Output buffer and pad<br>delay, slow slew rate = on<br>$V_{CCIO} = 2.5 V \text{ or } 3.3 V$ | C1 = 35 pF        |             | 5.9 |     | 6.2 |     | 6.6  | ns |
| t <sub>ZX1</sub>  | Output buffer enable delay,<br>slow slew rate = off<br>$V_{CCIO} = 3.3 V$                   | C1 = 35 pF        |             | 4.0 |     | 4.0 |     | 5.0  | ns |
| t <sub>ZX2</sub>  | Output buffer enable delay,<br>slow slew rate = off<br>$V_{CCIO} = 2.5 V$                   | C1 = 35 pF<br>(5) |             | 4.5 |     | 4.5 |     | 5.5  | ns |
| t <sub>ZX3</sub>  | Output buffer enable delay,<br>slow slew rate = on<br>$V_{CCIO} = 3.3 V$                    | C1 = 35 pF        |             | 9.0 |     | 9.0 |     | 10.0 | ns |
| t <sub>XZ</sub>   | Output buffer disable delay                                                                 | C1 = 5 pF         |             | 4.0 |     | 4.0 |     | 5.0  | ns |
| t <sub>SU</sub>   | Register setup time                                                                         |                   | 1.5         |     | 2.1 |     | 2.9 |      | ns |
| t <sub>H</sub>    | Register hold time                                                                          |                   | 0.7         |     | 0.9 |     | 1.2 |      | ns |
| t <sub>FSU</sub>  | Register setup time of fast input                                                           |                   | 1.1         |     | 1.6 |     | 1.6 |      | ns |
| t <sub>FH</sub>   | Register hold time of fast input                                                            |                   | 1.4         |     | 1.4 |     | 1.4 |      | ns |
| t <sub>RD</sub>   | Register delay                                                                              |                   |             | 0.9 |     | 1.2 |     | 1.6  | ns |
| t <sub>COMB</sub> | Combinatorial delay                                                                         |                   |             | 0.5 |     | 0.8 |     | 1.2  | ns |

7

| Table 24. EPM7256AE Internal Timing Parameters (Part 2 of 2)   Note (1) |                      |            |         |     |      |     |     |     |    |
|-------------------------------------------------------------------------|----------------------|------------|---------|-----|------|-----|-----|-----|----|
| Symbol                                                                  | Parameter            | Conditions |         |     | Unit |     |     |     |    |
|                                                                         |                      |            | -5 -7 - |     | 10   | 1   |     |     |    |
|                                                                         |                      |            | Min     | Max | Min  | Max | Min | Max | 1  |
| t <sub>IC</sub>                                                         | Array clock delay    |            |         | 1.2 |      | 1.6 |     | 2.1 | ns |
| t <sub>EN</sub>                                                         | Register enable time |            |         | 0.8 |      | 1.0 |     | 1.3 | ns |
| t <sub>GLOB</sub>                                                       | Global control delay |            |         | 1.0 |      | 1.5 |     | 2.0 | ns |
| t <sub>PRE</sub>                                                        | Register preset time |            |         | 1.6 |      | 2.3 |     | 3.0 | ns |
| t <sub>CLR</sub>                                                        | Register clear time  |            |         | 1.6 |      | 2.3 |     | 3.0 | ns |
| t <sub>PIA</sub>                                                        | PIA delay            | (2)        |         | 1.7 |      | 2.4 |     | 3.2 | ns |
| t <sub>LPA</sub>                                                        | Low-power adder      | (6)        |         | 4.0 |      | 4.0 |     | 5.0 | ns |

| Symbol            | Parameter                                   | Conditions        |       | Speed Grade |       |     |      |      |      |      |     |  |
|-------------------|---------------------------------------------|-------------------|-------|-------------|-------|-----|------|------|------|------|-----|--|
|                   |                                             |                   | -6    |             | -7    |     | -10  |      | -12  |      | -   |  |
|                   |                                             |                   | Min   | Max         | Min   | Max | Min  | Max  | Min  | Max  | 1   |  |
| t <sub>PD1</sub>  | Input to non-registered output              | C1 = 35 pF<br>(2) |       | 6.0         |       | 7.5 |      | 10.0 |      | 12.0 | ns  |  |
| t <sub>PD2</sub>  | I/O input to non-<br>registered output      | C1 = 35 pF<br>(2) |       | 6.0         |       | 7.5 |      | 10.0 |      | 12.0 | ns  |  |
| t <sub>SU</sub>   | Global clock setup time                     | (2)               | 4.2   |             | 5.3   |     | 7.0  |      | 8.5  |      | ns  |  |
| t <sub>H</sub>    | Global clock hold time                      | (2)               | 0.0   |             | 0.0   |     | 0.0  |      | 0.0  |      | ns  |  |
| t <sub>FSU</sub>  | Global clock setup time<br>of fast input    |                   | 2.5   |             | 3.0   |     | 3.0  |      | 3.0  |      | ns  |  |
| t <sub>FH</sub>   | Global clock hold time of<br>fast input     |                   | 0.0   |             | 0.0   |     | 0.0  |      | 0.0  |      | ns  |  |
| t <sub>CO1</sub>  | Global clock to output delay                | C1 = 35 pF        | 1.0   | 3.7         | 1.0   | 4.6 | 1.0  | 6.1  | 1.0  | 7.3  | ns  |  |
| t <sub>CH</sub>   | Global clock high time                      |                   | 3.0   |             | 3.0   |     | 4.0  |      | 5.0  |      | ns  |  |
| t <sub>CL</sub>   | Global clock low time                       |                   | 3.0   |             | 3.0   |     | 4.0  |      | 5.0  |      | ns  |  |
| t <sub>ASU</sub>  | Array clock setup time                      | (2)               | 1.9   |             | 2.4   |     | 3.1  |      | 3.8  |      | ns  |  |
| t <sub>AH</sub>   | Array clock hold time                       | (2)               | 1.5   |             | 2.2   |     | 3.3  |      | 4.3  |      | ns  |  |
| t <sub>ACO1</sub> | Array clock to output delay                 | C1 = 35 pF<br>(2) | 1.0   | 6.0         | 1.0   | 7.5 | 1.0  | 10.0 | 1.0  | 12.0 | ns  |  |
| t <sub>ACH</sub>  | Array clock high time                       |                   | 3.0   |             | 3.0   |     | 4.0  |      | 5.0  |      | ns  |  |
| t <sub>ACL</sub>  | Array clock low time                        |                   | 3.0   |             | 3.0   |     | 4.0  |      | 5.0  |      | ns  |  |
| t <sub>CPPW</sub> | Minimum pulse width for<br>clear and preset | (3)               | 3.0   |             | 3.0   |     | 4.0  |      | 5.0  |      | ns  |  |
| t <sub>CNT</sub>  | Minimum global clock<br>period              | (2)               |       | 6.9         |       | 8.6 |      | 11.5 |      | 13.8 | ns  |  |
| f <sub>CNT</sub>  | Maximum internal global<br>clock frequency  | (2), (4)          | 144.9 |             | 116.3 |     | 87.0 |      | 72.5 |      | MHz |  |
| t <sub>acnt</sub> | Minimum array clock<br>period               | (2)               |       | 6.9         |       | 8.6 |      | 11.5 |      | 13.8 | ns  |  |
| f <sub>acnt</sub> | Maximum internal array<br>clock frequency   | (2), (4)          | 144.9 |             | 116.3 |     | 87   |      | 72.5 |      | MHz |  |

Г

| Table 2           | Table 28. EPM7128A Internal Timing Parameters (Part 1 of 2)Note (1)          |                   |             |     |     |     |     |      |     |      |    |
|-------------------|------------------------------------------------------------------------------|-------------------|-------------|-----|-----|-----|-----|------|-----|------|----|
| Symbol            | Parameter                                                                    | Conditions        | Speed Grade |     |     |     |     |      |     |      |    |
|                   |                                                                              |                   | -6          |     | -7  |     | -10 |      | -12 |      | 1  |
|                   |                                                                              |                   | Min         | Мах | Min | Max | Min | Мах  | Min | Max  |    |
| t <sub>IN</sub>   | Input pad and buffer delay                                                   |                   |             | 0.6 |     | 0.7 |     | 0.9  |     | 1.1  | ns |
| t <sub>IO</sub>   | I/O input pad and buffer delay                                               |                   |             | 0.6 |     | 0.7 |     | 0.9  |     | 1.1  | ns |
| t <sub>FIN</sub>  | Fast input delay                                                             |                   |             | 2.7 |     | 3.1 |     | 3.6  |     | 3.9  | ns |
| t <sub>SEXP</sub> | Shared expander delay                                                        |                   |             | 2.5 |     | 3.2 |     | 4.3  |     | 5.1  | ns |
| t <sub>PEXP</sub> | Parallel expander delay                                                      |                   |             | 0.7 |     | 0.8 |     | 1.1  |     | 1.3  | ns |
| t <sub>LAD</sub>  | Logic array delay                                                            |                   |             | 2.4 |     | 3.0 |     | 4.1  |     | 4.9  | ns |
| t <sub>LAC</sub>  | Logic control array delay                                                    |                   |             | 2.4 |     | 3.0 |     | 4.1  |     | 4.9  | ns |
| t <sub>IOE</sub>  | Internal output enable delay                                                 |                   |             | 0.0 |     | 0.0 |     | 0.0  |     | 0.0  | ns |
| t <sub>OD1</sub>  | Output buffer and pad delay, slow slew rate = off $V_{CCIO}$ = 3.3 V         | C1 = 35 pF        |             | 0.4 |     | 0.6 |     | 0.7  |     | 0.9  | ns |
| t <sub>OD2</sub>  | Output buffer and pad delay, slow slew rate = off $V_{CCIO} = 2.5 V$         | C1 = 35 pF<br>(5) |             | 0.9 |     | 1.1 |     | 1.2  |     | 1.4  | ns |
| t <sub>OD3</sub>  | Output buffer and pad delay, slow slew rate = on $V_{CCIO} = 2.5$ V or 3.3 V | C1 = 35 pF        |             | 5.4 |     | 5.6 |     | 5.7  |     | 5.9  | ns |
| t <sub>ZX1</sub>  | Output buffer enable delay, slow slew rate = off $V_{CCIO} = 3.3 \text{ V}$  | C1 = 35 pF        |             | 4.0 |     | 4.0 |     | 5.0  |     | 5.0  | ns |
| t <sub>ZX2</sub>  | Output buffer enable delay, slow slew rate = off $V_{CCIO} = 2.5 V$          | C1 = 35 pF<br>(5) |             | 4.5 |     | 4.5 |     | 5.5  |     | 5.5  | ns |
| t <sub>ZX3</sub>  | Output buffer enable delay, slow slew rate = on $V_{CCIO} = 3.3 V$           | C1 = 35 pF        |             | 9.0 |     | 9.0 |     | 10.0 |     | 10.0 | ns |
| t <sub>XZ</sub>   | Output buffer disable delay                                                  | C1 = 5 pF         |             | 4.0 |     | 4.0 |     | 5.0  |     | 5.0  | ns |
| t <sub>SU</sub>   | Register setup time                                                          |                   | 1.9         |     | 2.4 |     | 3.1 |      | 3.8 |      | ns |
| t <sub>H</sub>    | Register hold time                                                           |                   | 1.5         |     | 2.2 |     | 3.3 |      | 4.3 |      | ns |
| t <sub>FSU</sub>  | Register setup time of fast input                                            |                   | 0.8         |     | 1.1 |     | 1.1 |      | 1.1 |      | ns |
| t <sub>FH</sub>   | Register hold time of fast input                                             |                   | 1.7         |     | 1.9 |     | 1.9 |      | 1.9 |      | ns |

Figure 17. 100-Pin TQFP Package Pin-Out Diagram

Package outline not drawn to scale.



Figure 18. 100-Pin FineLine BGA Package Pin-Out Diagram



# Figure 21. 208-Pin PQFP Package Pin-Out Diagram

Package outline not drawn to scale.

