# E·XFL

### Intel - EPM7128AETC100-7N Datasheet



Welcome to E-XFL.COM

#### Understanding <u>Embedded - CPLDs (Complex</u> <u>Programmable Logic Devices)</u>

Embedded - CPLDs, or Complex Programmable Logic Devices, are highly versatile digital logic devices used in electronic systems. These programmable components are designed to perform complex logical operations and can be customized for specific applications. Unlike fixedfunction ICs, CPLDs offer the flexibility to reprogram their configuration, making them an ideal choice for various embedded systems. They consist of a set of logic gates and programmable interconnects, allowing designers to implement complex logic circuits without needing custom hardware.

#### Applications of Embedded - CPLDs

#### Details

| Product Status                  | Obsolete                                                     |
|---------------------------------|--------------------------------------------------------------|
| Programmable Type               | In System Programmable                                       |
| Delay Time tpd(1) Max           | 7.5 ns                                                       |
| Voltage Supply - Internal       | 3V ~ 3.6V                                                    |
| Number of Logic Elements/Blocks | 8                                                            |
| Number of Macrocells            | 128                                                          |
| Number of Gates                 | 2500                                                         |
| Number of I/O                   | 84                                                           |
| Operating Temperature           | 0°C ~ 70°C (TA)                                              |
| Mounting Type                   | Surface Mount                                                |
| Package / Case                  | 100-TQFP                                                     |
| Supplier Device Package         | 100-TQFP (14x14)                                             |
| Purchase URL                    | https://www.e-xfl.com/product-detail/intel/epm7128aetc100-7n |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

| Table 1. MAX 7000A Device Features |           |           |           |           |           |  |  |  |  |  |
|------------------------------------|-----------|-----------|-----------|-----------|-----------|--|--|--|--|--|
| Feature                            | EPM7032AE | EPM7064AE | EPM7128AE | EPM7256AE | EPM7512AE |  |  |  |  |  |
| Usable gates                       | 600       | 1,250     | 2,500     | 5,000     | 10,000    |  |  |  |  |  |
| Macrocells                         | 32        | 64        | 128       | 256       | 512       |  |  |  |  |  |
| Logic array blocks                 | 2         | 4         | 8         | 16        | 32        |  |  |  |  |  |
| Maximum user I/O<br>pins           | 36        | 68        | 100       | 164       | 212       |  |  |  |  |  |
| t <sub>PD</sub> (ns)               | 4.5       | 4.5       | 5.0       | 5.5       | 7.5       |  |  |  |  |  |
| t <sub>SU</sub> (ns)               | 2.9       | 2.8       | 3.3       | 3.9       | 5.6       |  |  |  |  |  |
| t <sub>FSU</sub> (ns)              | 2.5       | 2.5       | 2.5       | 2.5       | 3.0       |  |  |  |  |  |
| t <sub>CO1</sub> (ns)              | 3.0       | 3.1       | 3.4       | 3.5       | 4.7       |  |  |  |  |  |
| f <sub>CNT</sub> (MHz)             | 227.3     | 222.2     | 192.3     | 172.4     | 116.3     |  |  |  |  |  |

### ...and More Features

- 4.5-ns pin-to-pin logic delays with counter frequencies of up to 227.3 MHz
- MultiVolt<sup>™</sup> I/O interface enables device core to run at 3.3 V, while I/O pins are compatible with 5.0-V, 3.3-V, and 2.5-V logic levels
- Pin counts ranging from 44 to 256 in a variety of thin quad flat pack (TQFP), plastic quad flat pack (PQFP), ball-grid array (BGA), spacesaving FineLine BGA<sup>™</sup>, and plastic J-lead chip carrier (PLCC) packages
- Supports hot-socketing in MAX 7000AE devices
- Programmable interconnect array (PIA) continuous routing structure for fast, predictable performance
- PCI-compatible
- Bus-friendly architecture, including programmable slew-rate control
- Open-drain output option
- Programmable macrocell registers with individual clear, preset, clock, and clock enable controls
- Programmable power-up states for macrocell registers in MAX 7000AE devices
- Programmable power-saving mode for 50% or greater power reduction in each macrocell
- Configurable expander product-term distribution, allowing up to 32 product terms per macrocell
- Programmable security bit for protection of proprietary designs
- 6 to 10 pin- or logic-driven output enable signals
- Two global clock signals with optional inversion
- Enhanced interconnect resources for improved routability
- Fast input setup times provided by a dedicated path from I/O pin to macrocell registers
- Programmable output slew-rate control
- Programmable ground pins

#### **Expander Product Terms**

Although most logic functions can be implemented with the five product terms available in each macrocell, more complex logic functions require additional product terms. Another macrocell can be used to supply the required logic resources. However, the MAX 7000A architecture also offers both shareable and parallel expander product terms that provide additional product terms directly to any macrocell in the same LAB. These expanders help ensure that logic is synthesized with the fewest possible logic resources to obtain the fastest possible speed.

#### Shareable Expanders

Each LAB has 16 shareable expanders that can be viewed as a pool of uncommitted single product terms (one from each macrocell) with inverted outputs that feed back into the logic array. Each shareable expander can be used and shared by any or all macrocells in the LAB to build complex logic functions. A small delay ( $t_{SEXP}$ ) is incurred when shareable expanders are used. Figure 3 shows how shareable expanders can feed multiple macrocells.



Shareable expanders can be shared by any or all macrocells in an LAB.



#### Figure 4. MAX 7000A Parallel Expanders





#### Programmable Interconnect Array

Logic is routed between LABs on the PIA. This global bus is a programmable path that connects any signal source to any destination on the device. All MAX 7000A dedicated inputs, I/O pins, and macrocell outputs feed the PIA, which makes the signals available throughout the entire device. Only the signals required by each LAB are actually routed from the PIA into the LAB. Figure 5 shows how the PIA signals are routed into the LAB. An EEPROM cell controls one input to a 2-input AND gate, which selects a PIA signal to drive into the LAB.

Figure 5. MAX 7000A PIA Routing



While the routing delays of channel-based routing schemes in masked or FPGAs are cumulative, variable, and path-dependent, the MAX 7000A PIA has a predictable delay. The PIA makes a design's timing performance easy to predict.

#### I/O Control Blocks

The I/O control block allows each I/O pin to be individually configured for input, output, or bidirectional operation. All I/O pins have a tri-state buffer that is individually controlled by one of the global output enable signals or directly connected to ground or  $V_{CC}$ . Figure 6 shows the I/O control block for MAX 7000A devices. The I/O control block has 6 or 10 global output enable signals that are driven by the true or complement of two output enable signals, a subset of the I/O pins, or a subset of the I/O macrocells.

Figure 6. I/O Control Block of MAX 7000A Devices



#### Note:

(1) EPM7032AE, EPM7064AE, EPM7128A, EPM7128AE, EPM7256A, and EPM7256AE devices have six output enable signals. EPM7512AE devices have 10 output enable signals.

When the tri-state buffer control is connected to ground, the output is tri-stated (high impedance) and the I/O pin can be used as a dedicated input. When the tri-state buffer control is connected to  $V_{CC}$ , the output is enabled.

The MAX 7000A architecture provides dual I/O feedback, in which macrocell and pin feedbacks are independent. When an I/O pin is configured as an input, the associated macrocell can be used for buried logic.

### In-System Programmability

MAX 7000A devices can be programmed in-system via an industrystandard 4-pin IEEE Std. 1149.1 (JTAG) interface. ISP offers quick, efficient iterations during design development and debugging cycles. The MAX 7000A architecture internally generates the high programming voltages required to program EEPROM cells, allowing in-system programming with only a single 3.3-V power supply. During in-system programming, the I/O pins are tri-stated and weakly pulled-up to eliminate board conflicts. The pull-up value is nominally 50 k $\Omega$ .

MAX 7000AE devices have an enhanced ISP algorithm for faster programming. These devices also offer an ISP\_Done bit that provides safe operation when in-system programming is interrupted. This ISP\_Done bit, which is the last bit programmed, prevents all I/O pins from driving until the bit is programmed. This feature is only available in EPM7032AE, EPM7064AE, EPM7128AE, EPM7256AE, and EPM7512AE devices.

ISP simplifies the manufacturing flow by allowing devices to be mounted on a PCB with standard pick-and-place equipment before they are programmed. MAX 7000A devices can be programmed by downloading the information via in-circuit testers, embedded processors, the Altera MasterBlaster serial/USB communications cable, ByteBlasterMV parallel port download cable, and BitBlaster serial download cable. Programming the devices after they are placed on the board eliminates lead damage on high-pin-count packages (e.g., QFP packages) due to device handling. MAX 7000A devices can be reprogrammed after a system has already shipped to the field. For example, product upgrades can be performed in the field via software or modem.

In-system programming can be accomplished with either an adaptive or constant algorithm. An adaptive algorithm reads information from the unit and adapts subsequent programming steps to achieve the fastest possible programming time for that unit. A constant algorithm uses a predefined (non-adaptive) programming sequence that does not take advantage of adaptive algorithm programming time improvements. Some in-circuit testers cannot program using an adaptive algorithm. Therefore, a constant algorithm must be used. MAX 7000AE devices can be programmed with either an adaptive or constant (non-adaptive) algorithm. EPM7128A and EPM7256A device can only be programmed with an adaptive algorithm; users programming these two devices on platforms that cannot use an adaptive algorithm should use EPM7128AE and EPM7256AE devices.

The Jam Standard Test and Programming Language (STAPL), JEDEC standard JESD 71, can be used to program MAX 7000A devices with incircuit testers, PCs, or embedded processors.



For more information on using the Jam STAPL language, see *Application Note 88* (Using the Jam Language for ISP & ICR via an Embedded Processor) and *Application Note 122* (Using Jam STAPL for ISP & ICR via an Embedded *Processor*).

ISP circuitry in MAX 7000AE devices is compliant with the IEEE Std. 1532 specification. The IEEE Std. 1532 is a standard developed to allow concurrent ISP between multiple PLD vendors.

#### **Programming Sequence**

During in-system programming, instructions, addresses, and data are shifted into the MAX 7000A device through the TDI input pin. Data is shifted out through the TDO output pin and compared against the expected data.

Programming a pattern into the device requires the following six ISP stages. A stand-alone verification of a programmed pattern involves only stages 1, 2, 5, and 6.

- 1. *Enter ISP*. The enter ISP stage ensures that the I/O pins transition smoothly from user mode to ISP mode. The enter ISP stage requires 1 ms.
- 2. *Check ID*. Before any program or verify process, the silicon ID is checked. The time required to read this silicon ID is relatively small compared to the overall programming time.
- 3. *Bulk Erase*. Erasing the device in-system involves shifting in the instructions to erase the device and applying one erase pulse of 100 ms.
- 4. *Program*. Programming the device in-system involves shifting in the address and data and then applying the programming pulse to program the EEPROM cells. This process is repeated for each EEPROM address.
- 5. *Verify.* Verifying an Altera device in-system involves shifting in addresses, applying the read pulse to verify the EEPROM cells, and shifting out the data for comparison. This process is repeated for each EEPROM address.
- 6. *Exit ISP*. An exit ISP stage ensures that the I/O pins transition smoothly from ISP mode to user mode. The exit ISP stage requires 1 ms.

| Table 7. MAX 7000A Stand-Alone Verification Times for Different Test Clock Frequencies |        |                  |       |       |         |         |         |        |   |  |
|----------------------------------------------------------------------------------------|--------|------------------|-------|-------|---------|---------|---------|--------|---|--|
| Device                                                                                 |        | f <sub>TCK</sub> |       |       |         |         |         |        |   |  |
|                                                                                        | 10 MHz | 5 MHz            | 2 MHz | 1 MHz | 500 kHz | 200 kHz | 100 kHz | 50 kHz |   |  |
| EPM7032AE                                                                              | 0.00   | 0.01             | 0.01  | 0.02  | 0.04    | 0.09    | 0.18    | 0.36   | S |  |
| EPM7064AE                                                                              | 0.01   | 0.01             | 0.02  | 0.04  | 0.07    | 0.18    | 0.35    | 0.70   | S |  |
| EPM7128AE                                                                              | 0.01   | 0.02             | 0.04  | 0.07  | 0.14    | 0.34    | 0.68    | 1.36   | S |  |
| EPM7256AE                                                                              | 0.02   | 0.03             | 0.08  | 0.15  | 0.30    | 0.75    | 1.49    | 2.98   | S |  |
| EPM7512AE                                                                              | 0.03   | 0.06             | 0.15  | 0.30  | 0.60    | 1.49    | 2.97    | 5.94   | S |  |
| EPM7128A (1)                                                                           | 0.08   | 0.14             | 0.29  | 0.56  | 1.09    | 2.67    | 5.31    | 10.59  | S |  |
| EPM7256A (1)                                                                           | 0.13   | 0.24             | 0.54  | 1.06  | 2.08    | 5.15    | 10.27   | 20.51  | s |  |

#### Note to tables:

(1) EPM7128A and EPM7256A devices can only be programmed with an adaptive algorithm; users programming these two devices on platforms that cannot use an adaptive algorithm should use EPM7128AE and EPM7256AE devices.

### Programming with External Hardware

MAX 7000A devices can be programmed on Windows-based PCs with an Altera Logic Programmer card, the MPU, and the appropriate device adapter. The MPU performs continuity checks to ensure adequate electrical contact between the adapter and the device.



For more information, see the Altera Programming Hardware Data Sheet.

The Altera software can use text- or waveform-format test vectors created with the Altera Text Editor or Waveform Editor to test the programmed device. For added design verification, designers can perform functional testing to compare the functional device behavior with the results of simulation.

Data I/O, BP Microsystems, and other programming hardware manufacturers provide programming support for Altera devices.



For more information, see *Programming Hardware Manufacturers*.

### IEEE Std. 1149.1 (JTAG) **Boundary-Scan** Support

MAX 7000A devices include the JTAG BST circuitry defined by IEEE Std. 1149.1. Table 8 describes the JTAG instructions supported by MAX 7000A devices. The pin-out tables, available from the Altera web site (http://www.altera.com), show the location of the JTAG control pins for each device. If the JTAG interface is not required, the JTAG pins are available as user I/O pins.

| TADIE 6. MAX TUUUA | TAULE U. IIIMA TUUUM JIMU IIISIIULIIUIIS                                                                                                                                                                                                             |  |  |  |  |  |  |  |  |
|--------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--|--|--|
| JTAG Instruction   | Description                                                                                                                                                                                                                                          |  |  |  |  |  |  |  |  |
| SAMPLE/PRELOAD     | Allows a snapshot of signals at the device pins to be captured and examined during normal device operation, and permits an initial data pattern output at the device pins                                                                            |  |  |  |  |  |  |  |  |
| EXTEST             | Allows the external circuitry and board-level interconnections to be tested by forcing a test pattern at the output pins and capturing test results at the input pins                                                                                |  |  |  |  |  |  |  |  |
| BYPASS             | Places the 1-bit bypass register between the TDI and TDO pins, which allows the BST data to pass synchronously through a selected device to adjacent devices during normal device operation                                                          |  |  |  |  |  |  |  |  |
| IDCODE             | Selects the IDCODE register and places it between the TDI and TDO pins, allowing the IDCODE to be serially shifted out of TDO                                                                                                                        |  |  |  |  |  |  |  |  |
| USERCODE           | Selects the 32-bit USERCODE register and places it between the TDI and TDO pins, allowing the USERCODE value to be shifted out of TDO. The USERCODE instruction is available for MAX 7000AE devices only                                             |  |  |  |  |  |  |  |  |
| UESCODE            | These instructions select the user electronic signature (UESCODE) and allow the UESCODE to be shifted out of TDO. UESCODE instructions are available for EPM7128A and EPM7256A devices only.                                                         |  |  |  |  |  |  |  |  |
| ISP Instructions   | These instructions are used when programming MAX 7000A devices via the JTAG ports with the MasterBlaster, ByteBlasterMV, or BitBlaster download cable, or using a Jam STAPL File, JBC File, or SVF File via an embedded processor or test equipment. |  |  |  |  |  |  |  |  |

## Table 8. MAX 7000A JTAG Instructions

Figure 8 shows timing information for the JTAG signals.



Figure 8. MAX 7000A JTAG Waveforms

Table 11 shows the JTAG timing parameters and values for MAX 7000A devices.

| Table 11. JTAG Timing Parameters & Values for MAX 7000A Devices Note (1) |                                                |     |     |      |  |  |  |  |  |
|--------------------------------------------------------------------------|------------------------------------------------|-----|-----|------|--|--|--|--|--|
| Symbol                                                                   | Parameter                                      | Min | Max | Unit |  |  |  |  |  |
| t <sub>JCP</sub>                                                         | TCK clock period                               | 100 |     | ns   |  |  |  |  |  |
| t <sub>JCH</sub>                                                         | TCK clock high time                            | 50  |     | ns   |  |  |  |  |  |
| t <sub>JCL</sub>                                                         | TCK clock low time                             | 50  |     | ns   |  |  |  |  |  |
| t <sub>JPSU</sub>                                                        | JTAG port setup time                           | 20  |     | ns   |  |  |  |  |  |
| t <sub>JPH</sub>                                                         | JTAG port hold time                            | 45  |     | ns   |  |  |  |  |  |
| t <sub>JPCO</sub>                                                        | JTAG port clock to output                      |     | 25  | ns   |  |  |  |  |  |
| t <sub>JPZX</sub>                                                        | JTAG port high impedance to valid output       |     | 25  | ns   |  |  |  |  |  |
| t <sub>JPXZ</sub>                                                        | JTAG port valid output to high impedance       |     | 25  | ns   |  |  |  |  |  |
| t <sub>JSSU</sub>                                                        | Capture register setup time                    | 20  |     | ns   |  |  |  |  |  |
| t <sub>JSH</sub>                                                         | Capture register hold time                     | 45  |     | ns   |  |  |  |  |  |
| t <sub>JSCO</sub>                                                        | Update register clock to output                |     | 25  | ns   |  |  |  |  |  |
| t <sub>JSZX</sub>                                                        | Update register high impedance to valid output |     | 25  | ns   |  |  |  |  |  |
| t <sub>JSXZ</sub>                                                        | Update register valid output to high impedance |     | 25  | ns   |  |  |  |  |  |

Note:

(1) Timing parameters shown in this table apply for all specified VCCIO levels.

VCC

To Test

System

C1 (includes jig

Ŧ

capacitance)

#### Figure 9. MAX 7000A AC Test Conditions

Power supply transients can affect AC measurements. Simultaneous transitions of multiple outputs should be avoided for accurate measurement. Threshold tests 703 Ω [521 Ω] *≶* must not be performed under AC conditions. Large-amplitude, fast-ground-Device Output current transients normally occur as the device outputs discharge the load capacitances. When these transients flow through the parasitic inductance between 586 Ω [481 Ω] *≥* the device ground pin and the test system ground, significant reductions in Device input observable noise immunity can result. rise and fall Numbers in brackets are for 2.5-V times < 2 ns outputs. Numbers without brackets are for 3.3-V outputs.

### Operating Conditions

Tables 13 through 16 provide information on absolute maximum ratings, recommended operating conditions, operating conditions, and capacitance for MAX 7000A devices.

| Table 13. MAX 7000A Device Absolute Maximum Ratings   Note (1) |                            |                                                        |      |      |      |  |  |  |  |  |
|----------------------------------------------------------------|----------------------------|--------------------------------------------------------|------|------|------|--|--|--|--|--|
| Symbol                                                         | Parameter                  | Conditions                                             | Min  | Max  | Unit |  |  |  |  |  |
| V <sub>CC</sub>                                                | Supply voltage             | With respect to ground (2)                             | -0.5 | 4.6  | V    |  |  |  |  |  |
| VI                                                             | DC input voltage           |                                                        | -2.0 | 5.75 | V    |  |  |  |  |  |
| I <sub>OUT</sub>                                               | DC output current, per pin |                                                        | -25  | 25   | mA   |  |  |  |  |  |
| T <sub>STG</sub>                                               | Storage temperature        | No bias                                                | -65  | 150  | °C   |  |  |  |  |  |
| T <sub>A</sub>                                                 | Ambient temperature        | Under bias                                             | -65  | 135  | °C   |  |  |  |  |  |
| TJ                                                             | Junction temperature       | BGA, FineLine BGA, PQFP, and TQFP packages, under bias |      | 135  | °C   |  |  |  |  |  |

#### MAX 7000A Programmable Logic Device Data Sheet

#### Notes to tables:

- (1) See the Operating Requirements for Altera Devices Data Sheet.
- (2) Minimum DC input voltage is -0.5 V. During transitions, the inputs may undershoot to -2.0 V for input currents less than 100 mA and periods shorter than 20 ns.
- (3) For EPM7128A and EPM7256A devices only, V<sub>CC</sub> must rise monotonically.
- (4) In MAX 7000AE devices, all pins, including dedicated inputs, I/O pins, and JTAG pins, may be driven before V<sub>CCINT</sub> and V<sub>CCIO</sub> are powered.
- (5) These devices support in-system programming for -40° to 100° C. For in-system programming support between -40° and 0° C, contact Altera Applications.
- (6) These values are specified under the recommended operating conditions shown in Table 14 on page 28.
- (7) The parameter is measured with 50% of the outputs each sourcing the specified current. The I<sub>OH</sub> parameter refers to high-level TTL or CMOS output current.
- (8) The parameter is measured with 50% of the outputs each sinking the specified current. The I<sub>OL</sub> parameter refers to low-level TTL or CMOS output current.
- (9) This value is specified for normal device operation. For MAX 7000AE devices, the maximum leakage current during power-up is  $\pm 300 \ \mu$ A. For EPM7128A and EPM7256A devices, leakage current during power-up is not specified.
- (10) For EPM7128A and EPM7256A devices, this pull-up exists while a device is programmed in-system.
- (11) For MAX 7000AE devices, this pull-up exists while devices are programmed in-system and in unprogrammed devices during power-up.
- (12) Capacitance is measured at 25 °C and is sample-tested only. The OE1 pin (high-voltage pin during programming) has a maximum capacitance of 20 pF.
- (13) The POR time for MAX 7000AE devices (except MAX 7128A and MAX 7256A devices) does not exceed 100 μs. The sufficient V<sub>CCINT</sub> voltage level for POR is 3.0 V. The device is fully initialized within the POR time after V<sub>CCINT</sub> reaches the sufficient POR voltage level.

Figure 11. MAX 7000A Timing Model



The timing characteristics of any signal path can be derived from the timing model and parameters of a particular device. External timing parameters, which represent pin-to-pin timing delays, can be calculated as the sum of internal parameters. Figure 12 shows the timing relationship between internal and external delay parameters.



See *Application Note 94 (Understanding MAX 7000 Timing)* for more information.

| Symbol            | Parameter                                                                                   | Conditions        |     | Speed Grade |     |     | Unit |      |    |
|-------------------|---------------------------------------------------------------------------------------------|-------------------|-----|-------------|-----|-----|------|------|----|
|                   |                                                                                             |                   | -   | 4           | -   | 7   |      | 10   |    |
|                   |                                                                                             |                   | Min | Max         | Min | Max | Min  | Max  |    |
| t <sub>IN</sub>   | Input pad and buffer delay                                                                  |                   |     | 0.7         |     | 1.2 |      | 1.5  | ns |
| t <sub>IO</sub>   | I/O input pad and buffer delay                                                              |                   |     | 0.7         |     | 1.2 |      | 1.5  | ns |
| t <sub>FIN</sub>  | Fast input delay                                                                            |                   |     | 2.3         |     | 2.8 |      | 3.4  | ns |
| t <sub>SEXP</sub> | Shared expander delay                                                                       |                   |     | 1.9         |     | 3.1 |      | 4.0  | ns |
| t <sub>PEXP</sub> | Parallel expander delay                                                                     |                   |     | 0.5         |     | 0.8 |      | 1.0  | ns |
| t <sub>LAD</sub>  | Logic array delay                                                                           |                   |     | 1.5         |     | 2.5 |      | 3.3  | ns |
| t <sub>LAC</sub>  | Logic control array delay                                                                   |                   |     | 0.6         |     | 1.0 |      | 1.2  | ns |
| t <sub>IOE</sub>  | Internal output enable delay                                                                |                   |     | 0.0         |     | 0.0 |      | 0.0  | ns |
| t <sub>OD1</sub>  | Output buffer and pad<br>delay, slow slew rate = off<br>$V_{CCIO} = 3.3 V$                  | C1 = 35 pF        |     | 0.8         |     | 1.3 |      | 1.8  | ns |
| t <sub>OD2</sub>  | Output buffer and pad delay, slow slew rate = off $V_{CCIO} = 2.5 V$                        | C1 = 35 pF<br>(5) |     | 1.3         |     | 1.8 |      | 2.3  | ns |
| t <sub>OD3</sub>  | Output buffer and pad<br>delay, slow slew rate = on<br>$V_{CCIO} = 2.5 V \text{ or } 3.3 V$ | C1 = 35 pF        |     | 5.8         |     | 6.3 |      | 6.8  | ns |
| t <sub>ZX1</sub>  | Output buffer enable delay,<br>slow slew rate = off<br>$V_{CCIO} = 3.3 V$                   | C1 = 35 pF        |     | 4.0         |     | 4.0 |      | 5.0  | ns |
| t <sub>ZX2</sub>  | Output buffer enable delay,<br>slow slew rate = off<br>$V_{CCIO} = 2.5 V$                   | C1 = 35 pF<br>(5) |     | 4.5         |     | 4.5 |      | 5.5  | ns |
| t <sub>ZX3</sub>  | Output buffer enable delay,<br>slow slew rate = on<br>$V_{CCIO} = 3.3 V$                    | C1 = 35 pF        |     | 9.0         |     | 9.0 |      | 10.0 | ns |
| t <sub>XZ</sub>   | Output buffer disable delay                                                                 | C1 = 5 pF         |     | 4.0         |     | 4.0 |      | 5.0  | ns |
| t <sub>SU</sub>   | Register setup time                                                                         |                   | 1.3 |             | 2.0 |     | 2.8  |      | ns |
| t <sub>H</sub>    | Register hold time                                                                          |                   | 0.6 |             | 1.0 |     | 1.3  |      | ns |
| t <sub>FSU</sub>  | Register setup time of fast input                                                           |                   | 1.0 |             | 1.5 |     | 1.5  |      | ns |
| t <sub>FH</sub>   | Register hold time of fast input                                                            |                   | 1.5 |             | 1.5 |     | 1.5  |      | ns |
| t <sub>RD</sub>   | Register delay                                                                              |                   |     | 0.7         |     | 1.2 |      | 1.5  | ns |
| t <sub>COMB</sub> | Combinatorial delay                                                                         |                   |     | 0.6         |     | 1.0 |      | 1.3  | ns |

| Table 21. EPM7128AE External Timing Parameters Note (1) |                                          |                   |             |     |       |     |      |      |      |  |
|---------------------------------------------------------|------------------------------------------|-------------------|-------------|-----|-------|-----|------|------|------|--|
| Symbol                                                  | Parameter                                | Conditions        | Speed Grade |     |       |     |      |      | Unit |  |
|                                                         |                                          |                   | -;          | 5   | -     | 7   | -1   | 0    |      |  |
|                                                         |                                          |                   | Min         | Max | Min   | Max | Min  | Max  |      |  |
| t <sub>PD1</sub>                                        | Input to non-<br>registered output       | C1 = 35 pF<br>(2) |             | 5.0 |       | 7.5 |      | 10   | ns   |  |
| t <sub>PD2</sub>                                        | I/O input to non-<br>registered output   | C1 = 35 pF<br>(2) |             | 5.0 |       | 7.5 |      | 10   | ns   |  |
| t <sub>SU</sub>                                         | Global clock setup time                  | (2)               | 3.3         |     | 4.9   |     | 6.6  |      | ns   |  |
| t <sub>H</sub>                                          | Global clock hold time                   | (2)               | 0.0         |     | 0.0   |     | 0.0  |      | ns   |  |
| t <sub>FSU</sub>                                        | Global clock setup<br>time of fast input |                   | 2.5         |     | 3.0   |     | 3.0  |      | ns   |  |
| t <sub>FH</sub>                                         | Global clock hold time of fast input     |                   | 0.0         |     | 0.0   |     | 0.0  |      | ns   |  |
| t <sub>CO1</sub>                                        | Global clock to output delay             | C1 = 35 pF        | 1.0         | 3.4 | 1.0   | 5.0 | 1.0  | 6.6  | ns   |  |
| t <sub>CH</sub>                                         | Global clock high time                   |                   | 2.0         |     | 3.0   |     | 4.0  |      | ns   |  |
| t <sub>CL</sub>                                         | Global clock low time                    |                   | 2.0         |     | 3.0   |     | 4.0  |      | ns   |  |
| t <sub>ASU</sub>                                        | Array clock setup time                   | (2)               | 1.8         |     | 2.8   |     | 3.8  |      | ns   |  |
| t <sub>AH</sub>                                         | Array clock hold time                    | (2)               | 0.2         |     | 0.3   |     | 0.4  |      | ns   |  |
| t <sub>ACO1</sub>                                       | Array clock to output delay              | C1 = 35 pF<br>(2) | 1.0         | 4.9 | 1.0   | 7.1 | 1.0  | 9.4  | ns   |  |
| t <sub>ACH</sub>                                        | Array clock high time                    |                   | 2.0         |     | 3.0   |     | 4.0  |      | ns   |  |
| t <sub>ACL</sub>                                        | Array clock low time                     |                   | 2.0         |     | 3.0   |     | 4.0  |      | ns   |  |
| t <sub>CPPW</sub>                                       | Minimum pulse width for clear and preset | (3)               | 2.0         |     | 3.0   |     | 4.0  |      | ns   |  |
| t <sub>CNT</sub>                                        | Minimum global clock period              | (2)               |             | 5.2 |       | 7.7 |      | 10.2 | ns   |  |
| f <sub>CNT</sub>                                        | Maximum internal global clock frequency  | (2), (4)          | 192.3       |     | 129.9 |     | 98.0 |      | MHz  |  |
| t <sub>acnt</sub>                                       | Minimum array clock<br>period            | (2)               |             | 5.2 |       | 7.7 |      | 10.2 | ns   |  |
| f <sub>acnt</sub>                                       | Maximum internal array clock frequency   | (2), (4)          | 192.3       |     | 129.9 |     | 98.0 |      | MHz  |  |

| Table 25. EPM7512AE External Timing Parameters Note (1) |                                          |                                   |             |     |      |      |             |      |     |  |  |  |  |  |
|---------------------------------------------------------|------------------------------------------|-----------------------------------|-------------|-----|------|------|-------------|------|-----|--|--|--|--|--|
| Symbol                                                  | Parameter                                | Conditions                        | Speed Grade |     |      |      | Speed Grade |      |     |  |  |  |  |  |
|                                                         |                                          |                                   | -           | 7   | -    | 10   | -1          | 2    |     |  |  |  |  |  |
|                                                         |                                          |                                   | Min         | Max | Min  | Max  | Min         | Max  |     |  |  |  |  |  |
| t <sub>PD1</sub>                                        | Input to non-<br>registered output       | C1 = 35 pF<br>(2)                 |             | 7.5 |      | 10.0 |             | 12.0 | ns  |  |  |  |  |  |
| t <sub>PD2</sub>                                        | I/O input to non-<br>registered output   | C1 = 35 pF<br><i>(</i> 2 <i>)</i> |             | 7.5 |      | 10.0 |             | 12.0 | ns  |  |  |  |  |  |
| t <sub>SU</sub>                                         | Global clock setup<br>time               | (2)                               | 5.6         |     | 7.6  |      | 9.1         |      | ns  |  |  |  |  |  |
| t <sub>H</sub>                                          | Global clock hold time                   | (2)                               | 0.0         |     | 0.0  |      | 0.0         |      | ns  |  |  |  |  |  |
| t <sub>FSU</sub>                                        | Global clock setup<br>time of fast input |                                   | 3.0         |     | 3.0  |      | 3.0         |      | ns  |  |  |  |  |  |
| t <sub>FH</sub>                                         | Global clock hold time<br>of fast input  |                                   | 0.0         |     | 0.0  |      | 0.0         |      | ns  |  |  |  |  |  |
| t <sub>CO1</sub>                                        | Global clock to output delay             | C1 = 35 pF                        | 1.0         | 4.7 | 1.0  | 6.3  | 1.0         | 7.5  | ns  |  |  |  |  |  |
| t <sub>CH</sub>                                         | Global clock high time                   |                                   | 3.0         |     | 4.0  |      | 5.0         |      | ns  |  |  |  |  |  |
| t <sub>CL</sub>                                         | Global clock low time                    |                                   | 3.0         |     | 4.0  |      | 5.0         |      | ns  |  |  |  |  |  |
| t <sub>ASU</sub>                                        | Array clock setup time                   | (2)                               | 2.5         |     | 3.5  |      | 4.1         |      | ns  |  |  |  |  |  |
| t <sub>AH</sub>                                         | Array clock hold time                    | (2)                               | 0.2         |     | 0.3  |      | 0.4         |      | ns  |  |  |  |  |  |
| t <sub>ACO1</sub>                                       | Array clock to output delay              | C1 = 35 pF<br>(2)                 | 1.0         | 7.8 | 1.0  | 10.4 | 1.0         | 12.5 | ns  |  |  |  |  |  |
| t <sub>ACH</sub>                                        | Array clock high time                    |                                   | 3.0         |     | 4.0  |      | 5.0         |      | ns  |  |  |  |  |  |
| t <sub>ACL</sub>                                        | Array clock low time                     |                                   | 3.0         |     | 4.0  |      | 5.0         |      | ns  |  |  |  |  |  |
| t <sub>CPPW</sub>                                       | Minimum pulse width for clear and preset | (3)                               | 3.0         |     | 4.0  |      | 5.0         |      | ns  |  |  |  |  |  |
| t <sub>CNT</sub>                                        | Minimum global clock<br>period           | (2)                               |             | 8.6 |      | 11.5 |             | 13.9 | ns  |  |  |  |  |  |
| f <sub>CNT</sub>                                        | Maximum internal global clock frequency  | (2), (4)                          | 116.3       |     | 87.0 |      | 71.9        |      | MHz |  |  |  |  |  |
| t <sub>acnt</sub>                                       | Minimum array clock period               | (2)                               |             | 8.6 |      | 11.5 |             | 13.9 | ns  |  |  |  |  |  |
| facnt                                                   | Maximum internal array clock frequency   | (2), (4)                          | 116.3       |     | 87.0 |      | 71.9        |      | MHz |  |  |  |  |  |

E

| Table 26. EPM7512AE Internal Timing Parameters (Part 2 of 2)   Note (1) |                      |            |             |     |     |        |     |     |      |  |
|-------------------------------------------------------------------------|----------------------|------------|-------------|-----|-----|--------|-----|-----|------|--|
| Symbol                                                                  | Parameter            | Conditions | Speed Grade |     |     |        |     |     | Unit |  |
|                                                                         |                      |            | -           | -7  |     | -7 -10 |     | -   | 12   |  |
|                                                                         |                      |            | Min         | Max | Min | Max    | Min | Max |      |  |
| t <sub>IC</sub>                                                         | Array clock delay    |            |             | 1.8 |     | 2.3    |     | 2.9 | ns   |  |
| t <sub>EN</sub>                                                         | Register enable time |            |             | 1.0 |     | 1.3    |     | 1.7 | ns   |  |
| t <sub>GLOB</sub>                                                       | Global control delay |            |             | 1.7 |     | 2.2    |     | 2.7 | ns   |  |
| t <sub>PRE</sub>                                                        | Register preset time |            |             | 1.0 |     | 1.4    |     | 1.7 | ns   |  |
| t <sub>CLR</sub>                                                        | Register clear time  |            |             | 1.0 |     | 1.4    |     | 1.7 | ns   |  |
| t <sub>PIA</sub>                                                        | PIA delay            | (2)        |             | 3.0 |     | 4.0    |     | 4.8 | ns   |  |
| t <sub>LPA</sub>                                                        | Low-power adder      | (6)        |             | 4.5 |     | 5.0    |     | 5.0 | ns   |  |



#### Figure 13. I<sub>CC</sub> vs. Frequency for MAX 7000A Devices (Part 2 of 2)

### Device Pin-Outs

See the Altera web site (http://www.altera.com) or the *Altera Digital Library* for pin-out information.

Figures 14 through 23 show the package pin-out diagrams for MAX 7000A devices.

#### Figure 14. 44-Pin PLCC/TQFP Package Pin-Out Diagram

Package outlines not drawn to scale.



Altera Corporation

#### Figure 19. 144-Pin TQFP Package Pin-Out Diagram

Package outline not drawn to scale.



Figure 20. 169-Pin Ultra FineLine BGA Package Pin-Out Diagram

Package outline not drawn to scale.



#### Figure 21. 208-Pin PQFP Package Pin-Out Diagram

Package outline not drawn to scale.

