# E·XFL

# Intel - EPM7128AETI144-7 Datasheet



Welcome to E-XFL.COM

### Understanding <u>Embedded - CPLDs (Complex</u> <u>Programmable Logic Devices)</u>

Embedded - CPLDs, or Complex Programmable Logic Devices, are highly versatile digital logic devices used in electronic systems. These programmable components are designed to perform complex logical operations and can be customized for specific applications. Unlike fixedfunction ICs, CPLDs offer the flexibility to reprogram their configuration, making them an ideal choice for various embedded systems. They consist of a set of logic gates and programmable interconnects, allowing designers to implement complex logic circuits without needing custom hardware.

#### **Applications of Embedded - CPLDs**

## Details

| Product Status                  | Obsolete                                                    |
|---------------------------------|-------------------------------------------------------------|
| Programmable Type               | In System Programmable                                      |
| Delay Time tpd(1) Max           | 7.5 ns                                                      |
| Voltage Supply - Internal       | 3V ~ 3.6V                                                   |
| Number of Logic Elements/Blocks | 8                                                           |
| Number of Macrocells            | 128                                                         |
| Number of Gates                 | 2500                                                        |
| Number of I/O                   | 100                                                         |
| Operating Temperature           | -40°C ~ 85°C (TA)                                           |
| Mounting Type                   | Surface Mount                                               |
| Package / Case                  | 144-LQFP                                                    |
| Supplier Device Package         | 144-TQFP (20x20)                                            |
| Purchase URL                    | https://www.e-xfl.com/product-detail/intel/epm7128aeti144-7 |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

# Functional Description

The MAX 7000A architecture includes the following elements:

- Logic array blocks (LABs)
- Macrocells
- Expander product terms (shareable and parallel)
- Programmable interconnect array
- I/O control blocks

The MAX 7000A architecture includes four dedicated inputs that can be used as general-purpose inputs or as high-speed, global control signals (clock, clear, and two output enable signals) for each macrocell and I/O pin. Figure 1 shows the architecture of MAX 7000A devices.

### Macrocells

MAX 7000A macrocells can be individually configured for either sequential or combinatorial logic operation. The macrocells consist of three functional blocks: the logic array, the product-term select matrix, and the programmable register. Figure 2 shows a MAX 7000A macrocell.



Combinatorial logic is implemented in the logic array, which provides five product terms per macrocell. The product-term select matrix allocates these product terms for use as either primary logic inputs (to the OR and XOR gates) to implement combinatorial functions, or as secondary inputs to the macrocell's register preset, clock, and clock enable control functions.

Two kinds of expander product terms ("expanders") are available to supplement macrocell logic resources:

- Shareable expanders, which are inverted product terms that are fed back into the logic array
- Parallel expanders, which are product terms borrowed from adjacent macrocells

The Altera development system automatically optimizes product-term allocation according to the logic requirements of the design.

For registered functions, each macrocell flipflop can be individually programmed to implement D, T, JK, or SR operation with programmable clock control. The flipflop can be bypassed for combinatorial operation. During design entry, the designer specifies the desired flipflop type; the Altera software then selects the most efficient flipflop operation for each registered function to optimize resource utilization.

Each programmable register can be clocked in three different modes:

- Global clock signal. This mode achieves the fastest clock-to-output performance.
- Global clock signal enabled by an active-high clock enable. A clock enable is generated by a product term. This mode provides an enable on each flipflop while still achieving the fast clock-to-output performance of the global clock.
- Array clock implemented with a product term. In this mode, the flipflop can be clocked by signals from buried macrocells or I/O pins.

Two global clock signals are available in MAX 7000A devices. As shown in Figure 1, these global clock signals can be the true or the complement of either of the global clock pins, GCLK1 or GCLK2.

Each register also supports asynchronous preset and clear functions. As shown in Figure 2, the product-term select matrix allocates product terms to control these operations. Although the product-term-driven preset and clear from the register are active high, active-low control can be obtained by inverting the signal within the logic array. In addition, each register clear function can be individually driven by the active-low dedicated global clear pin (GCLRn). Upon power-up, each register in a MAX 7000AE device may be set to either a high or low state. This power-up state is specified at design entry. Upon power-up, each register in EPM7128A and EPM7256A devices are set to a low state.

All MAX 7000A I/O pins have a fast input path to a macrocell register. This dedicated path allows a signal to bypass the PIA and combinatorial logic and be clocked to an input D flipflop with an extremely fast (as low as 2.5 ns) input setup time.

# In-System Programmability

MAX 7000A devices can be programmed in-system via an industrystandard 4-pin IEEE Std. 1149.1 (JTAG) interface. ISP offers quick, efficient iterations during design development and debugging cycles. The MAX 7000A architecture internally generates the high programming voltages required to program EEPROM cells, allowing in-system programming with only a single 3.3-V power supply. During in-system programming, the I/O pins are tri-stated and weakly pulled-up to eliminate board conflicts. The pull-up value is nominally 50 k $\Omega$ .

MAX 7000AE devices have an enhanced ISP algorithm for faster programming. These devices also offer an ISP\_Done bit that provides safe operation when in-system programming is interrupted. This ISP\_Done bit, which is the last bit programmed, prevents all I/O pins from driving until the bit is programmed. This feature is only available in EPM7032AE, EPM7064AE, EPM7128AE, EPM7256AE, and EPM7512AE devices.

ISP simplifies the manufacturing flow by allowing devices to be mounted on a PCB with standard pick-and-place equipment before they are programmed. MAX 7000A devices can be programmed by downloading the information via in-circuit testers, embedded processors, the Altera MasterBlaster serial/USB communications cable, ByteBlasterMV parallel port download cable, and BitBlaster serial download cable. Programming the devices after they are placed on the board eliminates lead damage on high-pin-count packages (e.g., QFP packages) due to device handling. MAX 7000A devices can be reprogrammed after a system has already shipped to the field. For example, product upgrades can be performed in the field via software or modem.

In-system programming can be accomplished with either an adaptive or constant algorithm. An adaptive algorithm reads information from the unit and adapts subsequent programming steps to achieve the fastest possible programming time for that unit. A constant algorithm uses a predefined (non-adaptive) programming sequence that does not take advantage of adaptive algorithm programming time improvements. Some in-circuit testers cannot program using an adaptive algorithm. Therefore, a constant algorithm must be used. MAX 7000AE devices can be programmed with either an adaptive or constant (non-adaptive) algorithm. EPM7128A and EPM7256A device can only be programmed with an adaptive algorithm; users programming these two devices on platforms that cannot use an adaptive algorithm should use EPM7128AE and EPM7256AE devices.

The Jam Standard Test and Programming Language (STAPL), JEDEC standard JESD 71, can be used to program MAX 7000A devices with incircuit testers, PCs, or embedded processors.

## **Programming Times**

The time required to implement each of the six programming stages can be broken into the following two elements:

- A pulse time to erase, program, or read the EEPROM cells.
- A shifting time based on the test clock (TCK) frequency and the number of TCK cycles to shift instructions, address, and data into the device.

By combining the pulse and shift times for each of the programming stages, the program or verify time can be derived as a function of the TCK frequency, the number of devices, and specific target device(s). Because different ISP-capable devices have a different number of EEPROM cells, both the total fixed and total variable times are unique for a single device.

## Programming a Single MAX 7000A Device

The time required to program a single MAX 7000A device in-system can be calculated from the following formula:

| $t_{PROG} = t_{PPULSE} +$   | Cycle <sub>PTCK</sub><br>f <sub>TCK</sub>                               |
|-----------------------------|-------------------------------------------------------------------------|
| where: $t_{PROG}$           | = Programming time                                                      |
| t <sub>PPULSE</sub>         | = Sum of the fixed times to erase, program, and verify the EEPROM cells |
| <i>Cycle<sub>PTCK</sub></i> | = Number of TCK cycles to program a device                              |
| f <sub>TCK</sub>            | = TCK frequency                                                         |

The ISP times for a stand-alone verification of a single MAX 7000A device can be calculated from the following formula:

| $t_{VER} = t_{VPULSE} + \frac{C_1}{2}$             | f <sub>TCK</sub>                                                                                                                              |
|----------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------|
| where: $t_{VER}$<br>$t_{VPULSE}$<br>$Cycle_{VTCK}$ | <ul><li>= Verify time</li><li>= Sum of the fixed times to verify the EEPROM cells</li><li>= Number of TCK cycles to verify a device</li></ul> |

The programming times described in Tables 5 through 7 are associated with the worst-case method using the enhanced ISP algorithm.

| Table 5. MAX 7000A t <sub>PULSE</sub> & Cycle <sub>TCK</sub> Values |                                     |                       |                         |                       |  |  |  |  |  |  |  |
|---------------------------------------------------------------------|-------------------------------------|-----------------------|-------------------------|-----------------------|--|--|--|--|--|--|--|
| Device                                                              | Programming Stand-Alone Verificatio |                       |                         |                       |  |  |  |  |  |  |  |
|                                                                     | <i>t<sub>PPULSE</sub></i> (s)       | Cycle <sub>PTCK</sub> | t <sub>VPULSE</sub> (s) | Cycle <sub>VTCK</sub> |  |  |  |  |  |  |  |
| EPM7032AE                                                           | 2.00                                | 55,000                | 0.002                   | 18,000                |  |  |  |  |  |  |  |
| EPM7064AE                                                           | 2.00                                | 105,000               | 0.002                   | 35,000                |  |  |  |  |  |  |  |
| EPM7128AE                                                           | 2.00                                | 205,000               | 0.002                   | 68,000                |  |  |  |  |  |  |  |
| EPM7256AE                                                           | 2.00                                | 447,000               | 0.002                   | 149,000               |  |  |  |  |  |  |  |
| EPM7512AE                                                           | 2.00                                | 890,000               | 0.002                   | 297,000               |  |  |  |  |  |  |  |
| EPM7128A (1)                                                        | 5.11                                | 832,000               | 0.03                    | 528,000               |  |  |  |  |  |  |  |
| EPM7256A (1)                                                        | 6.43                                | 1,603,000             | 0.03                    | 1,024,000             |  |  |  |  |  |  |  |

Tables 6 and 7 show the in-system programming and stand alone verification times for several common test clock frequencies.

| Table 6. MAX 7000A In-System Programming Times for Different Test Clock Frequencies |                  |       |       |       |         |         |         |        |   |  |  |
|-------------------------------------------------------------------------------------|------------------|-------|-------|-------|---------|---------|---------|--------|---|--|--|
| Device                                                                              | f <sub>TCK</sub> |       |       |       |         |         |         |        |   |  |  |
|                                                                                     | 10 MHz           | 5 MHz | 2 MHz | 1 MHz | 500 kHz | 200 kHz | 100 kHz | 50 kHz |   |  |  |
| EPM7032AE                                                                           | 2.01             | 2.01  | 2.03  | 2.06  | 2.11    | 2.28    | 2.55    | 3.10   | S |  |  |
| EPM7064AE                                                                           | 2.01             | 2.02  | 2.05  | 2.11  | 2.21    | 2.53    | 3.05    | 4.10   | S |  |  |
| EPM7128AE                                                                           | 2.02             | 2.04  | 2.10  | 2.21  | 2.41    | 3.03    | 4.05    | 6.10   | S |  |  |
| EPM7256AE                                                                           | 2.05             | 2.09  | 2.23  | 2.45  | 2.90    | 4.24    | 6.47    | 10.94  | S |  |  |
| EPM7512AE                                                                           | 2.09             | 2.18  | 2.45  | 2.89  | 3.78    | 6.45    | 10.90   | 19.80  | S |  |  |
| EPM7128A (1)                                                                        | 5.19             | 5.27  | 5.52  | 5.94  | 6.77    | 9.27    | 13.43   | 21.75  | S |  |  |
| EPM7256A (1)                                                                        | 6.59             | 6.75  | 7.23  | 8.03  | 9.64    | 14.45   | 22.46   | 38.49  | S |  |  |

| TADIE 6. MAX TUUUA |                                                                                                                                                                                                                                                      |
|--------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| JTAG Instruction   | Description                                                                                                                                                                                                                                          |
| SAMPLE/PRELOAD     | Allows a snapshot of signals at the device pins to be captured and examined during normal device operation, and permits an initial data pattern output at the device pins                                                                            |
| EXTEST             | Allows the external circuitry and board-level interconnections to be tested by forcing a test pattern at the output pins and capturing test results at the input pins                                                                                |
| BYPASS             | Places the 1-bit bypass register between the TDI and TDO pins, which allows the BST data to pass synchronously through a selected device to adjacent devices during normal device operation                                                          |
| IDCODE             | Selects the IDCODE register and places it between the TDI and TDO pins, allowing the IDCODE to be serially shifted out of TDO                                                                                                                        |
| USERCODE           | Selects the 32-bit USERCODE register and places it between the TDI and TDO pins, allowing the USERCODE value to be shifted out of TDO. The USERCODE instruction is available for MAX 7000AE devices only                                             |
| UESCODE            | These instructions select the user electronic signature (UESCODE) and allow the UESCODE to be shifted out of TDO. UESCODE instructions are available for EPM7128A and EPM7256A devices only.                                                         |
| ISP Instructions   | These instructions are used when programming MAX 7000A devices via the JTAG ports with the MasterBlaster, ByteBlasterMV, or BitBlaster download cable, or using a Jam STAPL File, JBC File, or SVF File via an embedded processor or test equipment. |

# Table 8. MAX 7000A JTAG Instructions

VCC

To Test

System

C1 (includes jig

Ŧ

capacitance)

#### Figure 9. MAX 7000A AC Test Conditions

Power supply transients can affect AC measurements. Simultaneous transitions of multiple outputs should be avoided for accurate measurement. Threshold tests 703 Ω [521 Ω] *≶* must not be performed under AC conditions. Large-amplitude, fast-ground-Device Output current transients normally occur as the device outputs discharge the load capacitances. When these transients flow through the parasitic inductance between 586 Ω [481 Ω] *≥* the device ground pin and the test system ground, significant reductions in Device input observable noise immunity can result. rise and fall Numbers in brackets are for 2.5-V times < 2 ns outputs. Numbers without brackets are for 3.3-V outputs.

# Operating Conditions

Tables 13 through 16 provide information on absolute maximum ratings, recommended operating conditions, operating conditions, and capacitance for MAX 7000A devices.

| Table 13. MAX 7000A Device Absolute Maximum Ratings Note (1) |                            |                                                        |      |      |      |  |  |  |  |  |  |
|--------------------------------------------------------------|----------------------------|--------------------------------------------------------|------|------|------|--|--|--|--|--|--|
| Symbol                                                       | Parameter                  | Conditions                                             | Min  | Max  | Unit |  |  |  |  |  |  |
| V <sub>CC</sub>                                              | Supply voltage             | With respect to ground (2)                             | -0.5 | 4.6  | V    |  |  |  |  |  |  |
| VI                                                           | DC input voltage           |                                                        | -2.0 | 5.75 | V    |  |  |  |  |  |  |
| I <sub>OUT</sub>                                             | DC output current, per pin |                                                        | -25  | 25   | mA   |  |  |  |  |  |  |
| T <sub>STG</sub>                                             | Storage temperature        | No bias                                                | -65  | 150  | °C   |  |  |  |  |  |  |
| T <sub>A</sub>                                               | Ambient temperature        | Under bias                                             | -65  | 135  | °C   |  |  |  |  |  |  |
| TJ                                                           | Junction temperature       | BGA, FineLine BGA, PQFP, and TQFP packages, under bias |      | 135  | °C   |  |  |  |  |  |  |

| Table 1            | 4. MAX 7000A Device Recomm                          | ended Operating Conditions |      |                   |      |
|--------------------|-----------------------------------------------------|----------------------------|------|-------------------|------|
| Symbol             | Parameter                                           | Conditions                 | Min  | Max               | Unit |
| V <sub>CCINT</sub> | Supply voltage for internal logic and input buffers | (3), (13)                  | 3.0  | 3.6               | V    |
| V <sub>CCIO</sub>  | Supply voltage for output drivers, 3.3-V operation  | (3)                        | 3.0  | 3.6               | V    |
|                    | Supply voltage for output drivers, 2.5-V operation  | (3)                        | 2.3  | 2.7               | V    |
| V <sub>CCISP</sub> | Supply voltage during in-<br>system programming     |                            | 3.0  | 3.6               | V    |
| VI                 | Input voltage                                       | (4)                        | -0.5 | 5.75              | V    |
| Vo                 | Output voltage                                      |                            | 0    | V <sub>CCIO</sub> | V    |
| T <sub>A</sub>     | Ambient temperature                                 | Commercial range           | 0    | 70                | °C   |
|                    |                                                     | Industrial range (5)       | -40  | 85                | °C   |
| Τ <sub>J</sub>     | Junction temperature                                | Commercial range           | 0    | 90                | °C   |
|                    |                                                     | Industrial range (5)       | -40  | 105               | °C   |
|                    |                                                     | Extended range (5)         | -40  | 130               | °C   |
| t <sub>R</sub>     | Input rise time                                     |                            |      | 40                | ns   |
| t <sub>F</sub>     | Input fall time                                     |                            |      | 40                | ns   |

Figure 11. MAX 7000A Timing Model



The timing characteristics of any signal path can be derived from the timing model and parameters of a particular device. External timing parameters, which represent pin-to-pin timing delays, can be calculated as the sum of internal parameters. Figure 12 shows the timing relationship between internal and external delay parameters.



See *Application Note 94 (Understanding MAX 7000 Timing)* for more information.

Tables 17 through 30 show EPM7032AE, EPM7064AE, EPM7128AE, EPM7256AE, EPM7512AE, EPM7128A, and EPM7256A timing information.

| Table 1           | 7. EPM7032AE External Timi                  | ng Parameters  | Note (      | 1)  |       |     |       |     |      |
|-------------------|---------------------------------------------|----------------|-------------|-----|-------|-----|-------|-----|------|
| Symbol            | Parameter                                   | Conditions     | Speed Grade |     |       |     |       |     | Unit |
|                   |                                             |                | -           | 4   | -     | 7   | -1    | 0   |      |
|                   |                                             |                | Min         | Мах | Min   | Max | Min   | Max |      |
| t <sub>PD1</sub>  | Input to non-registered output              | C1 = 35 pF (2) |             | 4.5 |       | 7.5 |       | 10  | ns   |
| t <sub>PD2</sub>  | I/O input to non-registered output          | C1 = 35 pF (2) |             | 4.5 |       | 7.5 |       | 10  | ns   |
| t <sub>SU</sub>   | Global clock setup time                     | (2)            | 2.9         |     | 4.7   |     | 6.3   |     | ns   |
| t <sub>H</sub>    | Global clock hold time                      | (2)            | 0.0         |     | 0.0   |     | 0.0   |     | ns   |
| t <sub>FSU</sub>  | Global clock setup time of<br>fast input    |                | 2.5         |     | 3.0   |     | 3.0   |     | ns   |
| t <sub>FH</sub>   | Global clock hold time of<br>fast input     |                | 0.0         |     | 0.0   |     | 0.0   |     | ns   |
| t <sub>CO1</sub>  | Global clock to output delay                | C1 = 35 pF     | 1.0         | 3.0 | 1.0   | 5.0 | 1.0   | 6.7 | ns   |
| t <sub>CH</sub>   | Global clock high time                      |                | 2.0         |     | 3.0   |     | 4.0   |     | ns   |
| t <sub>CL</sub>   | Global clock low time                       |                | 2.0         |     | 3.0   |     | 4.0   |     | ns   |
| t <sub>ASU</sub>  | Array clock setup time                      | (2)            | 1.6         |     | 2.5   |     | 3.6   |     | ns   |
| t <sub>AH</sub>   | Array clock hold time                       | (2)            | 0.3         |     | 0.5   |     | 0.5   |     | ns   |
| t <sub>ACO1</sub> | Array clock to output delay                 | C1 = 35 pF (2) | 1.0         | 4.3 | 1.0   | 7.2 | 1.0   | 9.4 | ns   |
| t <sub>ACH</sub>  | Array clock high time                       |                | 2.0         |     | 3.0   |     | 4.0   |     | ns   |
| t <sub>ACL</sub>  | Array clock low time                        |                | 2.0         |     | 3.0   |     | 4.0   |     | ns   |
| t <sub>CPPW</sub> | Minimum pulse width for<br>clear and preset | (3)            | 2.0         |     | 3.0   |     | 4.0   |     | ns   |
| t <sub>CNT</sub>  | Minimum global clock<br>period              | (2)            |             | 4.4 |       | 7.2 |       | 9.7 | ns   |
| f <sub>CNT</sub>  | Maximum internal global<br>clock frequency  | (2), (4)       | 227.3       |     | 138.9 |     | 103.1 |     | MHz  |
| t <sub>ACNT</sub> | Minimum array clock period                  | (2)            |             | 4.4 |       | 7.2 |       | 9.7 | ns   |
| facnt             | Maximum internal array clock frequency      | (2), (4)       | 227.3       |     | 138.9 |     | 103.1 |     | MHz  |

| Table 20. EPM7064AE Internal Timing Parameters (Part 2 of 2) Note (1) |                      |            |           |             |       |     |     |     |    |  |
|-----------------------------------------------------------------------|----------------------|------------|-----------|-------------|-------|-----|-----|-----|----|--|
| Symbol                                                                | Parameter            | Conditions |           | Speed Grade |       |     |     |     |    |  |
|                                                                       |                      |            | -4 -7 -10 |             | -4 -7 |     | 10  |     |    |  |
|                                                                       |                      |            | Min       | Max         | Min   | Max | Min | Max |    |  |
| t <sub>EN</sub>                                                       | Register enable time |            |           | 0.6         |       | 1.0 |     | 1.2 | ns |  |
| t <sub>GLOB</sub>                                                     | Global control delay |            |           | 1.0         |       | 1.5 |     | 2.2 | ns |  |
| t <sub>PRE</sub>                                                      | Register preset time |            |           | 1.3         |       | 2.1 |     | 2.9 | ns |  |
| t <sub>CLR</sub>                                                      | Register clear time  |            |           | 1.3         |       | 2.1 |     | 2.9 | ns |  |
| t <sub>PIA</sub>                                                      | PIA delay            | (2)        |           | 1.0         |       | 1.7 |     | 2.3 | ns |  |
| t <sub>LPA</sub>                                                      | Low-power adder      | (6)        |           | 3.5         |       | 4.0 |     | 5.0 | ns |  |

| Table 2           | 1. EPM7128AE External                    | Timing Paran      | neters      | Note (1) |       |     |      |      |     |  |
|-------------------|------------------------------------------|-------------------|-------------|----------|-------|-----|------|------|-----|--|
| Symbol            | Parameter                                | Conditions        | Speed Grade |          |       |     |      |      |     |  |
|                   |                                          |                   | -;          | 5        | -     | 7   | -1   | 0    |     |  |
|                   |                                          |                   | Min         | Max      | Min   | Max | Min  | Max  |     |  |
| t <sub>PD1</sub>  | Input to non-<br>registered output       | C1 = 35 pF<br>(2) |             | 5.0      |       | 7.5 |      | 10   | ns  |  |
| t <sub>PD2</sub>  | I/O input to non-<br>registered output   | C1 = 35 pF<br>(2) |             | 5.0      |       | 7.5 |      | 10   | ns  |  |
| t <sub>SU</sub>   | Global clock setup time                  | (2)               | 3.3         |          | 4.9   |     | 6.6  |      | ns  |  |
| t <sub>H</sub>    | Global clock hold time                   | (2)               | 0.0         |          | 0.0   |     | 0.0  |      | ns  |  |
| t <sub>FSU</sub>  | Global clock setup<br>time of fast input |                   | 2.5         |          | 3.0   |     | 3.0  |      | ns  |  |
| t <sub>FH</sub>   | Global clock hold time of fast input     |                   | 0.0         |          | 0.0   |     | 0.0  |      | ns  |  |
| t <sub>CO1</sub>  | Global clock to output delay             | C1 = 35 pF        | 1.0         | 3.4      | 1.0   | 5.0 | 1.0  | 6.6  | ns  |  |
| t <sub>CH</sub>   | Global clock high time                   |                   | 2.0         |          | 3.0   |     | 4.0  |      | ns  |  |
| t <sub>CL</sub>   | Global clock low time                    |                   | 2.0         |          | 3.0   |     | 4.0  |      | ns  |  |
| t <sub>ASU</sub>  | Array clock setup time                   | (2)               | 1.8         |          | 2.8   |     | 3.8  |      | ns  |  |
| t <sub>AH</sub>   | Array clock hold time                    | (2)               | 0.2         |          | 0.3   |     | 0.4  |      | ns  |  |
| t <sub>ACO1</sub> | Array clock to output delay              | C1 = 35 pF<br>(2) | 1.0         | 4.9      | 1.0   | 7.1 | 1.0  | 9.4  | ns  |  |
| t <sub>ACH</sub>  | Array clock high time                    |                   | 2.0         |          | 3.0   |     | 4.0  |      | ns  |  |
| t <sub>ACL</sub>  | Array clock low time                     |                   | 2.0         |          | 3.0   |     | 4.0  |      | ns  |  |
| t <sub>CPPW</sub> | Minimum pulse width for clear and preset | (3)               | 2.0         |          | 3.0   |     | 4.0  |      | ns  |  |
| t <sub>CNT</sub>  | Minimum global clock<br>period           | (2)               |             | 5.2      |       | 7.7 |      | 10.2 | ns  |  |
| f <sub>CNT</sub>  | Maximum internal global clock frequency  | (2), (4)          | 192.3       |          | 129.9 |     | 98.0 |      | MHz |  |
| t <sub>acnt</sub> | Minimum array clock<br>period            | (2)               |             | 5.2      |       | 7.7 |      | 10.2 | ns  |  |
| f <sub>acnt</sub> | Maximum internal array clock frequency   | (2), (4)          | 192.3       |          | 129.9 |     | 98.0 |      | MHz |  |

г

| Symbol            | Parameter                                                                                   | Conditions        | Conditions Speed Grade |     |     |     |     |      | Unit |
|-------------------|---------------------------------------------------------------------------------------------|-------------------|------------------------|-----|-----|-----|-----|------|------|
| -                 |                                                                                             |                   | -                      | 5   | -   | 7   | -   | 10   |      |
|                   |                                                                                             |                   | Min                    | Max | Min | Max | Min | Max  |      |
| t <sub>IN</sub>   | Input pad and buffer delay                                                                  |                   |                        | 0.7 |     | 0.9 |     | 1.2  | ns   |
| t <sub>IO</sub>   | I/O input pad and buffer delay                                                              |                   |                        | 0.7 |     | 0.9 |     | 1.2  | ns   |
| t <sub>FIN</sub>  | Fast input delay                                                                            |                   |                        | 2.4 |     | 2.9 |     | 3.4  | ns   |
| t <sub>SEXP</sub> | Shared expander delay                                                                       |                   |                        | 2.1 |     | 2.8 |     | 3.7  | ns   |
| t <sub>PEXP</sub> | Parallel expander delay                                                                     |                   |                        | 0.3 |     | 0.5 |     | 0.6  | ns   |
| t <sub>LAD</sub>  | Logic array delay                                                                           |                   |                        | 1.7 |     | 2.2 |     | 2.8  | ns   |
| t <sub>LAC</sub>  | Logic control array delay                                                                   |                   |                        | 0.8 |     | 1.0 |     | 1.3  | ns   |
| t <sub>IOE</sub>  | Internal output enable delay                                                                |                   |                        | 0.0 |     | 0.0 |     | 0.0  | ns   |
| t <sub>OD1</sub>  | Output buffer and pad delay, slow slew rate = off $V_{CCIO} = 3.3 V$                        | C1 = 35 pF        |                        | 0.9 |     | 1.2 |     | 1.6  | ns   |
| t <sub>OD2</sub>  | Output buffer and pad delay, slow slew rate = off $V_{CCIO} = 2.5 V$                        | C1 = 35 pF<br>(5) |                        | 1.4 |     | 1.7 |     | 2.1  | ns   |
| t <sub>OD3</sub>  | Output buffer and pad<br>delay, slow slew rate = on<br>$V_{CCIO} = 2.5 V \text{ or } 3.3 V$ | C1 = 35 pF        |                        | 5.9 |     | 6.2 |     | 6.6  | ns   |
| t <sub>ZX1</sub>  | Output buffer enable delay,<br>slow slew rate = off<br>$V_{CCIO} = 3.3 V$                   | C1 = 35 pF        |                        | 4.0 |     | 4.0 |     | 5.0  | ns   |
| t <sub>ZX2</sub>  | Output buffer enable delay,<br>slow slew rate = off<br>$V_{CCIO} = 2.5 V$                   | C1 = 35 pF<br>(5) |                        | 4.5 |     | 4.5 |     | 5.5  | ns   |
| t <sub>ZX3</sub>  | Output buffer enable delay,<br>slow slew rate = on<br>$V_{CCIO} = 3.3 V$                    | C1 = 35 pF        |                        | 9.0 |     | 9.0 |     | 10.0 | ns   |
| t <sub>XZ</sub>   | Output buffer disable delay                                                                 | C1 = 5 pF         |                        | 4.0 |     | 4.0 |     | 5.0  | ns   |
| t <sub>SU</sub>   | Register setup time                                                                         |                   | 1.5                    |     | 2.1 |     | 2.9 |      | ns   |
| t <sub>H</sub>    | Register hold time                                                                          |                   | 0.7                    |     | 0.9 |     | 1.2 |      | ns   |
| t <sub>FSU</sub>  | Register setup time of fast input                                                           |                   | 1.1                    |     | 1.6 |     | 1.6 |      | ns   |
| t <sub>FH</sub>   | Register hold time of fast input                                                            |                   | 1.4                    |     | 1.4 |     | 1.4 |      | ns   |
| t <sub>RD</sub>   | Register delay                                                                              |                   |                        | 0.9 |     | 1.2 |     | 1.6  | ns   |
| t <sub>COMB</sub> | Combinatorial delay                                                                         |                   |                        | 0.5 |     | 0.8 |     | 1.2  | ns   |

7

| Table 25. EPM7512AE External Timing Parameters Note (1) |                                          |                                   |       |             |      |      |      |      |     |  |  |
|---------------------------------------------------------|------------------------------------------|-----------------------------------|-------|-------------|------|------|------|------|-----|--|--|
| Symbol                                                  | Parameter                                | Conditions                        |       | Speed Grade |      |      |      |      |     |  |  |
|                                                         |                                          |                                   | -     | -7          |      | 10   | -12  |      |     |  |  |
|                                                         |                                          |                                   | Min   | Max         | Min  | Max  | Min  | Max  |     |  |  |
| t <sub>PD1</sub>                                        | Input to non-<br>registered output       | C1 = 35 pF<br>(2)                 |       | 7.5         |      | 10.0 |      | 12.0 | ns  |  |  |
| t <sub>PD2</sub>                                        | I/O input to non-<br>registered output   | C1 = 35 pF<br><i>(</i> 2 <i>)</i> |       | 7.5         |      | 10.0 |      | 12.0 | ns  |  |  |
| t <sub>SU</sub>                                         | Global clock setup<br>time               | (2)                               | 5.6   |             | 7.6  |      | 9.1  |      | ns  |  |  |
| t <sub>H</sub>                                          | Global clock hold time                   | (2)                               | 0.0   |             | 0.0  |      | 0.0  |      | ns  |  |  |
| t <sub>FSU</sub>                                        | Global clock setup<br>time of fast input |                                   | 3.0   |             | 3.0  |      | 3.0  |      | ns  |  |  |
| t <sub>FH</sub>                                         | Global clock hold time<br>of fast input  |                                   | 0.0   |             | 0.0  |      | 0.0  |      | ns  |  |  |
| t <sub>CO1</sub>                                        | Global clock to output delay             | C1 = 35 pF                        | 1.0   | 4.7         | 1.0  | 6.3  | 1.0  | 7.5  | ns  |  |  |
| t <sub>CH</sub>                                         | Global clock high time                   |                                   | 3.0   |             | 4.0  |      | 5.0  |      | ns  |  |  |
| t <sub>CL</sub>                                         | Global clock low time                    |                                   | 3.0   |             | 4.0  |      | 5.0  |      | ns  |  |  |
| t <sub>ASU</sub>                                        | Array clock setup time                   | (2)                               | 2.5   |             | 3.5  |      | 4.1  |      | ns  |  |  |
| t <sub>AH</sub>                                         | Array clock hold time                    | (2)                               | 0.2   |             | 0.3  |      | 0.4  |      | ns  |  |  |
| t <sub>ACO1</sub>                                       | Array clock to output delay              | C1 = 35 pF<br>(2)                 | 1.0   | 7.8         | 1.0  | 10.4 | 1.0  | 12.5 | ns  |  |  |
| t <sub>ACH</sub>                                        | Array clock high time                    |                                   | 3.0   |             | 4.0  |      | 5.0  |      | ns  |  |  |
| t <sub>ACL</sub>                                        | Array clock low time                     |                                   | 3.0   |             | 4.0  |      | 5.0  |      | ns  |  |  |
| t <sub>CPPW</sub>                                       | Minimum pulse width for clear and preset | (3)                               | 3.0   |             | 4.0  |      | 5.0  |      | ns  |  |  |
| t <sub>CNT</sub>                                        | Minimum global clock<br>period           | (2)                               |       | 8.6         |      | 11.5 |      | 13.9 | ns  |  |  |
| f <sub>CNT</sub>                                        | Maximum internal global clock frequency  | (2), (4)                          | 116.3 |             | 87.0 |      | 71.9 |      | MHz |  |  |
| t <sub>acnt</sub>                                       | Minimum array clock period               | (2)                               |       | 8.6         |      | 11.5 |      | 13.9 | ns  |  |  |
| facnt                                                   | Maximum internal array clock frequency   | (2), (4)                          | 116.3 |             | 87.0 |      | 71.9 |      | MHz |  |  |

E

| Table 26. EPM7512AE Internal Timing Parameters (Part 2 of 2) Note (1) |                      |            |     |     |      |     |     |     |    |  |  |
|-----------------------------------------------------------------------|----------------------|------------|-----|-----|------|-----|-----|-----|----|--|--|
| Symbol                                                                | Parameter            | Conditions |     |     | Unit |     |     |     |    |  |  |
|                                                                       |                      |            | -7  |     | -10  |     | -12 |     |    |  |  |
|                                                                       |                      |            | Min | Max | Min  | Max | Min | Max |    |  |  |
| t <sub>IC</sub>                                                       | Array clock delay    |            |     | 1.8 |      | 2.3 |     | 2.9 | ns |  |  |
| t <sub>EN</sub>                                                       | Register enable time |            |     | 1.0 |      | 1.3 |     | 1.7 | ns |  |  |
| t <sub>GLOB</sub>                                                     | Global control delay |            |     | 1.7 |      | 2.2 |     | 2.7 | ns |  |  |
| t <sub>PRE</sub>                                                      | Register preset time |            |     | 1.0 |      | 1.4 |     | 1.7 | ns |  |  |
| t <sub>CLR</sub>                                                      | Register clear time  |            |     | 1.0 |      | 1.4 |     | 1.7 | ns |  |  |
| t <sub>PIA</sub>                                                      | PIA delay            | (2)        |     | 3.0 |      | 4.0 |     | 4.8 | ns |  |  |
| t <sub>LPA</sub>                                                      | Low-power adder      | (6)        |     | 4.5 |      | 5.0 |     | 5.0 | ns |  |  |

| Symbol            | Parameter                                   | Conditions        |       |     |       | Speed | Grade |      |      |      | Unit |
|-------------------|---------------------------------------------|-------------------|-------|-----|-------|-------|-------|------|------|------|------|
|                   |                                             |                   | -6    |     | -7    |       | -10   |      | -12  |      | -    |
|                   |                                             |                   | Min   | Max | Min   | Max   | Min   | Max  | Min  | Max  | 1    |
| t <sub>PD1</sub>  | Input to non-registered output              | C1 = 35 pF<br>(2) |       | 6.0 |       | 7.5   |       | 10.0 |      | 12.0 | ns   |
| t <sub>PD2</sub>  | I/O input to non-<br>registered output      | C1 = 35 pF<br>(2) |       | 6.0 |       | 7.5   |       | 10.0 |      | 12.0 | ns   |
| t <sub>SU</sub>   | Global clock setup time                     | (2)               | 4.2   |     | 5.3   |       | 7.0   |      | 8.5  |      | ns   |
| t <sub>H</sub>    | Global clock hold time                      | (2)               | 0.0   |     | 0.0   |       | 0.0   |      | 0.0  |      | ns   |
| t <sub>FSU</sub>  | Global clock setup time<br>of fast input    |                   | 2.5   |     | 3.0   |       | 3.0   |      | 3.0  |      | ns   |
| t <sub>FH</sub>   | Global clock hold time of<br>fast input     |                   | 0.0   |     | 0.0   |       | 0.0   |      | 0.0  |      | ns   |
| t <sub>CO1</sub>  | Global clock to output delay                | C1 = 35 pF        | 1.0   | 3.7 | 1.0   | 4.6   | 1.0   | 6.1  | 1.0  | 7.3  | ns   |
| t <sub>CH</sub>   | Global clock high time                      |                   | 3.0   |     | 3.0   |       | 4.0   |      | 5.0  |      | ns   |
| t <sub>CL</sub>   | Global clock low time                       |                   | 3.0   |     | 3.0   |       | 4.0   |      | 5.0  |      | ns   |
| t <sub>ASU</sub>  | Array clock setup time                      | (2)               | 1.9   |     | 2.4   |       | 3.1   |      | 3.8  |      | ns   |
| t <sub>AH</sub>   | Array clock hold time                       | (2)               | 1.5   |     | 2.2   |       | 3.3   |      | 4.3  |      | ns   |
| t <sub>ACO1</sub> | Array clock to output delay                 | C1 = 35 pF<br>(2) | 1.0   | 6.0 | 1.0   | 7.5   | 1.0   | 10.0 | 1.0  | 12.0 | ns   |
| t <sub>ACH</sub>  | Array clock high time                       |                   | 3.0   |     | 3.0   |       | 4.0   |      | 5.0  |      | ns   |
| t <sub>ACL</sub>  | Array clock low time                        |                   | 3.0   |     | 3.0   |       | 4.0   |      | 5.0  |      | ns   |
| t <sub>CPPW</sub> | Minimum pulse width for<br>clear and preset | (3)               | 3.0   |     | 3.0   |       | 4.0   |      | 5.0  |      | ns   |
| t <sub>CNT</sub>  | Minimum global clock<br>period              | (2)               |       | 6.9 |       | 8.6   |       | 11.5 |      | 13.8 | ns   |
| f <sub>CNT</sub>  | Maximum internal global<br>clock frequency  | (2), (4)          | 144.9 |     | 116.3 |       | 87.0  |      | 72.5 |      | MHz  |
| t <sub>acnt</sub> | Minimum array clock<br>period               | (2)               |       | 6.9 |       | 8.6   |       | 11.5 |      | 13.8 | ns   |
| f <sub>acnt</sub> | Maximum internal array<br>clock frequency   | (2), (4)          | 144.9 |     | 116.3 |       | 87    |      | 72.5 |      | MHz  |

| Symbol            | Parameter                                                                         | Conditions        |     |     |     | Speed | Grade |      |     |      | Unit |
|-------------------|-----------------------------------------------------------------------------------|-------------------|-----|-----|-----|-------|-------|------|-----|------|------|
|                   |                                                                                   |                   | -6  |     | -7  |       | -10   |      | -12 |      | 1    |
|                   |                                                                                   |                   | Min | Мах | Min | Max   | Min   | Max  | Min | Max  |      |
| t <sub>IN</sub>   | Input pad and buffer delay                                                        |                   |     | 0.3 |     | 0.4   |       | 0.5  |     | 0.6  | ns   |
| t <sub>IO</sub>   | I/O input pad and buffer delay                                                    |                   |     | 0.3 |     | 0.4   |       | 0.5  |     | 0.6  | ns   |
| t <sub>FIN</sub>  | Fast input delay                                                                  |                   |     | 2.4 |     | 3.0   |       | 3.4  |     | 3.8  | ns   |
| t <sub>SEXP</sub> | Shared expander delay                                                             |                   |     | 2.8 |     | 3.5   |       | 4.7  |     | 5.6  | ns   |
| t <sub>PEXP</sub> | Parallel expander delay                                                           |                   |     | 0.5 |     | 0.6   |       | 0.8  |     | 1.0  | ns   |
| t <sub>LAD</sub>  | Logic array delay                                                                 |                   |     | 2.5 |     | 3.1   |       | 4.2  |     | 5.0  | ns   |
| t <sub>LAC</sub>  | Logic control array delay                                                         |                   |     | 2.5 |     | 3.1   |       | 4.2  |     | 5.0  | ns   |
| t <sub>IOE</sub>  | Internal output enable delay                                                      |                   |     | 0.2 |     | 0.3   |       | 0.4  |     | 0.5  | ns   |
| t <sub>OD1</sub>  | Output buffer and pad<br>delay, slow slew rate = off<br>$V_{CCIO} = 3.3 V$        | C1 = 35 pF        |     | 0.3 |     | 0.4   |       | 0.5  |     | 0.6  | ns   |
| t <sub>OD2</sub>  | Output buffer and pad delay, slow slew rate = off $V_{CCIO} = 2.5 V$              | C1 = 35 pF<br>(5) |     | 0.8 |     | 0.9   |       | 1.0  |     | 1.1  | ns   |
| t <sub>OD3</sub>  | Output buffer and pad<br>delay slow slew rate = on<br>$V_{CCIO}$ = 2.5 V or 3.3 V | C1 = 35 pF        |     | 5.3 |     | 5.4   |       | 5.5  |     | 5.6  | ns   |
| t <sub>ZX1</sub>  | Output buffer enable<br>delay slow slew rate = off<br>$V_{CCIO} = 3.3 V$          | C1 = 35 pF        |     | 4.0 |     | 4.0   |       | 5.0  |     | 5.0  | ns   |
| t <sub>ZX2</sub>  | Output buffer enable<br>delay slow slew rate = off<br>$V_{CCIO} = 2.5 V$          | C1 = 35 pF<br>(5) |     | 4.5 |     | 4.5   |       | 5.5  |     | 5.5  | ns   |
| t <sub>ZX3</sub>  | Output buffer enable<br>delay slow slew rate = on<br>$V_{CCIO} = 2.5$ V or 3.3 V  | C1 = 35 pF        |     | 9.0 |     | 9.0   |       | 10.0 |     | 10.0 | ns   |
| t <sub>XZ</sub>   | Output buffer disable<br>delay                                                    | C1 = 5 pF         |     | 4.0 |     | 4.0   |       | 5.0  |     | 5.0  | ns   |
| t <sub>SU</sub>   | Register setup time                                                               |                   | 1.0 |     | 1.3 |       | 1.7   |      | 2.0 |      | ns   |
| t <sub>H</sub>    | Register hold time                                                                |                   | 1.7 |     | 2.4 |       | 3.7   |      | 4.7 |      | ns   |
| t <sub>FSU</sub>  | Register setup time of fast input                                                 |                   | 1.2 |     | 1.4 |       | 1.4   |      | 1.4 |      | ns   |
| t <sub>FH</sub>   | Register hold time of fast input                                                  |                   | 1.3 |     | 1.6 |       | 1.6   |      | 1.6 |      | ns   |
| t <sub>RD</sub>   | Register delay                                                                    |                   |     | 1.6 |     | 2.0   |       | 2.7  |     | 3.2  | ns   |

Altera Corporation



## Figure 13. I<sub>CC</sub> vs. Frequency for MAX 7000A Devices (Part 2 of 2)

# Device Pin-Outs

See the Altera web site (http://www.altera.com) or the *Altera Digital Library* for pin-out information.

Figures 14 through 23 show the package pin-out diagrams for MAX 7000A devices.

## Figure 14. 44-Pin PLCC/TQFP Package Pin-Out Diagram

Package outlines not drawn to scale.



Altera Corporation

#### Figure 15. 49-Pin Ultra FineLine BGA Package Pin-Out Diagram

Package outlines not drawn to scale.



#### Figure 16. 84-Pin PLCC Package Pin-Out Diagram

Package outline not drawn to scale.

