



Welcome to E-XFL.COM

### Understanding <u>Embedded - CPLDs (Complex</u> <u>Programmable Logic Devices)</u>

Embedded - CPLDs, or Complex Programmable Logic Devices, are highly versatile digital logic devices used in electronic systems. These programmable components are designed to perform complex logical operations and can be customized for specific applications. Unlike fixedfunction ICs, CPLDs offer the flexibility to reprogram their configuration, making them an ideal choice for various embedded systems. They consist of a set of logic gates and programmable interconnects, allowing designers to implement complex logic circuits without needing custom hardware.

### Applications of Embedded - CPLDs

### Details

| Product Status                  | Obsolete                                                      |
|---------------------------------|---------------------------------------------------------------|
| Programmable Type               | In System Programmable                                        |
| Delay Time tpd(1) Max           | 10 ns                                                         |
| Voltage Supply - Internal       | 3V ~ 3.6V                                                     |
| Number of Logic Elements/Blocks | 16                                                            |
| Number of Macrocells            | 256                                                           |
| Number of Gates                 | 5000                                                          |
| Number of I/O                   | 84                                                            |
| Operating Temperature           | 0°C ~ 70°C (TA)                                               |
| Mounting Type                   | Surface Mount                                                 |
| Package / Case                  | 100-LBGA                                                      |
| Supplier Device Package         | 100-FBGA (11x11)                                              |
| Purchase URL                    | https://www.e-xfl.com/product-detail/intel/epm7256aefc100-10n |
|                                 |                                                               |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong



Figure 1. MAX 7000A Device Block Diagram

#### Note:

(1) EPM7032AE, EPM7064AE, EPM7128A, EPM7128AE, EPM7256A, and EPM7256AE devices have six output enables. EPM7512AE devices have 10 output enables.

## Logic Array Blocks

The MAX 7000A device architecture is based on the linking of high-performance LABs. LABs consist of 16-macrocell arrays, as shown in Figure 1. Multiple LABs are linked together via the PIA, a global bus that is fed by all dedicated input pins, I/O pins, and macrocells.

Each LAB is fed by the following signals:

- **3**6 signals from the PIA that are used for general logic inputs
- Global controls that are used for secondary register functions
- Direct input paths from I/O pins to the registers that are used for fast setup times

### Parallel Expanders

Parallel expanders are unused product terms that can be allocated to a neighboring macrocell to implement fast, complex logic functions. Parallel expanders allow up to 20 product terms to directly feed the macrocell OR logic, with five product terms provided by the macrocell and 15 parallel expanders provided by neighboring macrocells in the LAB.

The compiler can allocate up to three sets of up to five parallel expanders to the macrocells that require additional product terms. Each set of five parallel expanders incurs a small, incremental timing delay ( $t_{PEXP}$ ). For example, if a macrocell requires 14 product terms, the compiler uses the five dedicated product terms within the macrocell and allocates two sets of parallel expanders; the first set includes five product terms, and the second set includes four product terms, increasing the total delay by  $2 \times t_{PEXP}$ .

Two groups of eight macrocells within each LAB (e.g., macrocells 1 through 8 and 9 through 16) form two chains to lend or borrow parallel expanders. A macrocell borrows parallel expanders from lower-numbered macrocells. For example, macrocell 8 can borrow parallel expanders from macrocell 7, from macrocells 7 and 6, or from macrocells 7, 6, and 5. Within each group of eight, the lowest-numbered macrocell can only lend parallel expanders, and the highest-numbered macrocell can only borrow them. Figure 4 shows how parallel expanders can be borrowed from a neighboring macrocell.

Figure 5. MAX 7000A PIA Routing



While the routing delays of channel-based routing schemes in masked or FPGAs are cumulative, variable, and path-dependent, the MAX 7000A PIA has a predictable delay. The PIA makes a design's timing performance easy to predict.

# I/O Control Blocks

The I/O control block allows each I/O pin to be individually configured for input, output, or bidirectional operation. All I/O pins have a tri-state buffer that is individually controlled by one of the global output enable signals or directly connected to ground or  $V_{CC}$ . Figure 6 shows the I/O control block for MAX 7000A devices. The I/O control block has 6 or 10 global output enable signals that are driven by the true or complement of two output enable signals, a subset of the I/O pins, or a subset of the I/O macrocells.

The programming times described in Tables 5 through 7 are associated with the worst-case method using the enhanced ISP algorithm.

| Table 5. MAX 7000A t <sub>PULSE</sub> & Cycle <sub>TCK</sub> Values |                               |                       |                         |                       |  |  |  |  |
|---------------------------------------------------------------------|-------------------------------|-----------------------|-------------------------|-----------------------|--|--|--|--|
| Device                                                              | Progra                        | amming                | Stand-Alone             | e Verification        |  |  |  |  |
|                                                                     | <i>t<sub>PPULSE</sub></i> (s) | Cycle <sub>PTCK</sub> | t <sub>VPULSE</sub> (s) | Cycle <sub>VTCK</sub> |  |  |  |  |
| EPM7032AE                                                           | 2.00                          | 55,000                | 0.002                   | 18,000                |  |  |  |  |
| EPM7064AE                                                           | 2.00                          | 105,000               | 0.002                   | 35,000                |  |  |  |  |
| EPM7128AE                                                           | 2.00                          | 205,000               | 0.002                   | 68,000                |  |  |  |  |
| EPM7256AE                                                           | 2.00                          | 447,000               | 0.002                   | 149,000               |  |  |  |  |
| EPM7512AE                                                           | 2.00                          | 890,000               | 0.002                   | 297,000               |  |  |  |  |
| EPM7128A (1)                                                        | 5.11                          | 832,000               | 0.03                    | 528,000               |  |  |  |  |
| EPM7256A (1)                                                        | 6.43                          | 1,603,000             | 0.03                    | 1,024,000             |  |  |  |  |

Tables 6 and 7 show the in-system programming and stand alone verification times for several common test clock frequencies.

| Table 6. MAX 7000A In-System Programming Times for Different Test Clock Frequencies |        |                  |       |       |         |         |         |        |   |  |
|-------------------------------------------------------------------------------------|--------|------------------|-------|-------|---------|---------|---------|--------|---|--|
| Device                                                                              |        | f <sub>TCK</sub> |       |       |         |         |         |        |   |  |
|                                                                                     | 10 MHz | 5 MHz            | 2 MHz | 1 MHz | 500 kHz | 200 kHz | 100 kHz | 50 kHz |   |  |
| EPM7032AE                                                                           | 2.01   | 2.01             | 2.03  | 2.06  | 2.11    | 2.28    | 2.55    | 3.10   | S |  |
| EPM7064AE                                                                           | 2.01   | 2.02             | 2.05  | 2.11  | 2.21    | 2.53    | 3.05    | 4.10   | S |  |
| EPM7128AE                                                                           | 2.02   | 2.04             | 2.10  | 2.21  | 2.41    | 3.03    | 4.05    | 6.10   | S |  |
| EPM7256AE                                                                           | 2.05   | 2.09             | 2.23  | 2.45  | 2.90    | 4.24    | 6.47    | 10.94  | S |  |
| EPM7512AE                                                                           | 2.09   | 2.18             | 2.45  | 2.89  | 3.78    | 6.45    | 10.90   | 19.80  | S |  |
| EPM7128A (1)                                                                        | 5.19   | 5.27             | 5.52  | 5.94  | 6.77    | 9.27    | 13.43   | 21.75  | S |  |
| EPM7256A (1)                                                                        | 6.59   | 6.75             | 7.23  | 8.03  | 9.64    | 14.45   | 22.46   | 38.49  | S |  |

The instruction register length of MAX 7000A devices is 10 bits. The user electronic signature (UES) register length in MAX 7000A devices is 16 bits. The MAX 7000AE USERCODE register length is 32 bits. Tables 9 and 10 show the boundary-scan register length and device IDCODE information for MAX 7000A devices.

| Table 9. MAX 7000A Boundary-Scan Register Length |                               |  |  |  |  |  |  |  |
|--------------------------------------------------|-------------------------------|--|--|--|--|--|--|--|
| Device                                           | Boundary-Scan Register Length |  |  |  |  |  |  |  |
| EPM7032AE                                        | 96                            |  |  |  |  |  |  |  |
| EPM7064AE                                        | 192                           |  |  |  |  |  |  |  |
| EPM7128A                                         | 288                           |  |  |  |  |  |  |  |
| EPM7128AE                                        | 288                           |  |  |  |  |  |  |  |
| EPM7256A                                         | 480                           |  |  |  |  |  |  |  |
| EPM7256AE                                        | 480                           |  |  |  |  |  |  |  |
| EPM7512AE                                        | 624                           |  |  |  |  |  |  |  |

| Table 10. 32-Bit MAX 7000A Device IDCODE     Note (1) |                     |                       |                                      |                         |  |  |  |  |  |
|-------------------------------------------------------|---------------------|-----------------------|--------------------------------------|-------------------------|--|--|--|--|--|
| Device                                                | IDCODE (32 Bits)    |                       |                                      |                         |  |  |  |  |  |
|                                                       | Version<br>(4 Bits) | Part Number (16 Bits) | Manufacturer's<br>Identity (11 Bits) | <b>1 (1 Bit)</b><br>(2) |  |  |  |  |  |
| EPM7032AE                                             | 0001                | 0111 0000 0011 0010   | 00001101110                          | 1                       |  |  |  |  |  |
| EPM7064AE                                             | 0001                | 0111 0000 0110 0100   | 00001101110                          | 1                       |  |  |  |  |  |
| EPM7128A                                              | 0000                | 0111 0001 0010 1000   | 00001101110                          | 1                       |  |  |  |  |  |
| EPM7128AE                                             | 0001                | 0111 0001 0010 1000   | 00001101110                          | 1                       |  |  |  |  |  |
| EPM7256A                                              | 0000                | 0111 0010 0101 0110   | 00001101110                          | 1                       |  |  |  |  |  |
| EPM7256AE                                             | 0001                | 0111 0010 0101 0110   | 00001101110                          | 1                       |  |  |  |  |  |
| EPM7512AE                                             | 0001                | 0111 0101 0001 0010   | 00001101110                          | 1                       |  |  |  |  |  |

#### Notes:

(1) The most significant bit (MSB) is on the left.

(2) The least significant bit (LSB) for all JTAG IDCODEs is 1.



See *Application Note 39 (IEEE 1149.1 (JTAG) Boundary-Scan Testing in Altera Devices)* for more information on JTAG BST.

Figure 8 shows timing information for the JTAG signals.



Figure 8. MAX 7000A JTAG Waveforms

Table 11 shows the JTAG timing parameters and values for MAX 7000A devices.

| Table 11. JTAG Timing Parameters & Values for MAX 7000A Devices Note (1) |                                                |     |     |      |  |  |  |  |  |  |
|--------------------------------------------------------------------------|------------------------------------------------|-----|-----|------|--|--|--|--|--|--|
| Symbol                                                                   | Parameter                                      | Min | Max | Unit |  |  |  |  |  |  |
| t <sub>JCP</sub>                                                         | TCK clock period                               | 100 |     | ns   |  |  |  |  |  |  |
| t <sub>JCH</sub>                                                         | TCK clock high time                            | 50  |     | ns   |  |  |  |  |  |  |
| t <sub>JCL</sub>                                                         | TCK clock low time                             | 50  |     | ns   |  |  |  |  |  |  |
| t <sub>JPSU</sub>                                                        | JTAG port setup time                           | 20  |     | ns   |  |  |  |  |  |  |
| t <sub>JPH</sub>                                                         | JTAG port hold time                            | 45  |     | ns   |  |  |  |  |  |  |
| t <sub>JPCO</sub>                                                        | JTAG port clock to output                      |     | 25  | ns   |  |  |  |  |  |  |
| t <sub>JPZX</sub>                                                        | JTAG port high impedance to valid output       |     | 25  | ns   |  |  |  |  |  |  |
| t <sub>JPXZ</sub>                                                        | JTAG port valid output to high impedance       |     | 25  | ns   |  |  |  |  |  |  |
| t <sub>JSSU</sub>                                                        | Capture register setup time                    | 20  |     | ns   |  |  |  |  |  |  |
| t <sub>JSH</sub>                                                         | Capture register hold time                     | 45  |     | ns   |  |  |  |  |  |  |
| t <sub>JSCO</sub>                                                        | Update register clock to output                |     | 25  | ns   |  |  |  |  |  |  |
| t <sub>JSZX</sub>                                                        | Update register high impedance to valid output |     | 25  | ns   |  |  |  |  |  |  |
| t <sub>JSXZ</sub>                                                        | Update register valid output to high impedance |     | 25  | ns   |  |  |  |  |  |  |

Note:

(1) Timing parameters shown in this table apply for all specified VCCIO levels.

# Programmable Speed/Power Control

MAX 7000A devices offer a power-saving mode that supports low-power operation across user-defined signal paths or the entire device. This feature allows total power dissipation to be reduced by 50% or more because most logic applications require only a small fraction of all gates to operate at maximum frequency.

The designer can program each individual macrocell in a MAX 7000A device for either high-speed (i.e., with the Turbo Bit<sup>TM</sup> option turned on) or low-power operation (i.e., with the Turbo Bit option turned off). As a result, speed-critical paths in the design can run at high speed, while the remaining paths can operate at reduced power. Macrocells that run at low power incur a nominal timing delay adder ( $t_{LPA}$ ) for the  $t_{LAD}$ ,  $t_{LAC}$ ,  $t_{IC}$ ,  $t_{EN}$ ,  $t_{SEXP}$ ,  $\mathbf{t}_{ACL}$ , and  $\mathbf{t_{CPPW}}$  parameters.

# Output Configuration

MAX 7000A device outputs can be programmed to meet a variety of system-level requirements.

# MultiVolt I/O Interface

The MAX 7000A device architecture supports the MultiVolt I/O interface feature, which allows MAX 7000A devices to connect to systems with differing supply voltages. MAX 7000A devices in all packages can be set for 2.5-V, 3.3-V, or 5.0-V I/O pin operation. These devices have one set of VCC pins for internal operation and input buffers (VCCINT), and another set for I/O output drivers (VCCIO).

The VCCIO pins can be connected to either a 3.3-V or 2.5-V power supply, depending on the output requirements. When the VCCIO pins are connected to a 2.5-V power supply, the output levels are compatible with 2.5-V systems. When the VCCIO pins are connected to a 3.3-V power supply, the output high is at 3.3 V and is therefore compatible with 3.3-V or 5.0-V systems. Devices operating with V<sub>CCIO</sub> levels lower than 3.0 V incur a slightly greater timing delay of  $t_{OD2}$  instead of  $t_{OD1}$ . Inputs can always be driven by 2.5-V, 3.3-V, or 5.0-V signals.

Table 12 describes the MAX 7000A MultiVolt I/O support.

| Table 12. MAX 7000A MultiVolt I/O Support                    |              |              |              |              |              |              |  |  |
|--------------------------------------------------------------|--------------|--------------|--------------|--------------|--------------|--------------|--|--|
| V <sub>CCIO</sub> Voltage Input Signal (V) Output Signal (V) |              |              |              |              |              |              |  |  |
|                                                              | 2.5          | 3.3          | 5.0          | 2.5          | 3.3          | 5.0          |  |  |
| 2.5                                                          | ~            | ~            | ~            | $\checkmark$ |              |              |  |  |
| 3.3                                                          | $\checkmark$ | $\checkmark$ | $\checkmark$ |              | $\checkmark$ | $\checkmark$ |  |  |

| Power<br>Sequencing &<br>Hot-Socketing | Because MAX 7000A devices can be used in a mixed-voltage environment, they have been designed specifically to tolerate any possible power-up sequence. The $\rm V_{CCIO}$ and $\rm V_{CCINT}$ power planes can be powered in any order.                                                                                                                                                                                                                                  |
|----------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|                                        | Signals can be driven into MAX 7000AE devices before and during power-<br>up (and power-down) without damaging the device. Additionally,<br>MAX 7000AE devices do not drive out during power-up. Once operating<br>conditions are reached, MAX 7000AE devices operate as specified by the<br>user.                                                                                                                                                                       |
|                                        | MAX 7000AE device I/O pins will not source or sink more than 300 $\mu A$ of DC current during power-up. All pins can be driven up to 5.75 V during hot-socketing, except the OE1 and GLCRn pins. The OE1 and GLCRn pins can be driven up to 3.6 V during hot-socketing. After V <sub>CCINT</sub> and V <sub>CCIO</sub> reach the recommended operating conditions, these two pins are 5.0-V tolerant.                                                                    |
|                                        | EPM7128A and EPM7256A devices do not support hot-socketing and may drive out during power-up.                                                                                                                                                                                                                                                                                                                                                                            |
| Design Security                        | All MAX 7000A devices contain a programmable security bit that controls access to the data programmed into the device. When this bit is programmed, a design implemented in the device cannot be copied or retrieved. This feature provides a high level of design security because programmed data within EEPROM cells is invisible. The security bit that controls this function, as well as all other programmed data, is reset only when the device is reprogrammed. |
| Generic Testing                        | MAX 7000A devices are fully tested. Complete testing of each<br>programmable EEPROM bit and all internal logic elements ensures 100%<br>programming yield. AC test measurements are taken under conditions<br>equivalent to those shown in Figure 9. Test patterns can be used and then<br>erased during early stages of the production flow.                                                                                                                            |

Figure 10 shows the typical output drive characteristics of MAX 7000A devices.





# **Timing Model**

MAX 7000A device timing can be analyzed with the Altera software, a variety of popular industry-standard EDA simulators and timing analyzers, or with the timing model shown in Figure 11. MAX 7000A devices have predictable internal delays that enable the designer to determine the worst-case timing of any design. The software provides timing simulation, point-to-point delay prediction, and detailed timing analysis for device-wide performance evaluation.

| Symbol            | Parameter                                                                                   | Conditions        |     | Speed Grade |     |     |      |      |    |
|-------------------|---------------------------------------------------------------------------------------------|-------------------|-----|-------------|-----|-----|------|------|----|
|                   |                                                                                             |                   | -   | 5           | -7  |     | ′ -1 |      |    |
|                   |                                                                                             |                   | Min | Max         | Min | Max | Min  | Max  |    |
| t <sub>IN</sub>   | Input pad and buffer delay                                                                  |                   |     | 0.7         |     | 1.0 |      | 1.4  | ns |
| t <sub>IO</sub>   | I/O input pad and buffer delay                                                              |                   |     | 0.7         |     | 1.0 |      | 1.4  | ns |
| t <sub>FIN</sub>  | Fast input delay                                                                            |                   |     | 2.5         |     | 3.0 |      | 3.4  | ns |
| t <sub>SEXP</sub> | Shared expander delay                                                                       |                   |     | 2.0         |     | 2.9 |      | 3.8  | ns |
| t <sub>PEXP</sub> | Parallel expander delay                                                                     |                   |     | 0.4         |     | 0.7 |      | 0.9  | ns |
| t <sub>LAD</sub>  | Logic array delay                                                                           |                   |     | 1.6         |     | 2.4 |      | 3.1  | ns |
| t <sub>LAC</sub>  | Logic control array delay                                                                   |                   |     | 0.7         |     | 1.0 |      | 1.3  | ns |
| t <sub>IOE</sub>  | Internal output enable delay                                                                |                   |     | 0.0         |     | 0.0 |      | 0.0  | ns |
| t <sub>OD1</sub>  | Output buffer and pad delay, slow slew rate = off $V_{CCIO} = 3.3 V$                        | C1 = 35 pF        |     | 0.8         |     | 1.2 |      | 1.6  | ns |
| t <sub>OD2</sub>  | Output buffer and pad delay, slow slew rate = off $V_{CCIO} = 2.5 V$                        | C1 = 35 pF<br>(5) |     | 1.3         |     | 1.7 |      | 2.1  | ns |
| t <sub>OD3</sub>  | Output buffer and pad<br>delay, slow slew rate = on<br>$V_{CCIO} = 2.5 V \text{ or } 3.3 V$ | C1 = 35 pF        |     | 5.8         |     | 6.2 |      | 6.6  | ns |
| t <sub>ZX1</sub>  | Output buffer enable delay,<br>slow slew rate = off<br>$V_{CCIO} = 3.3 V$                   | C1 = 35 pF        |     | 4.0         |     | 4.0 |      | 5.0  | ns |
| t <sub>ZX2</sub>  | Output buffer enable delay,<br>slow slew rate = off<br>$V_{CCIO} = 2.5 V$                   | C1 = 35 pF<br>(5) |     | 4.5         |     | 4.5 |      | 5.5  | ns |
| t <sub>ZX3</sub>  | Output buffer enable delay,<br>slow slew rate = on<br>$V_{CCIO} = 3.3 V$                    | C1 = 35 pF        |     | 9.0         |     | 9.0 |      | 10.0 | ns |
| t <sub>XZ</sub>   | Output buffer disable delay                                                                 | C1 = 5 pF         |     | 4.0         |     | 4.0 |      | 5.0  | ns |
| t <sub>SU</sub>   | Register setup time                                                                         |                   | 1.4 |             | 2.1 |     | 2.9  |      | ns |
| t <sub>H</sub>    | Register hold time                                                                          |                   | 0.6 |             | 1.0 |     | 1.3  |      | ns |
| t <sub>FSU</sub>  | Register setup time of fast input                                                           |                   | 1.1 |             | 1.6 |     | 1.6  |      | ns |
| t <sub>FH</sub>   | Register hold time of fast input                                                            |                   | 1.4 |             | 1.4 |     | 1.4  |      | ns |
| t <sub>RD</sub>   | Register delay                                                                              |                   |     | 0.8         |     | 1.2 |      | 1.6  | ns |
| t <sub>COMB</sub> | Combinatorial delay                                                                         |                   |     | 0.5         |     | 0.9 |      | 1.3  | ns |
| t <sub>IC</sub>   | Array clock delay                                                                           |                   |     | 1.2         |     | 1.7 |      | 2.2  | ns |

Altera Corporation

| Table 24. EPM7256AE Internal Timing Parameters (Part 2 of 2)       Note (1) |                      |            |     |             |     |     |     |     |    |
|-----------------------------------------------------------------------------|----------------------|------------|-----|-------------|-----|-----|-----|-----|----|
| Symbol                                                                      | Parameter            | Conditions |     | Speed Grade |     |     |     |     |    |
|                                                                             |                      |            | -   | -5 -7 -10   |     |     | 10  | 1   |    |
|                                                                             |                      |            | Min | Max         | Min | Max | Min | Max | 1  |
| t <sub>IC</sub>                                                             | Array clock delay    |            |     | 1.2         |     | 1.6 |     | 2.1 | ns |
| t <sub>EN</sub>                                                             | Register enable time |            |     | 0.8         |     | 1.0 |     | 1.3 | ns |
| t <sub>GLOB</sub>                                                           | Global control delay |            |     | 1.0         |     | 1.5 |     | 2.0 | ns |
| t <sub>PRE</sub>                                                            | Register preset time |            |     | 1.6         |     | 2.3 |     | 3.0 | ns |
| t <sub>CLR</sub>                                                            | Register clear time  |            |     | 1.6         |     | 2.3 |     | 3.0 | ns |
| t <sub>PIA</sub>                                                            | PIA delay            | (2)        |     | 1.7         |     | 2.4 |     | 3.2 | ns |
| t <sub>LPA</sub>                                                            | Low-power adder      | (6)        |     | 4.0         |     | 4.0 |     | 5.0 | ns |

| Symbol            | Parameter                                                                                   | Conditions        | Speed Grade |     |     |      |     |      | Unit |
|-------------------|---------------------------------------------------------------------------------------------|-------------------|-------------|-----|-----|------|-----|------|------|
|                   |                                                                                             |                   | -7          |     | -10 |      | -12 |      |      |
|                   |                                                                                             |                   | Min         | Max | Min | Max  | Min | Max  | 1    |
| t <sub>IN</sub>   | Input pad and buffer delay                                                                  |                   |             | 0.7 |     | 0.9  |     | 1.0  | ns   |
| t <sub>IO</sub>   | I/O input pad and buffer delay                                                              |                   |             | 0.7 |     | 0.9  |     | 1.0  | ns   |
| t <sub>FIN</sub>  | Fast input delay                                                                            |                   |             | 3.1 |     | 3.6  |     | 4.1  | ns   |
| t <sub>SEXP</sub> | Shared expander delay                                                                       |                   |             | 2.7 |     | 3.5  |     | 4.4  | ns   |
| t <sub>PEXP</sub> | Parallel expander delay                                                                     |                   |             | 0.4 |     | 0.5  |     | 0.6  | ns   |
| t <sub>LAD</sub>  | Logic array delay                                                                           |                   |             | 2.2 |     | 2.8  |     | 3.5  | ns   |
| t <sub>LAC</sub>  | Logic control array delay                                                                   |                   |             | 1.0 |     | 1.3  |     | 1.7  | ns   |
| t <sub>IOE</sub>  | Internal output enable delay                                                                |                   |             | 0.0 |     | 0.0  |     | 0.0  | ns   |
| t <sub>OD1</sub>  | Output buffer and pad delay, slow slew rate = off $V_{CCIO} = 3.3 V$                        | C1 = 35 pF        |             | 1.0 |     | 1.5  |     | 1.7  | ns   |
| t <sub>OD2</sub>  | Output buffer and pad delay, slow slew rate = off $V_{CCIO} = 2.5 V$                        | C1 = 35 pF<br>(5) |             | 1.5 |     | 2.0  |     | 2.2  | ns   |
| t <sub>OD3</sub>  | Output buffer and pad<br>delay, slow slew rate = on<br>$V_{CCIO} = 2.5 V \text{ or } 3.3 V$ | C1 = 35 pF        |             | 6.0 |     | 6.5  |     | 6.7  | ns   |
| t <sub>ZX1</sub>  | Output buffer enable delay,<br>slow slew rate = off<br>$V_{CCIO} = 3.3 V$                   | C1 = 35 pF        |             | 4.0 |     | 5.0  |     | 5.0  | ns   |
| t <sub>ZX2</sub>  | Output buffer enable delay,<br>slow slew rate = off<br>$V_{CCIO} = 2.5 V$                   | C1 = 35 pF<br>(5) |             | 4.5 |     | 5.5  |     | 5.5  | ns   |
| t <sub>ZX3</sub>  | Output buffer enable delay,<br>slow slew rate = on<br>$V_{CCIO} = 3.3 V$                    | C1 = 35 pF        |             | 9.0 |     | 10.0 |     | 10.0 | ns   |
| t <sub>XZ</sub>   | Output buffer disable delay                                                                 | C1 = 5 pF         |             | 4.0 |     | 5.0  |     | 5.0  | ns   |
| t <sub>SU</sub>   | Register setup time                                                                         |                   | 2.1         |     | 3.0 |      | 3.5 |      | ns   |
| t <sub>H</sub>    | Register hold time                                                                          |                   | 0.6         |     | 0.8 |      | 1.0 |      | ns   |
| t <sub>FSU</sub>  | Register setup time of fast input                                                           |                   | 1.6         |     | 1.6 |      | 1.6 |      | ns   |
| t <sub>FH</sub>   | Register hold time of fast input                                                            |                   | 1.4         |     | 1.4 |      | 1.4 |      | ns   |
| t <sub>RD</sub>   | Register delay                                                                              |                   |             | 1.3 |     | 1.7  |     | 2.1  | ns   |
| t <sub>COMB</sub> | Combinatorial delay                                                                         |                   |             | 0.6 |     | 0.8  |     | 1.0  | ns   |

E

| Table 20          | Table 26. EPM7512AE Internal Timing Parameters (Part 2 of 2)       Note (1) |            |               |     |     |     |     |     |      |  |
|-------------------|-----------------------------------------------------------------------------|------------|---------------|-----|-----|-----|-----|-----|------|--|
| Symbol            | Parameter                                                                   | Conditions | s Speed Grade |     |     |     |     |     | Unit |  |
|                   |                                                                             |            | -             | -7  |     | -10 |     | 12  |      |  |
|                   |                                                                             |            | Min           | Max | Min | Max | Min | Max |      |  |
| t <sub>IC</sub>   | Array clock delay                                                           |            |               | 1.8 |     | 2.3 |     | 2.9 | ns   |  |
| t <sub>EN</sub>   | Register enable time                                                        |            |               | 1.0 |     | 1.3 |     | 1.7 | ns   |  |
| t <sub>GLOB</sub> | Global control delay                                                        |            |               | 1.7 |     | 2.2 |     | 2.7 | ns   |  |
| t <sub>PRE</sub>  | Register preset time                                                        |            |               | 1.0 |     | 1.4 |     | 1.7 | ns   |  |
| t <sub>CLR</sub>  | Register clear time                                                         |            |               | 1.0 |     | 1.4 |     | 1.7 | ns   |  |
| t <sub>PIA</sub>  | PIA delay                                                                   | (2)        |               | 3.0 |     | 4.0 |     | 4.8 | ns   |  |
| t <sub>LPA</sub>  | Low-power adder                                                             | (6)        |               | 4.5 |     | 5.0 |     | 5.0 | ns   |  |

| Table 29. EPM7256A External Timing Parameters       Note (1) |                                             |                   |               |     |       |     |      |      |      |      |      |
|--------------------------------------------------------------|---------------------------------------------|-------------------|---------------|-----|-------|-----|------|------|------|------|------|
| Symbol                                                       | Parameter                                   | Conditions        | Speed Grade U |     |       |     |      |      |      |      | Unit |
|                                                              |                                             |                   | -             | 6   | -7    |     | -10  |      | -12  |      |      |
|                                                              |                                             |                   | Min           | Max | Min   | Max | Min  | Мах  | Min  | Max  |      |
| t <sub>PD1</sub>                                             | Input to non-registered output              | C1 = 35 pF<br>(2) |               | 6.0 |       | 7.5 |      | 10.0 |      | 12.0 | ns   |
| t <sub>PD2</sub>                                             | I/O input to non-<br>registered output      | C1 = 35 pF<br>(2) |               | 6.0 |       | 7.5 |      | 10.0 |      | 12.0 | ns   |
| t <sub>SU</sub>                                              | Global clock setup time                     | (2)               | 3.7           |     | 4.6   |     | 6.2  |      | 7.4  |      | ns   |
| t <sub>H</sub>                                               | Global clock hold time                      | (2)               | 0.0           |     | 0.0   |     | 0.0  |      | 0.0  |      | ns   |
| t <sub>FSU</sub>                                             | Global clock setup time<br>of fast input    |                   | 2.5           |     | 3.0   |     | 3.0  |      | 3.0  |      | ns   |
| t <sub>FH</sub>                                              | Global clock hold time of<br>fast input     |                   | 0.0           |     | 0.0   |     | 0.0  |      | 0.0  |      | ns   |
| t <sub>CO1</sub>                                             | Global clock to output delay                | C1 = 35 pF        | 1.0           | 3.3 | 1.0   | 4.2 | 1.0  | 5.5  | 1.0  | 6.6  | ns   |
| t <sub>CH</sub>                                              | Global clock high time                      |                   | 3.0           |     | 3.0   |     | 4.0  |      | 4.0  |      | ns   |
| t <sub>CL</sub>                                              | Global clock low time                       |                   | 3.0           |     | 3.0   |     | 4.0  |      | 4.0  |      | ns   |
| t <sub>ASU</sub>                                             | Array clock setup time                      | (2)               | 0.8           |     | 1.0   |     | 1.4  |      | 1.6  |      | ns   |
| t <sub>AH</sub>                                              | Array clock hold time                       | (2)               | 1.9           |     | 2.7   |     | 4.0  |      | 5.1  |      | ns   |
| t <sub>ACO1</sub>                                            | Array clock to output delay                 | C1 = 35 pF<br>(2) | 1.0           | 6.2 | 1.0   | 7.8 | 1.0  | 10.3 | 1.0  | 12.4 | ns   |
| t <sub>ACH</sub>                                             | Array clock high time                       |                   | 3.0           |     | 3.0   |     | 4.0  |      | 4.0  |      | ns   |
| t <sub>ACL</sub>                                             | Array clock low time                        |                   | 3.0           |     | 3.0   |     | 4.0  |      | 4.0  |      | ns   |
| t <sub>CPPW</sub>                                            | Minimum pulse width for<br>clear and preset | (3)               | 3.0           |     | 3.0   |     | 4.0  |      | 4.0  |      | ns   |
| t <sub>CNT</sub>                                             | Minimum global clock<br>period              | (2)               |               | 6.4 |       | 8.0 |      | 10.7 |      | 12.8 | ns   |
| f <sub>CNT</sub>                                             | Maximum internal global<br>clock frequency  | (2), (4)          | 156.3         |     | 125.0 |     | 93.5 |      | 78.1 |      | MHz  |
| t <sub>acnt</sub>                                            | Minimum array clock<br>period               | (2)               |               | 6.4 |       | 8.0 |      | 10.7 |      | 12.8 | ns   |
| f <sub>acnt</sub>                                            | Maximum internal array<br>clock frequency   | (2), (4)          | 156.3         |     | 125.0 |     | 93.5 |      | 78.1 |      | MHz  |

| Symbol            | Parameter            | Conditions | s Speed Grade |      |     |      |     |      |     |      | Unit |
|-------------------|----------------------|------------|---------------|------|-----|------|-----|------|-----|------|------|
|                   |                      |            | -             | 6    | -7  |      | -10 |      | -12 |      |      |
|                   |                      |            | Min           | Мах  | Min | Max  | Min | Max  | Min | Max  |      |
| t <sub>COMB</sub> | Combinatorial delay  |            |               | 1.6  |     | 2.0  |     | 2.7  |     | 3.2  | ns   |
| t <sub>IC</sub>   | Array clock delay    |            |               | 2.7  |     | 3.4  |     | 4.5  |     | 5.4  | ns   |
| t <sub>EN</sub>   | Register enable time |            |               | 2.5  |     | 3.1  |     | 4.2  |     | 5.0  | ns   |
| t <sub>GLOB</sub> | Global control delay |            |               | 1.1  |     | 1.4  |     | 1.8  |     | 2.2  | ns   |
| t <sub>PRE</sub>  | Register preset time |            |               | 2.3  |     | 2.9  |     | 3.8  |     | 4.6  | ns   |
| t <sub>CLR</sub>  | Register clear time  |            |               | 2.3  |     | 2.9  |     | 3.8  |     | 4.6  | ns   |
| t <sub>PIA</sub>  | PIA delay            | (2)        |               | 1.3  |     | 1.6  |     | 2.1  |     | 2.6  | ns   |
| t <sub>LPA</sub>  | Low-power adder      | (6)        |               | 11.0 |     | 10.0 |     | 10.0 |     | 10.0 | ns   |

## Table 30. EPM7256A Internal Timing Parameters (Part 2 of 2) Note (1)

#### Notes to tables:

 These values are specified under the recommended operating conditions shown in Table 14 on page 28. See Figure 12 for more information on switching waveforms.

- (2) These values are specified for a PIA fan-out of one LAB (16 macrocells). For each additional LAB fan-out in these devices, add an additional 0.1 ns to the PIA timing value.
- (3) This minimum pulse width for preset and clear applies for both global clear and array controls. The t<sub>LPA</sub> parameter must be added to this minimum width if the clear or reset signal incorporates the t<sub>LAD</sub> parameter into the signal path.
- (4) This parameter is measured with a 16-bit loadable, enabled, up/down counter programmed into each LAB.
- (5) Operating conditions:  $V_{CCIO} = 2.5 \pm 0.2$  V for commercial and industrial use.
- (6) The  $t_{LPA}$  parameter must be added to the  $t_{LAD}$ ,  $t_{LAC}$ ,  $t_{IC}$ ,  $t_{EN}$ ,  $t_{SEXP}$ ,  $\mathbf{t_{ACL}}$ , and  $\mathbf{t_{CPPW}}$  parameters for macrocells running in low-power mode.

# Power Consumption

Supply power (P) versus frequency ( $f_{MAX}$ , in MHz) for MAX 7000A devices is calculated with the following equation:

 $P = P_{INT} + P_{IO} = I_{CCINT} \times V_{CC} + P_{IO}$ 

The P<sub>IO</sub> value, which depends on the device output load characteristics and switching frequency, can be calculated using the guidelines given in *Application Note* 74 (*Evaluating Power for Altera Devices*).

The  $I_{CCINT}$  value depends on the switching frequency and the application logic. The  $I_{CCINT}$  value is calculated with the following equation:

I<sub>CCINT</sub> =

 $(A \times MC_{TON}) + [B \times (MC_{DEV} - MC_{TON})] + (C \times MC_{USED} \times f_{MAX} \times tog_{LC})$ 

The parameters in this equation are:

| MC <sub>TON</sub>  | = | Number of macrocells with the Turbo Bit option turned    |
|--------------------|---|----------------------------------------------------------|
|                    |   | on, as reported in the MAX+PLUS II Report File (.rpt)    |
| MC <sub>DEV</sub>  | = | Number of macrocells in the device                       |
| MC <sub>USED</sub> | = | Total number of macrocells in the design, as reported in |
|                    |   | the Report File                                          |
| f <sub>MAX</sub>   | = | Highest clock frequency to the device                    |
| togLC              | = | Average percentage of logic cells toggling at each clock |
| -20                |   | (typically 12.5%)                                        |
| A, B, C            | = | Constants, shown in Table 31                             |

| Table 31. MAX 7000A I <sub>CC</sub> Equation Constants |      |      |       |  |  |  |  |  |
|--------------------------------------------------------|------|------|-------|--|--|--|--|--|
| Device                                                 | A    | В    | C     |  |  |  |  |  |
| EPM7032AE                                              | 0.71 | 0.30 | 0.014 |  |  |  |  |  |
| EPM7064AE                                              | 0.71 | 0.30 | 0.014 |  |  |  |  |  |
| EPM7128A                                               | 0.71 | 0.30 | 0.014 |  |  |  |  |  |
| EPM7128AE                                              | 0.71 | 0.30 | 0.014 |  |  |  |  |  |
| EPM7256A                                               | 0.71 | 0.30 | 0.014 |  |  |  |  |  |
| EPM7256AE                                              | 0.71 | 0.30 | 0.014 |  |  |  |  |  |
| EPM7512AE                                              | 0.71 | 0.30 | 0.014 |  |  |  |  |  |

This calculation provides an  $I_{CC}$  estimate based on typical conditions using a pattern of a 16-bit, loadable, enabled, up/down counter in each LAB with no output load. Actual  $I_{CC}$  should be verified during operation because this measurement is sensitive to the actual pattern in the device and the environmental operating conditions.

Figure 17. 100-Pin TQFP Package Pin-Out Diagram

Package outline not drawn to scale.



Figure 18. 100-Pin FineLine BGA Package Pin-Out Diagram



#### Figure 19. 144-Pin TQFP Package Pin-Out Diagram

Package outline not drawn to scale.



Figure 20. 169-Pin Ultra FineLine BGA Package Pin-Out Diagram

Package outline not drawn to scale.



# Figure 21. 208-Pin PQFP Package Pin-Out Diagram

Package outline not drawn to scale.



Figure 23. 256-Pin FineLine BGA Package Pin-Out Diagram

Package outline not drawn to scale.



# Revision History

The information contained in the *MAX 7000A Programmable Logic Device Data Sheet* version 4.5 supersedes information published in previous versions.

# Version 4.5

The following changes were made in the *MAX 7000A Programmable Logic Device Data Sheet* version 4.5:

■ Updated text in the "Power Sequencing & Hot-Socketing" section.

# Version 4.4

The following changes were made in the *MAX* 7000A Programmable Logic Device Data Sheet version 4.4:

- Added Tables 5 through 7.
  - Added "Programming Sequence" on page 17 and "Programming Times" on page 18.