Welcome to **E-XFL.COM** **Understanding Embedded - CPLDs (Complex Programmable Logic Devices)** Embedded - CPLDs, or Complex Programmable Logic Devices, are highly versatile digital logic devices used in electronic systems. These programmable components are designed to perform complex logical operations and can be customized for specific applications. Unlike fixed-function ICs, CPLDs offer the flexibility to reprogram their configuration, making them an ideal choice for various embedded systems. They consist of a set of logic gates and programmable interconnects, allowing designers to implement complex logic circuits without needing custom hardware. ### **Applications of Embedded - CPLDs** | Details | | |---------------------------------|--------------------------------------------------------------| | Product Status | Obsolete | | Programmable Type | In System Programmable | | Delay Time tpd(1) Max | 7.5 ns | | Voltage Supply - Internal | 3V ~ 3.6V | | Number of Logic Elements/Blocks | 16 | | Number of Macrocells | 256 | | Number of Gates | 5000 | | Number of I/O | 164 | | Operating Temperature | -40°C ~ 85°C (TA) | | Mounting Type | Surface Mount | | Package / Case | 256-BGA | | Supplier Device Package | 256-FBGA (17x17) | | Purchase URL | https://www.e-xfl.com/product-detail/intel/epm7256aefi256-7n | | | | Email: info@E-XFL.COM Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong - Software design support and automatic place-and-route provided by Altera's development systems for Windows-based PCs and Sun SPARCstation, and HP 9000 Series 700/800 workstations - Additional design entry and simulation support provided by EDIF 2 0 0 and 3 0 0 netlist files, library of parameterized modules (LPM), Verilog HDL, VHDL, and other interfaces to popular EDA tools from manufacturers such as Cadence, Exemplar Logic, Mentor Graphics, OrCAD, Synopsys, Synplicity, and VeriBest - Programming support with Altera's Master Programming Unit (MPU), MasterBlaster™ serial/universal serial bus (USB) communications cable, ByteBlasterMV™ parallel port download cable, and BitBlaster™ serial download cable, as well as programming hardware from third-party manufacturers and any Jam™ STAPL File (.jam), Jam Byte-Code File (.jbc), or Serial Vector Format File- (.svf) capable in-circuit tester # General Description MAX 7000A (including MAX 7000AE) devices are high-density, high-performance devices based on Altera's second-generation MAX architecture. Fabricated with advanced CMOS technology, the EEPROM-based MAX 7000A devices operate with a 3.3-V supply voltage and provide 600 to 10,000 usable gates, ISP, pin-to-pin delays as fast as 4.5 ns, and counter speeds of up to 227.3 MHz. MAX 7000A devices in the -4, -5, -6, -7, and some -10 speed grades are compatible with the timing requirements for 33 MHz operation of the PCI Special Interest Group (PCI SIG) *PCI Local Bus Specification, Revision 2.2.* See Table 2. | Device | | Speed Grade | | | | | | | | | |-----------|----------|-------------|----------|----------|----------|----------|--|--|--|--| | | -4 | -5 | -6 | -7 | -10 | -12 | | | | | | EPM7032AE | <b>✓</b> | | | <b>✓</b> | <b>✓</b> | | | | | | | EPM7064AE | <b>✓</b> | | | <b>✓</b> | <b>✓</b> | | | | | | | EPM7128A | | | <b>✓</b> | <b>✓</b> | ✓ | <b>✓</b> | | | | | | EPM7128AE | | <b>✓</b> | | <b>✓</b> | ✓ | | | | | | | EPM7256A | | | <b>✓</b> | <b>✓</b> | <b>✓</b> | <b>✓</b> | | | | | | EPM7256AE | | <b>✓</b> | | <b>✓</b> | ✓ | | | | | | | EPM7512AE | | | | <b>✓</b> | <b>✓</b> | <b>✓</b> | | | | | ### **Expander Product Terms** Although most logic functions can be implemented with the five product terms available in each macrocell, more complex logic functions require additional product terms. Another macrocell can be used to supply the required logic resources. However, the MAX 7000A architecture also offers both shareable and parallel expander product terms that provide additional product terms directly to any macrocell in the same LAB. These expanders help ensure that logic is synthesized with the fewest possible logic resources to obtain the fastest possible speed. ### Shareable Expanders Each LAB has 16 shareable expanders that can be viewed as a pool of uncommitted single product terms (one from each macrocell) with inverted outputs that feed back into the logic array. Each shareable expander can be used and shared by any or all macrocells in the LAB to build complex logic functions. A small delay ( $t_{SEXP}$ ) is incurred when shareable expanders are used. Figure 3 shows how shareable expanders can feed multiple macrocells. Shareable expanders can be shared by any or all macrocells in an LAB. Figure 3. MAX 7000A Shareable Expanders PIA 6 or 10 Global Output Enable Signals (1) From Macrocell Past Input to Macrocell Register To PIA Figure 6. I/O Control Block of MAX 7000A Devices #### Note: (1) EPM7032AE, EPM7064AE, EPM7128A, EPM7128AE, EPM7256A, and EPM7256AE devices have six output enable signals. EPM7512AE devices have 10 output enable signals. When the tri-state buffer control is connected to ground, the output is tri-stated (high impedance) and the I/O pin can be used as a dedicated input. When the tri-state buffer control is connected to $V_{CC}$ , the output is enabled. The MAX 7000A architecture provides dual I/O feedback, in which macrocell and pin feedbacks are independent. When an I/O pin is configured as an input, the associated macrocell can be used for buried logic. # In-System Programmability MAX 7000A devices can be programmed in-system via an industry-standard 4-pin IEEE Std. 1149.1 (JTAG) interface. ISP offers quick, efficient iterations during design development and debugging cycles. The MAX 7000A architecture internally generates the high programming voltages required to program EEPROM cells, allowing in-system programming with only a single 3.3-V power supply. During in-system programming, the I/O pins are tri-stated and weakly pulled-up to eliminate board conflicts. The pull-up value is nominally 50 k $\Omega$ . MAX 7000AE devices have an enhanced ISP algorithm for faster programming. These devices also offer an ISP\_Done bit that provides safe operation when in-system programming is interrupted. This ISP\_Done bit, which is the last bit programmed, prevents all I/O pins from driving until the bit is programmed. This feature is only available in EPM7032AE, EPM7064AE, EPM7128AE, EPM7256AE, and EPM7512AE devices. ISP simplifies the manufacturing flow by allowing devices to be mounted on a PCB with standard pick-and-place equipment before they are programmed. MAX 7000A devices can be programmed by downloading the information via in-circuit testers, embedded processors, the Altera MasterBlaster serial/USB communications cable, ByteBlasterMV parallel port download cable, and BitBlaster serial download cable. Programming the devices after they are placed on the board eliminates lead damage on high-pin-count packages (e.g., QFP packages) due to device handling. MAX 7000A devices can be reprogrammed after a system has already shipped to the field. For example, product upgrades can be performed in the field via software or modem. In-system programming can be accomplished with either an adaptive or constant algorithm. An adaptive algorithm reads information from the unit and adapts subsequent programming steps to achieve the fastest possible programming time for that unit. A constant algorithm uses a predefined (non-adaptive) programming sequence that does not take advantage of adaptive algorithm programming time improvements. Some in-circuit testers cannot program using an adaptive algorithm. Therefore, a constant algorithm must be used. MAX 7000AE devices can be programmed with either an adaptive or constant (non-adaptive) algorithm. EPM7128A and EPM7256A device can only be programmed with an adaptive algorithm; users programming these two devices on platforms that cannot use an adaptive algorithm should use EPM7128AE and EPM7256AE devices. The Jam Standard Test and Programming Language (STAPL), JEDEC standard JESD 71, can be used to program MAX 7000A devices with incircuit testers, PCs, or embedded processors. For more information on using the Jam STAPL language, see *Application Note 88* (Using the Jam Language for ISP & ICR via an Embedded Processor) and *Application Note 122* (Using Jam STAPL for ISP & ICR via an Embedded Processor). ISP circuitry in MAX 7000AE devices is compliant with the IEEE Std. 1532 specification. The IEEE Std. 1532 is a standard developed to allow concurrent ISP between multiple PLD vendors. ### **Programming Sequence** During in-system programming, instructions, addresses, and data are shifted into the MAX 7000A device through the TDI input pin. Data is shifted out through the TDO output pin and compared against the expected data. Programming a pattern into the device requires the following six ISP stages. A stand-alone verification of a programmed pattern involves only stages 1, 2, 5, and 6. - Enter ISP. The enter ISP stage ensures that the I/O pins transition smoothly from user mode to ISP mode. The enter ISP stage requires 1 ms. - 2. *Check ID*. Before any program or verify process, the silicon ID is checked. The time required to read this silicon ID is relatively small compared to the overall programming time. - 3. *Bulk Erase*. Erasing the device in-system involves shifting in the instructions to erase the device and applying one erase pulse of 100 ms. - Program. Programming the device in-system involves shifting in the address and data and then applying the programming pulse to program the EEPROM cells. This process is repeated for each EEPROM address. - Verify. Verifying an Altera device in-system involves shifting in addresses, applying the read pulse to verify the EEPROM cells, and shifting out the data for comparison. This process is repeated for each EEPROM address. - 6. Exit ISP. An exit ISP stage ensures that the I/O pins transition smoothly from ISP mode to user mode. The exit ISP stage requires 1 ms. ## **Programming Times** The time required to implement each of the six programming stages can be broken into the following two elements: - A pulse time to erase, program, or read the EEPROM cells. - A shifting time based on the test clock (TCK) frequency and the number of TCK cycles to shift instructions, address, and data into the device. By combining the pulse and shift times for each of the programming stages, the program or verify time can be derived as a function of the TCK frequency, the number of devices, and specific target device(s). Because different ISP-capable devices have a different number of EEPROM cells, both the total fixed and total variable times are unique for a single device. ### Programming a Single MAX 7000A Device The time required to program a single MAX 7000A device in-system can be calculated from the following formula: $$t_{PROG} = t_{PPULSE} + \frac{Cycle_{PTCK}}{f_{TCK}}$$ where: $t_{PROG}$ = Programming time $t_{PPULSE}$ = Sum of the fixed times to erase, program, and verify the EEPROM cells $Cycle_{PTCK}$ = Number of TCK cycles to program a device = TCK frequency The ISP times for a stand-alone verification of a single MAX 7000A device can be calculated from the following formula: $$t_{VER} = t_{VPULSE} + \frac{Cycle_{VTCK}}{f_{TCK}}$$ where: $t_{VER}$ = Verify time $t_{VPULSE}$ = Sum of the fixed times to verify the EEPROM cells $Cycle_{VTCK}$ = Number of TCK cycles to verify a device # Power Sequencing & Hot-Socketing Because MAX 7000A devices can be used in a mixed-voltage environment, they have been designed specifically to tolerate any possible power-up sequence. The $V_{CCIO}$ and $V_{CCINT}$ power planes can be powered in any order. Signals can be driven into MAX 7000AE devices before and during power-up (and power-down) without damaging the device. Additionally, MAX 7000AE devices do not drive out during power-up. Once operating conditions are reached, MAX 7000AE devices operate as specified by the user. MAX 7000AE device I/O pins will not source or sink more than 300 $\mu A$ of DC current during power-up. All pins can be driven up to 5.75 V during hot-socketing, except the OE1 and GLCRn pins. The OE1 and GLCRn pins can be driven up to 3.6 V during hot-socketing. After $V_{CCINT}$ and $V_{CCIO}$ reach the recommended operating conditions, these two pins are 5.0-V tolerant. EPM7128A and EPM7256A devices do not support hot-socketing and may drive out during power-up. # **Design Security** All MAX 7000A devices contain a programmable security bit that controls access to the data programmed into the device. When this bit is programmed, a design implemented in the device cannot be copied or retrieved. This feature provides a high level of design security because programmed data within EEPROM cells is invisible. The security bit that controls this function, as well as all other programmed data, is reset only when the device is reprogrammed. # **Generic Testing** MAX 7000A devices are fully tested. Complete testing of each programmable EEPROM bit and all internal logic elements ensures 100% programming yield. AC test measurements are taken under conditions equivalent to those shown in Figure 9. Test patterns can be used and then erased during early stages of the production flow. | Symbol | Parameter | Conditions | Min | Max | Unit | |------------------|--------------------------------------|--------------------------------------------------------------|-------------------------|------|------| | V <sub>IH</sub> | High-level input voltage | | 1.7 | 5.75 | V | | V <sub>IL</sub> | Low-level input voltage | | -0.5 | 0.8 | V | | V <sub>OH</sub> | 3.3-V high-level TTL output voltage | $I_{OH} = -8 \text{ mA DC}, V_{CCIO} = 3.00 \text{ V}$ (7) | 2.4 | | V | | | 3.3-V high-level CMOS output voltage | $I_{OH} = -0.1 \text{ mA DC}, V_{CCIO} = 3.00 \text{ V}$ (7) | V <sub>CCIO</sub> – 0.2 | | V | | | 2.5-V high-level output voltage | $I_{OH} = -100 \mu A DC, V_{CCIO} = 2.30 V$ (7) | 2.1 | | V | | | | I <sub>OH</sub> = -1 mA DC, V <sub>CCIO</sub> = 2.30 V (7) | 2.0 | | V | | | | $I_{OH} = -2 \text{ mA DC}, V_{CCIO} = 2.30 \text{ V}$ (7) | 1.7 | | V | | V <sub>OL</sub> | 3.3-V low-level TTL output voltage | $I_{OL} = 8 \text{ mA DC}, V_{CCIO} = 3.00 \text{ V } (8)$ | | 0.45 | V | | | 3.3-V low-level CMOS output voltage | $I_{OL} = 0.1 \text{ mA DC}, V_{CCIO} = 3.00 \text{ V } (8)$ | | 0.2 | V | | | 2.5-V low-level output voltage | $I_{OL} = 100 \mu A DC, V_{CCIO} = 2.30 V (8)$ | | 0.2 | V | | | | I <sub>OL</sub> = 1 mA DC, V <sub>CCIO</sub> = 2.30 V (8) | | 0.4 | V | | | | I <sub>OL</sub> = 2 mA DC, V <sub>CCIO</sub> = 2.30 V (8) | | 0.7 | V | | կ | Input leakage current | $V_I = -0.5 \text{ to } 5.5 \text{ V } (9)$ | -10 | 10 | μΑ | | I <sub>OZ</sub> | Tri-state output off-state current | V <sub>I</sub> = -0.5 to 5.5 V (9) | -10 | 10 | μΑ | | R <sub>ISP</sub> | Value of I/O pin pull-up resistor | V <sub>CCIO</sub> = 3.0 to 3.6 V (10) | 20 | 50 | kΩ | | | during in-system programming | V <sub>CCIO</sub> = 2.3 to 2.7 V (10) | 30 | 80 | kΩ | | | or during power-up | V <sub>CCIO</sub> = 2.3 to 3.6 V (11) | 20 | 74 | kΩ | | Table 1 | 6. MAX 7000A Device Capacital | nce Note (12) | | | | |------------------|-------------------------------|-------------------------------------|-----|-----|------| | Symbol | Parameter | Conditions | Min | Max | Unit | | C <sub>IN</sub> | Input pin capacitance | V <sub>IN</sub> = 0 V, f = 1.0 MHz | | 8 | pF | | C <sub>I/O</sub> | I/O pin capacitance | V <sub>OUT</sub> = 0 V, f = 1.0 MHz | | 8 | pF | Figure 11. MAX 7000A Timing Model The timing characteristics of any signal path can be derived from the timing model and parameters of a particular device. External timing parameters, which represent pin-to-pin timing delays, can be calculated as the sum of internal parameters. Figure 12 shows the timing relationship between internal and external delay parameters. See Application Note 94 (Understanding MAX 7000 Timing) for more information. ## Figure 12. MAX 7000A Switching Waveforms $t_R$ & $t_F$ < 2 ns. Inputs are driven at 3 V for a logic high and 0 V for a logic low. All timing characteristics are measured at 1.5 V. Tables 17 through 30 show EPM7032AE, EPM7064AE, EPM7128AE, EPM7256AE, EPM7512AE, EPM7128A, and EPM7256A timing information. | Symbol | Parameter | Conditions | | | Speed | Grade | | | Unit | |-------------------|------------------------------------------|----------------|-------|-----|-------|-------|-------|-----|------| | | | | | 4 | | 7 | -1 | 10 | | | | | | Min | Max | Min | Max | Min | Max | | | t <sub>PD1</sub> | Input to non-registered output | C1 = 35 pF (2) | | 4.5 | | 7.5 | | 10 | ns | | t <sub>PD2</sub> | I/O input to non-registered output | C1 = 35 pF (2) | | 4.5 | | 7.5 | | 10 | ns | | t <sub>SU</sub> | Global clock setup time | (2) | 2.9 | | 4.7 | | 6.3 | | ns | | t <sub>H</sub> | Global clock hold time | (2) | 0.0 | | 0.0 | | 0.0 | | ns | | t <sub>FSU</sub> | Global clock setup time of fast input | | 2.5 | | 3.0 | | 3.0 | | ns | | t <sub>FH</sub> | Global clock hold time of fast input | | 0.0 | | 0.0 | | 0.0 | | ns | | t <sub>CO1</sub> | Global clock to output delay | C1 = 35 pF | 1.0 | 3.0 | 1.0 | 5.0 | 1.0 | 6.7 | ns | | t <sub>CH</sub> | Global clock high time | | 2.0 | | 3.0 | | 4.0 | | ns | | t <sub>CL</sub> | Global clock low time | | 2.0 | | 3.0 | | 4.0 | | ns | | t <sub>ASU</sub> | Array clock setup time | (2) | 1.6 | | 2.5 | | 3.6 | | ns | | t <sub>AH</sub> | Array clock hold time | (2) | 0.3 | | 0.5 | | 0.5 | | ns | | t <sub>ACO1</sub> | Array clock to output delay | C1 = 35 pF (2) | 1.0 | 4.3 | 1.0 | 7.2 | 1.0 | 9.4 | ns | | t <sub>ACH</sub> | Array clock high time | | 2.0 | | 3.0 | | 4.0 | | ns | | t <sub>ACL</sub> | Array clock low time | | 2.0 | | 3.0 | | 4.0 | | ns | | t <sub>CPPW</sub> | Minimum pulse width for clear and preset | (3) | 2.0 | | 3.0 | | 4.0 | | ns | | t <sub>CNT</sub> | Minimum global clock period | (2) | | 4.4 | | 7.2 | | 9.7 | ns | | f <sub>CNT</sub> | Maximum internal global clock frequency | (2), (4) | 227.3 | | 138.9 | | 103.1 | | MHz | | t <sub>ACNT</sub> | Minimum array clock period | (2) | | 4.4 | | 7.2 | | 9.7 | ns | | f <sub>ACNT</sub> | Maximum internal array clock frequency | (2), (4) | 227.3 | | 138.9 | | 103.1 | | MHz | | Symbol | Parameter | Conditions | | | Speed | Grade | | | Unit | |-------------------|-------------------------------------------------------------------------------------------|-------------------|-----|-----|-------|-------|-----|------|------| | | | | - | 4 | | -7 | | 10 | | | | | | Min | Max | Min | Max | Min | Max | | | t <sub>IN</sub> | Input pad and buffer delay | | | 0.6 | | 1.1 | | 1.4 | ns | | t <sub>IO</sub> | I/O input pad and buffer delay | | | 0.6 | | 1.1 | | 1.4 | ns | | t <sub>FIN</sub> | Fast input delay | | | 2.5 | | 3.0 | | 3.7 | ns | | t <sub>SEXP</sub> | Shared expander delay | | | 1.8 | | 3.0 | | 3.9 | ns | | $t_{PEXP}$ | Parallel expander delay | | | 0.4 | | 0.7 | | 0.9 | ns | | $t_{LAD}$ | Logic array delay | | | 1.5 | | 2.5 | | 3.2 | ns | | t <sub>LAC</sub> | Logic control array delay | | | 0.6 | | 1.0 | | 1.2 | ns | | t <sub>IOE</sub> | Internal output enable delay | | | 0.0 | | 0.0 | | 0.0 | ns | | t <sub>OD1</sub> | Output buffer and pad delay, slow slew rate = off V <sub>CCIO</sub> = 3.3 V | C1 = 35 pF | | 0.8 | | 1.3 | | 1.8 | ns | | t <sub>OD2</sub> | Output buffer and pad delay, slow slew rate = off V <sub>CCIO</sub> = 2.5 V | C1 = 35 pF<br>(5) | | 1.3 | | 1.8 | | 2.3 | ns | | t <sub>OD3</sub> | Output buffer and pad<br>delay, slow slew rate = on<br>V <sub>CCIO</sub> = 2.5 V or 3.3 V | C1 = 35 pF | | 5.8 | | 6.3 | | 6.8 | ns | | t <sub>ZX1</sub> | Output buffer enable delay, slow slew rate = off $V_{CCIO} = 3.3 \text{ V}$ | C1 = 35 pF | | 4.0 | | 4.0 | | 5.0 | ns | | t <sub>ZX2</sub> | Output buffer enable delay, slow slew rate = off $V_{CCIO} = 2.5 \text{ V}$ | C1 = 35 pF<br>(5) | | 4.5 | | 4.5 | | 5.5 | ns | | t <sub>ZX3</sub> | Output buffer enable delay, slow slew rate = on V <sub>CCIO</sub> = 3.3 V | C1 = 35 pF | | 9.0 | | 9.0 | | 10.0 | ns | | $t_{XZ}$ | Output buffer disable delay | C1 = 5 pF | | 4.0 | | 4.0 | | 5.0 | ns | | t <sub>SU</sub> | Register setup time | | 1.3 | | 2.0 | | 2.9 | | ns | | t <sub>H</sub> | Register hold time | | 0.6 | | 1.0 | | 1.3 | | ns | | t <sub>FSU</sub> | Register setup time of fast input | | 1.0 | | 1.5 | | 1.5 | | ns | | t <sub>FH</sub> | Register hold time of fast input | | 1.5 | | 1.5 | | 1.5 | | ns | | $t_{RD}$ | Register delay | | | 0.7 | | 1.2 | | 1.6 | ns | | t <sub>COMB</sub> | Combinatorial delay | | | 0.6 | | 0.9 | | 1.3 | ns | | t <sub>IC</sub> | Array clock delay | | | 1.2 | | 1.9 | | 2.5 | ns | | Symbol | Parameter | Conditions | | | Speed | Grade | | | Unit | |-------------------|------------------------------------------|-------------------|-------|-----|-------|-------|------|------|------| | | | | -: | 5 | - | 7 | -1 | 10 | | | | | | Min | Max | Min | Max | Min | Max | | | t <sub>PD1</sub> | Input to non-<br>registered output | C1 = 35 pF<br>(2) | | 5.0 | | 7.5 | | 10 | ns | | t <sub>PD2</sub> | I/O input to non-<br>registered output | C1 = 35 pF<br>(2) | | 5.0 | | 7.5 | | 10 | ns | | t <sub>SU</sub> | Global clock setup time | (2) | 3.3 | | 4.9 | | 6.6 | | ns | | t <sub>H</sub> | Global clock hold time | (2) | 0.0 | | 0.0 | | 0.0 | | ns | | t <sub>FSU</sub> | Global clock setup time of fast input | | 2.5 | | 3.0 | | 3.0 | | ns | | t <sub>FH</sub> | Global clock hold time of fast input | | 0.0 | | 0.0 | | 0.0 | | ns | | t <sub>CO1</sub> | Global clock to output delay | C1 = 35 pF | 1.0 | 3.4 | 1.0 | 5.0 | 1.0 | 6.6 | ns | | t <sub>CH</sub> | Global clock high time | | 2.0 | | 3.0 | | 4.0 | | ns | | t <sub>CL</sub> | Global clock low time | | 2.0 | | 3.0 | | 4.0 | | ns | | t <sub>ASU</sub> | Array clock setup time | (2) | 1.8 | | 2.8 | | 3.8 | | ns | | t <sub>AH</sub> | Array clock hold time | (2) | 0.2 | | 0.3 | | 0.4 | | ns | | t <sub>ACO1</sub> | Array clock to output delay | C1 = 35 pF<br>(2) | 1.0 | 4.9 | 1.0 | 7.1 | 1.0 | 9.4 | ns | | t <sub>ACH</sub> | Array clock high time | | 2.0 | | 3.0 | | 4.0 | | ns | | t <sub>ACL</sub> | Array clock low time | | 2.0 | | 3.0 | | 4.0 | | ns | | t <sub>CPPW</sub> | Minimum pulse width for clear and preset | (3) | 2.0 | | 3.0 | | 4.0 | | ns | | t <sub>CNT</sub> | Minimum global clock period | (2) | | 5.2 | | 7.7 | | 10.2 | ns | | f <sub>CNT</sub> | Maximum internal global clock frequency | (2), (4) | 192.3 | | 129.9 | | 98.0 | | MHz | | t <sub>ACNT</sub> | Minimum array clock period | (2) | | 5.2 | | 7.7 | | 10.2 | ns | | f <sub>ACNT</sub> | Maximum internal array clock frequency | (2), (4) | 192.3 | | 129.9 | | 98.0 | | MHz | | Symbol | Parameter | Conditions | | | Speed | Grade | | | Unit | |-------------------|------------------------------------------------------------------------------|-------------------|-----|-----|-------|-------|-----|------|------| | | | | - | 5 | | 7 | - | 10 | | | | | | Min | Max | Min | Max | Min | Max | | | $t_{IN}$ | Input pad and buffer delay | | | 0.7 | | 0.9 | | 1.2 | ns | | t <sub>IO</sub> | I/O input pad and buffer delay | | | 0.7 | | 0.9 | | 1.2 | ns | | t <sub>FIN</sub> | Fast input delay | | | 2.4 | | 2.9 | | 3.4 | ns | | t <sub>SEXP</sub> | Shared expander delay | | | 2.1 | | 2.8 | | 3.7 | ns | | t <sub>PEXP</sub> | Parallel expander delay | | | 0.3 | | 0.5 | | 0.6 | ns | | $t_{LAD}$ | Logic array delay | | | 1.7 | | 2.2 | | 2.8 | ns | | t <sub>LAC</sub> | Logic control array delay | | | 0.8 | | 1.0 | | 1.3 | ns | | t <sub>IOE</sub> | Internal output enable delay | | | 0.0 | | 0.0 | | 0.0 | ns | | t <sub>OD1</sub> | Output buffer and pad delay, slow slew rate = off $V_{CCIO} = 3.3 \text{ V}$ | C1 = 35 pF | | 0.9 | | 1.2 | | 1.6 | ns | | t <sub>OD2</sub> | Output buffer and pad delay, slow slew rate = off $V_{CCIO} = 2.5 \text{ V}$ | C1 = 35 pF<br>(5) | | 1.4 | | 1.7 | | 2.1 | ns | | t <sub>OD3</sub> | Output buffer and pad delay, slow slew rate = on $V_{CCIO}$ = 2.5 V or 3.3 V | C1 = 35 pF | | 5.9 | | 6.2 | | 6.6 | ns | | t <sub>ZX1</sub> | Output buffer enable delay, slow slew rate = off $V_{CCIO} = 3.3 \text{ V}$ | C1 = 35 pF | | 4.0 | | 4.0 | | 5.0 | ns | | t <sub>ZX2</sub> | Output buffer enable delay, slow slew rate = off $V_{CCIO} = 2.5 \text{ V}$ | C1 = 35 pF<br>(5) | | 4.5 | | 4.5 | | 5.5 | ns | | t <sub>ZX3</sub> | Output buffer enable delay, slow slew rate = on $V_{CCIO} = 3.3 \text{ V}$ | C1 = 35 pF | | 9.0 | | 9.0 | | 10.0 | ns | | $t_{XZ}$ | Output buffer disable delay | C1 = 5 pF | | 4.0 | | 4.0 | | 5.0 | ns | | $t_{SU}$ | Register setup time | | 1.5 | | 2.1 | | 2.9 | | ns | | $t_H$ | Register hold time | | 0.7 | | 0.9 | | 1.2 | | ns | | t <sub>FSU</sub> | Register setup time of fast input | | 1.1 | | 1.6 | | 1.6 | | ns | | t <sub>FH</sub> | Register hold time of fast input | | 1.4 | | 1.4 | | 1.4 | | ns | | $t_{RD}$ | Register delay | | | 0.9 | | 1.2 | | 1.6 | ns | | $t_{COMB}$ | Combinatorial delay | | | 0.5 | | 0.8 | | 1.2 | ns | | Symbol | ymbol Parameter Conditions Speed Grade | | | | | | | | Unit | |-------------------|----------------------------------------|-----|-----|-----|-----|-----|-----|-----|------| | | | | - | 5 | - | 7 | | 10 | | | | | | Min | Max | Min | Max | Min | Max | | | $t_{IC}$ | Array clock delay | | | 1.2 | | 1.6 | | 2.1 | ns | | $t_{EN}$ | Register enable time | | | 0.8 | | 1.0 | | 1.3 | ns | | t <sub>GLOB</sub> | Global control delay | | | 1.0 | | 1.5 | | 2.0 | ns | | t <sub>PRE</sub> | Register preset time | | | 1.6 | | 2.3 | | 3.0 | ns | | t <sub>CLR</sub> | Register clear time | | | 1.6 | | 2.3 | | 3.0 | ns | | $t_{PIA}$ | PIA delay | (2) | | 1.7 | | 2.4 | | 3.2 | ns | | $t_{LPA}$ | Low-power adder | (6) | | 4.0 | | 4.0 | | 5.0 | ns | | Symbol | Parameter | Conditions | | | | Speed | Grade | | | | Unit | |-------------------|----------------------|------------|-----|------|-----|-------|-------|------|-----|------|------| | | | | - | 6 | - | 7 | -1 | 10 | -1 | 12 | | | | | | Min | Max | Min | Max | Min | Max | Min | Max | | | t <sub>RD</sub> | Register delay | | | 1.7 | | 2.1 | | 2.8 | | 3.3 | ns | | t <sub>COMB</sub> | Combinatorial delay | | | 1.7 | | 2.1 | | 2.8 | | 3.3 | ns | | t <sub>IC</sub> | Array clock delay | | | 2.4 | | 3.0 | | 4.1 | | 4.9 | ns | | t <sub>EN</sub> | Register enable time | | | 2.4 | | 3.0 | | 4.1 | | 4.9 | ns | | t <sub>GLOB</sub> | Global control delay | | | 1.0 | | 1.2 | | 1.7 | | 2.0 | ns | | t <sub>PRE</sub> | Register preset time | | | 3.1 | | 3.9 | | 5.2 | | 6.2 | ns | | t <sub>CLR</sub> | Register clear time | | | 3.1 | | 3.9 | | 5.2 | | 6.2 | ns | | t <sub>PIA</sub> | PIA delay | (2) | | 0.9 | | 1.1 | | 1.5 | | 1.8 | ns | | $t_{LPA}$ | Low-power adder | (6) | | 11.0 | | 10.0 | | 10.0 | | 10.0 | ns | | Table 2 | 9. EPM7256A External Tir | ning Parame | ters | Note | (1) | | | | | | | |-------------------|------------------------------------------|-------------------|-------|------|-------|-------|-------|------|------|------|------| | Symbol | Parameter | Conditions | | | | Speed | Grade | | | | Unit | | | | | - | 6 | | 7 | -1 | 10 | | 12 | | | | | | Min | Max | Min | Max | Min | Max | Min | Max | | | t <sub>PD1</sub> | Input to non-registered output | C1 = 35 pF<br>(2) | | 6.0 | | 7.5 | | 10.0 | | 12.0 | ns | | t <sub>PD2</sub> | I/O input to non-<br>registered output | C1 = 35 pF<br>(2) | | 6.0 | | 7.5 | | 10.0 | | 12.0 | ns | | t <sub>SU</sub> | Global clock setup time | (2) | 3.7 | | 4.6 | | 6.2 | | 7.4 | | ns | | t <sub>H</sub> | Global clock hold time | (2) | 0.0 | | 0.0 | | 0.0 | | 0.0 | | ns | | t <sub>FSU</sub> | Global clock setup time of fast input | | 2.5 | | 3.0 | | 3.0 | | 3.0 | | ns | | t <sub>FH</sub> | Global clock hold time of fast input | | 0.0 | | 0.0 | | 0.0 | | 0.0 | | ns | | t <sub>CO1</sub> | Global clock to output delay | C1 = 35 pF | 1.0 | 3.3 | 1.0 | 4.2 | 1.0 | 5.5 | 1.0 | 6.6 | ns | | t <sub>CH</sub> | Global clock high time | | 3.0 | | 3.0 | | 4.0 | | 4.0 | | ns | | t <sub>CL</sub> | Global clock low time | | 3.0 | | 3.0 | | 4.0 | | 4.0 | | ns | | t <sub>ASU</sub> | Array clock setup time | (2) | 8.0 | | 1.0 | | 1.4 | | 1.6 | | ns | | t <sub>AH</sub> | Array clock hold time | (2) | 1.9 | | 2.7 | | 4.0 | | 5.1 | | ns | | t <sub>ACO1</sub> | Array clock to output delay | C1 = 35 pF<br>(2) | 1.0 | 6.2 | 1.0 | 7.8 | 1.0 | 10.3 | 1.0 | 12.4 | ns | | t <sub>ACH</sub> | Array clock high time | | 3.0 | | 3.0 | | 4.0 | | 4.0 | | ns | | t <sub>ACL</sub> | Array clock low time | | 3.0 | | 3.0 | | 4.0 | | 4.0 | | ns | | t <sub>CPPW</sub> | Minimum pulse width for clear and preset | (3) | 3.0 | | 3.0 | | 4.0 | | 4.0 | | ns | | t <sub>CNT</sub> | Minimum global clock period | (2) | | 6.4 | | 8.0 | | 10.7 | | 12.8 | ns | | f <sub>CNT</sub> | Maximum internal global clock frequency | (2), (4) | 156.3 | | 125.0 | | 93.5 | | 78.1 | | MHz | | t <sub>ACNT</sub> | Minimum array clock period | (2) | | 6.4 | | 8.0 | | 10.7 | | 12.8 | ns | | f <sub>ACNT</sub> | Maximum internal array clock frequency | (2), (4) | 156.3 | | 125.0 | | 93.5 | | 78.1 | | MHz | The parameters in this equation are: MC<sub>TON</sub> = Number of macrocells with the Turbo Bit option turned on, as reported in the MAX+PLUS II Report File (.rpt) $MC_{DEV}$ = Number of macrocells in the device $MC_{USED}$ = Total number of macrocells in the design, as reported in the Report File $f_{MAX}$ = Highest clock frequency to the device tog<sub>LC</sub> = Average percentage of logic cells toggling at each clock (typically 12.5%) A, B, C = Constants, shown in Table 31 | Table 31. MAX 7000A I <sub>CC</sub> | Table 31. MAX 7000A I <sub>CC</sub> Equation Constants | | | | | | | | | | | |-------------------------------------|--------------------------------------------------------|------|-------|--|--|--|--|--|--|--|--| | Device | A | В | C | | | | | | | | | | EPM7032AE | 0.71 | 0.30 | 0.014 | | | | | | | | | | EPM7064AE | 0.71 | 0.30 | 0.014 | | | | | | | | | | EPM7128A | 0.71 | 0.30 | 0.014 | | | | | | | | | | EPM7128AE | 0.71 | 0.30 | 0.014 | | | | | | | | | | EPM7256A | 0.71 | 0.30 | 0.014 | | | | | | | | | | EPM7256AE | 0.71 | 0.30 | 0.014 | | | | | | | | | | EPM7512AE | 0.71 | 0.30 | 0.014 | | | | | | | | | This calculation provides an $I_{CC}$ estimate based on typical conditions using a pattern of a 16-bit, loadable, enabled, up/down counter in each LAB with no output load. Actual $I_{CC}$ should be verified during operation because this measurement is sensitive to the actual pattern in the device and the environmental operating conditions. Figure 23. 256-Pin FineLine BGA Package Pin-Out Diagram Package outline not drawn to scale. # Revision History The information contained in the *MAX 7000A Programmable Logic Device Data Sheet* version 4.5 supersedes information published in previous versions. #### Version 4.5 The following changes were made in the MAX 7000A Programmable Logic Device Data Sheet version 4.5: Updated text in the "Power Sequencing & Hot-Socketing" section. ### Version 4.4 The following changes were made in the MAX 7000A Programmable Logic Device Data Sheet version 4.4: - Added Tables 5 through 7. - Added "Programming Sequence" on page 17 and "Programming Times" on page 18. #### Version 4.3 The following changes were made in the MAX 7000A Programmable Logic Device Data Sheet version 4.3: - Added extended temperature devices to document - Updated Table 14. #### Version 4.2 The following changes were made in the MAX 7000A Programmable Logic Device Data Sheet version 4.2: - Removed *Note* (1) from Table 2. - Removed *Note* (4) from Tables 3 and 4. #### Version 4.1 The following changes were made in the MAX 7000A Programmable Logic Device Data Sheet version 4.1: - Updated leakage current information in Table 15. - Updated Note (9) of Table 15. - Updated *Note* (1) of Tables 17 through 30. 101 Innovation Drive San Jose, CA 95134 (408) 544-7000 http://www.altera.com Applications Hotline: (800) 800-EPLD Literature Services: lit\_reg@altera.com Copyright © 2003 Altera Corporation. All rights reserved. Altera, The Programmable Solutions Company, the stylized Altera logo, specific device designations, and all other words and logos that are identified as trademarks and/or service marks are, unless noted otherwise, the trademarks and service marks of Altera Corporation in the U.S. and other countries. All other product or service names are the property of their respective holders. Altera products are protected under numerous U.S. and foreign patents and pending applications, maskwork rights, and copyrights. Altera warrants performance of its semiconductor products to current specifications in accordance with Altera's standard warranty, but reserves the right to make changes to any products and services at any time without notice. Altera assumes no responsibility or liability arising out of the application or use of any information, product, or service described herein except as expressly agreed to in writing by Altera Corporation. Altera customers are advised to obtain the latest version of device specifications before relying on any published information and before placing orders for products or services. L.S. EN ISO 9001