# E·XFL

## Intel - EPM7256AEQC208-5 Datasheet



Welcome to E-XFL.COM

#### Understanding <u>Embedded - CPLDs (Complex</u> <u>Programmable Logic Devices)</u>

Embedded - CPLDs, or Complex Programmable Logic Devices, are highly versatile digital logic devices used in electronic systems. These programmable components are designed to perform complex logical operations and can be customized for specific applications. Unlike fixedfunction ICs, CPLDs offer the flexibility to reprogram their configuration, making them an ideal choice for various embedded systems. They consist of a set of logic gates and programmable interconnects, allowing designers to implement complex logic circuits without needing custom hardware.

**Applications of Embedded - CPLDs** 

#### Details

| Product Status                  | Obsolete                                                    |
|---------------------------------|-------------------------------------------------------------|
| Programmable Type               | In System Programmable                                      |
| Delay Time tpd(1) Max           | 5.5 ns                                                      |
| Voltage Supply - Internal       | 3V ~ 3.6V                                                   |
| Number of Logic Elements/Blocks | 16                                                          |
| Number of Macrocells            | 256                                                         |
| Number of Gates                 | 5000                                                        |
| Number of I/O                   | 164                                                         |
| Operating Temperature           | 0°C ~ 70°C (TA)                                             |
| Mounting Type                   | Surface Mount                                               |
| Package / Case                  | 208-BFQFP                                                   |
| Supplier Device Package         | 208-PQFP (28x28)                                            |
| Purchase URL                    | https://www.e-xfl.com/product-detail/intel/epm7256aeqc208-5 |
|                                 |                                                             |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

- Software design support and automatic place-and-route provided by Altera's development systems for Windows-based PCs and Sun SPARCstation, and HP 9000 Series 700/800 workstations
- Additional design entry and simulation support provided by EDIF 2 0 0 and 3 0 0 netlist files, library of parameterized modules (LPM), Verilog HDL, VHDL, and other interfaces to popular EDA tools from manufacturers such as Cadence, Exemplar Logic, Mentor Graphics, OrCAD, Synopsys, Synplicity, and VeriBest
- Programming support with Altera's Master Programming Unit (MPU), MasterBlaster<sup>TM</sup> serial/universal serial bus (USB) communications cable, ByteBlasterMV<sup>TM</sup> parallel port download cable, and BitBlaster<sup>TM</sup> serial download cable, as well as programming hardware from third-party manufacturers and any Jam<sup>TM</sup> STAPL File (.jam), Jam Byte-Code File (.jbc), or Serial Vector Format File- (.svf) capable in-circuit tester

## General Description

MAX 7000A (including MAX 7000AE) devices are high-density, highperformance devices based on Altera's second-generation MAX architecture. Fabricated with advanced CMOS technology, the EEPROMbased MAX 7000A devices operate with a 3.3-V supply voltage and provide 600 to 10,000 usable gates, ISP, pin-to-pin delays as fast as 4.5 ns, and counter speeds of up to 227.3 MHz. MAX 7000A devices in the -4, -5, -6, -7, and some -10 speed grades are compatible with the timing requirements for 33 MHz operation of the PCI Special Interest Group (PCI SIG) *PCI Local Bus Specification, Revision 2.2*. See Table 2.

| Table 2. MAX 7000A Speed Grades |             |                                    |   |              |              |              |  |  |  |  |  |
|---------------------------------|-------------|------------------------------------|---|--------------|--------------|--------------|--|--|--|--|--|
| Device                          |             | Speed Grade<br>-4 -5 -6 -7 -10 -12 |   |              |              |              |  |  |  |  |  |
|                                 | -4          |                                    |   |              |              |              |  |  |  |  |  |
| EPM7032AE                       | <b>&gt;</b> |                                    |   | $\checkmark$ | $\checkmark$ |              |  |  |  |  |  |
| EPM7064AE                       | <b>&gt;</b> |                                    |   | $\checkmark$ | $\checkmark$ |              |  |  |  |  |  |
| EPM7128A                        |             |                                    | ~ | ~            | ~            | ~            |  |  |  |  |  |
| EPM7128AE                       |             | ~                                  |   | $\checkmark$ | $\checkmark$ |              |  |  |  |  |  |
| EPM7256A                        |             |                                    | ~ | $\checkmark$ | $\checkmark$ | $\checkmark$ |  |  |  |  |  |
| EPM7256AE                       |             | ~                                  |   | ~            | ~            |              |  |  |  |  |  |
| EPM7512AE                       |             |                                    |   | $\checkmark$ | $\checkmark$ | $\checkmark$ |  |  |  |  |  |

MAX 7000A devices use CMOS EEPROM cells to implement logic functions. The user-configurable MAX 7000A architecture accommodates a variety of independent combinatorial and sequential logic functions. The devices can be reprogrammed for quick and efficient iterations during design development and debug cycles, and can be programmed and erased up to 100 times.

MAX 7000A devices contain from 32 to 512 macrocells that are combined into groups of 16 macrocells, called logic array blocks (LABs). Each macrocell has a programmable-AND/fixed-OR array and a configurable register with independently programmable clock, clock enable, clear, and preset functions. To build complex logic functions, each macrocell can be supplemented with both shareable expander product terms and highspeed parallel expander product terms, providing up to 32 product terms per macrocell.

MAX 7000A devices provide programmable speed/power optimization. Speed-critical portions of a design can run at high speed/full power, while the remaining portions run at reduced speed/low power. This speed/power optimization feature enables the designer to configure one or more macrocells to operate at 50% or lower power while adding only a nominal timing delay. MAX 7000A devices also provide an option that reduces the slew rate of the output buffers, minimizing noise transients when non-speed-critical signals are switching. The output drivers of all MAX 7000A devices can be set for 2.5 V or 3.3 V, and all input pins are 2.5-V, 3.3-V, and 5.0-V tolerant, allowing MAX 7000A devices to be used in mixed-voltage systems.

MAX 7000A devices are supported by Altera development systems, which are integrated packages that offer schematic, text—including VHDL, Verilog HDL, and the Altera Hardware Description Language (AHDL)—and waveform design entry, compilation and logic synthesis, simulation and timing analysis, and device programming. The software provides EDIF 2 0 0 and 3 0 0, LPM, VHDL, Verilog HDL, and other interfaces for additional design entry and simulation support from other industry-standard PC- and UNIX-workstation-based EDA tools. The software runs on Windows-based PCs, as well as Sun SPARCstation, and HP 9000 Series 700/800 workstations.

•••

For more information on development tools, see the *MAX+PLUS II Programmable Logic Development System & Software Data Sheet* and the *Quartus Programmable Logic Development System & Software Data Sheet*.



Figure 1. MAX 7000A Device Block Diagram

#### Note:

(1) EPM7032AE, EPM7064AE, EPM7128A, EPM7128AE, EPM7256A, and EPM7256AE devices have six output enables. EPM7512AE devices have 10 output enables.

#### Logic Array Blocks

The MAX 7000A device architecture is based on the linking of high-performance LABs. LABs consist of 16-macrocell arrays, as shown in Figure 1. Multiple LABs are linked together via the PIA, a global bus that is fed by all dedicated input pins, I/O pins, and macrocells.

Each LAB is fed by the following signals:

- **3**6 signals from the PIA that are used for general logic inputs
- Global controls that are used for secondary register functions
- Direct input paths from I/O pins to the registers that are used for fast setup times

#### Macrocells

MAX 7000A macrocells can be individually configured for either sequential or combinatorial logic operation. The macrocells consist of three functional blocks: the logic array, the product-term select matrix, and the programmable register. Figure 2 shows a MAX 7000A macrocell.



Combinatorial logic is implemented in the logic array, which provides five product terms per macrocell. The product-term select matrix allocates these product terms for use as either primary logic inputs (to the OR and XOR gates) to implement combinatorial functions, or as secondary inputs to the macrocell's register preset, clock, and clock enable control functions.

Two kinds of expander product terms ("expanders") are available to supplement macrocell logic resources:

- Shareable expanders, which are inverted product terms that are fed back into the logic array
- Parallel expanders, which are product terms borrowed from adjacent macrocells

The Altera development system automatically optimizes product-term allocation according to the logic requirements of the design.

For registered functions, each macrocell flipflop can be individually programmed to implement D, T, JK, or SR operation with programmable clock control. The flipflop can be bypassed for combinatorial operation. During design entry, the designer specifies the desired flipflop type; the Altera software then selects the most efficient flipflop operation for each registered function to optimize resource utilization.

Each programmable register can be clocked in three different modes:

- Global clock signal. This mode achieves the fastest clock-to-output performance.
- Global clock signal enabled by an active-high clock enable. A clock enable is generated by a product term. This mode provides an enable on each flipflop while still achieving the fast clock-to-output performance of the global clock.
- Array clock implemented with a product term. In this mode, the flipflop can be clocked by signals from buried macrocells or I/O pins.

Two global clock signals are available in MAX 7000A devices. As shown in Figure 1, these global clock signals can be the true or the complement of either of the global clock pins, GCLK1 or GCLK2.

Each register also supports asynchronous preset and clear functions. As shown in Figure 2, the product-term select matrix allocates product terms to control these operations. Although the product-term-driven preset and clear from the register are active high, active-low control can be obtained by inverting the signal within the logic array. In addition, each register clear function can be individually driven by the active-low dedicated global clear pin (GCLRn). Upon power-up, each register in a MAX 7000AE device may be set to either a high or low state. This power-up state is specified at design entry. Upon power-up, each register in EPM7128A and EPM7256A devices are set to a low state.

All MAX 7000A I/O pins have a fast input path to a macrocell register. This dedicated path allows a signal to bypass the PIA and combinatorial logic and be clocked to an input D flipflop with an extremely fast (as low as 2.5 ns) input setup time.

#### Figure 4. MAX 7000A Parallel Expanders





## Programmable Interconnect Array

Logic is routed between LABs on the PIA. This global bus is a programmable path that connects any signal source to any destination on the device. All MAX 7000A dedicated inputs, I/O pins, and macrocell outputs feed the PIA, which makes the signals available throughout the entire device. Only the signals required by each LAB are actually routed from the PIA into the LAB. Figure 5 shows how the PIA signals are routed into the LAB. An EEPROM cell controls one input to a 2-input AND gate, which selects a PIA signal to drive into the LAB.

Figure 5. MAX 7000A PIA Routing



While the routing delays of channel-based routing schemes in masked or FPGAs are cumulative, variable, and path-dependent, the MAX 7000A PIA has a predictable delay. The PIA makes a design's timing performance easy to predict.

## I/O Control Blocks

The I/O control block allows each I/O pin to be individually configured for input, output, or bidirectional operation. All I/O pins have a tri-state buffer that is individually controlled by one of the global output enable signals or directly connected to ground or  $V_{CC}$ . Figure 6 shows the I/O control block for MAX 7000A devices. The I/O control block has 6 or 10 global output enable signals that are driven by the true or complement of two output enable signals, a subset of the I/O pins, or a subset of the I/O macrocells.

## In-System Programmability

MAX 7000A devices can be programmed in-system via an industrystandard 4-pin IEEE Std. 1149.1 (JTAG) interface. ISP offers quick, efficient iterations during design development and debugging cycles. The MAX 7000A architecture internally generates the high programming voltages required to program EEPROM cells, allowing in-system programming with only a single 3.3-V power supply. During in-system programming, the I/O pins are tri-stated and weakly pulled-up to eliminate board conflicts. The pull-up value is nominally 50 k $\Omega$ .

MAX 7000AE devices have an enhanced ISP algorithm for faster programming. These devices also offer an ISP\_Done bit that provides safe operation when in-system programming is interrupted. This ISP\_Done bit, which is the last bit programmed, prevents all I/O pins from driving until the bit is programmed. This feature is only available in EPM7032AE, EPM7064AE, EPM7128AE, EPM7256AE, and EPM7512AE devices.

ISP simplifies the manufacturing flow by allowing devices to be mounted on a PCB with standard pick-and-place equipment before they are programmed. MAX 7000A devices can be programmed by downloading the information via in-circuit testers, embedded processors, the Altera MasterBlaster serial/USB communications cable, ByteBlasterMV parallel port download cable, and BitBlaster serial download cable. Programming the devices after they are placed on the board eliminates lead damage on high-pin-count packages (e.g., QFP packages) due to device handling. MAX 7000A devices can be reprogrammed after a system has already shipped to the field. For example, product upgrades can be performed in the field via software or modem.

In-system programming can be accomplished with either an adaptive or constant algorithm. An adaptive algorithm reads information from the unit and adapts subsequent programming steps to achieve the fastest possible programming time for that unit. A constant algorithm uses a predefined (non-adaptive) programming sequence that does not take advantage of adaptive algorithm programming time improvements. Some in-circuit testers cannot program using an adaptive algorithm. Therefore, a constant algorithm must be used. MAX 7000AE devices can be programmed with either an adaptive or constant (non-adaptive) algorithm. EPM7128A and EPM7256A device can only be programmed with an adaptive algorithm; users programming these two devices on platforms that cannot use an adaptive algorithm should use EPM7128AE and EPM7256AE devices.

The Jam Standard Test and Programming Language (STAPL), JEDEC standard JESD 71, can be used to program MAX 7000A devices with incircuit testers, PCs, or embedded processors.

The programming times described in Tables 5 through 7 are associated with the worst-case method using the enhanced ISP algorithm.

| Device       | Progra                  | mming                 | Stand-Alone Verification |                       |  |  |
|--------------|-------------------------|-----------------------|--------------------------|-----------------------|--|--|
|              | t <sub>PPULSE</sub> (s) | Cycle <sub>PTCK</sub> | t <sub>VPULSE</sub> (s)  | Cycle <sub>VTCK</sub> |  |  |
| EPM7032AE    | 2.00                    | 55,000                | 0.002                    | 18,000                |  |  |
| EPM7064AE    | 2.00                    | 105,000               | 0.002                    | 35,000                |  |  |
| EPM7128AE    | 2.00                    | 205,000               | 0.002                    | 68,000                |  |  |
| EPM7256AE    | 2.00                    | 447,000               | 0.002                    | 149,000               |  |  |
| EPM7512AE    | 2.00                    | 890,000               | 0.002                    | 297,000               |  |  |
| EPM7128A (1) | 5.11                    | 832,000               | 0.03                     | 528,000               |  |  |
| EPM7256A (1) | 6.43                    | 1,603,000             | 0.03                     | 1,024,000             |  |  |

Tables 6 and 7 show the in-system programming and stand alone verification times for several common test clock frequencies.

| Table 6. MAX 70 | ble 6. MAX 7000A In-System Programming Times for Different Test Clock Frequencies |                                                         |      |      |      |       |       |       |   |  |  |  |  |
|-----------------|-----------------------------------------------------------------------------------|---------------------------------------------------------|------|------|------|-------|-------|-------|---|--|--|--|--|
| Device          | f <sub>TCK</sub>                                                                  |                                                         |      |      |      |       |       |       |   |  |  |  |  |
|                 | 10 MHz                                                                            | 10 MHz 5 MHz 2 MHz 1 MHz 500 kHz 200 kHz 100 kHz 50 kHz |      |      |      |       |       |       |   |  |  |  |  |
| EPM7032AE       | 2.01                                                                              | 2.01                                                    | 2.03 | 2.06 | 2.11 | 2.28  | 2.55  | 3.10  | S |  |  |  |  |
| EPM7064AE       | 2.01                                                                              | 2.02                                                    | 2.05 | 2.11 | 2.21 | 2.53  | 3.05  | 4.10  | s |  |  |  |  |
| EPM7128AE       | 2.02                                                                              | 2.04                                                    | 2.10 | 2.21 | 2.41 | 3.03  | 4.05  | 6.10  | s |  |  |  |  |
| EPM7256AE       | 2.05                                                                              | 2.09                                                    | 2.23 | 2.45 | 2.90 | 4.24  | 6.47  | 10.94 | s |  |  |  |  |
| EPM7512AE       | 2.09                                                                              | 2.18                                                    | 2.45 | 2.89 | 3.78 | 6.45  | 10.90 | 19.80 | s |  |  |  |  |
| EPM7128A (1)    | 5.19                                                                              | 5.27                                                    | 5.52 | 5.94 | 6.77 | 9.27  | 13.43 | 21.75 | S |  |  |  |  |
| EPM7256A (1)    | 6.59                                                                              | 6.75                                                    | 7.23 | 8.03 | 9.64 | 14.45 | 22.46 | 38.49 | S |  |  |  |  |

| Device              | f <sub>TCK</sub>                                                                                                |      |      |      |      |      |       |       |   |  |  |
|---------------------|-----------------------------------------------------------------------------------------------------------------|------|------|------|------|------|-------|-------|---|--|--|
|                     | 10 MHz         5 MHz         2 MHz         1 MHz         500 kHz         200 kHz         100 kHz         50 kHz |      |      |      |      |      |       |       |   |  |  |
| EPM7032AE           | 0.00                                                                                                            | 0.01 | 0.01 | 0.02 | 0.04 | 0.09 | 0.18  | 0.36  | s |  |  |
| EPM7064AE           | 0.01                                                                                                            | 0.01 | 0.02 | 0.04 | 0.07 | 0.18 | 0.35  | 0.70  | S |  |  |
| EPM7128AE           | 0.01                                                                                                            | 0.02 | 0.04 | 0.07 | 0.14 | 0.34 | 0.68  | 1.36  | S |  |  |
| EPM7256AE           | 0.02                                                                                                            | 0.03 | 0.08 | 0.15 | 0.30 | 0.75 | 1.49  | 2.98  | S |  |  |
| EPM7512AE           | 0.03                                                                                                            | 0.06 | 0.15 | 0.30 | 0.60 | 1.49 | 2.97  | 5.94  | S |  |  |
| EPM7128A <i>(1)</i> | 0.08                                                                                                            | 0.14 | 0.29 | 0.56 | 1.09 | 2.67 | 5.31  | 10.59 | S |  |  |
| EPM7256A (1)        | 0.13                                                                                                            | 0.24 | 0.54 | 1.06 | 2.08 | 5.15 | 10.27 | 20.51 | S |  |  |

#### Note to tables:

(1) EPM7128A and EPM7256A devices can only be programmed with an adaptive algorithm; users programming these two devices on platforms that cannot use an adaptive algorithm should use EPM7128AE and EPM7256AE devices.

## Programming with External Hardware

MAX 7000A devices can be programmed on Windows-based PCs with an Altera Logic Programmer card, the MPU, and the appropriate device adapter. The MPU performs continuity checks to ensure adequate electrical contact between the adapter and the device.



For more information, see the Altera Programming Hardware Data Sheet.

The Altera software can use text- or waveform-format test vectors created with the Altera Text Editor or Waveform Editor to test the programmed device. For added design verification, designers can perform functional testing to compare the functional device behavior with the results of simulation.

Data I/O, BP Microsystems, and other programming hardware manufacturers provide programming support for Altera devices.



For more information, see *Programming Hardware Manufacturers*.

## IEEE Std. 1149.1 (JTAG) **Boundary-Scan** Support

MAX 7000A devices include the JTAG BST circuitry defined by IEEE Std. 1149.1. Table 8 describes the JTAG instructions supported by MAX 7000A devices. The pin-out tables, available from the Altera web site (http://www.altera.com), show the location of the JTAG control pins for each device. If the JTAG interface is not required, the JTAG pins are available as user I/O pins.

| Table 8. MAX 7000A | JIAG Instructions                                                                                                                                                                                                                                    |
|--------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| JTAG Instruction   | Description                                                                                                                                                                                                                                          |
| SAMPLE/PRELOAD     | Allows a snapshot of signals at the device pins to be captured and examined during normal device operation, and permits an initial data pattern output at the device pins                                                                            |
| EXTEST             | Allows the external circuitry and board-level interconnections to be tested by forcing a test pattern at the output pins and capturing test results at the input pins                                                                                |
| BYPASS             | Places the 1-bit bypass register between the TDI and TDO pins, which allows the BST data to pass synchronously through a selected device to adjacent devices during normal device operation                                                          |
| IDCODE             | Selects the IDCODE register and places it between the TDI and TDO pins, allowing the IDCODE to be serially shifted out of TDO                                                                                                                        |
| USERCODE           | Selects the 32-bit USERCODE register and places it between the TDI and TDO pins, allowing the USERCODE value to be shifted out of TDO. The USERCODE instruction is available for MAX 7000AE devices only                                             |
| UESCODE            | These instructions select the user electronic signature (UESCODE) and allow the UESCODE to be shifted out of TDO. UESCODE instructions are available for EPM7128A and EPM7256A devices only.                                                         |
| ISP Instructions   | These instructions are used when programming MAX 7000A devices via the JTAG ports with the MasterBlaster, ByteBlasterMV, or BitBlaster download cable, or using a Jam STAPL File, JBC File, or SVF File via an embedded processor or test equipment. |

## Table 8. MAX 7000A JTAG Instructions

## Programmable Speed/Power Control

MAX 7000A devices offer a power-saving mode that supports low-power operation across user-defined signal paths or the entire device. This feature allows total power dissipation to be reduced by 50% or more because most logic applications require only a small fraction of all gates to operate at maximum frequency.

The designer can program each individual macrocell in a MAX 7000A device for either high-speed (i.e., with the Turbo Bit<sup>TM</sup> option turned on) or low-power operation (i.e., with the Turbo Bit option turned off). As a result, speed-critical paths in the design can run at high speed, while the remaining paths can operate at reduced power. Macrocells that run at low power incur a nominal timing delay adder ( $t_{LPA}$ ) for the  $t_{LAD}$ ,  $t_{LAC}$ ,  $t_{IC}$ ,  $t_{EN}$ ,  $t_{SEXP}$ ,  $\mathbf{t}_{ACL}$ , and  $\mathbf{t_{CPPW}}$  parameters.

## Output Configuration

MAX 7000A device outputs can be programmed to meet a variety of system-level requirements.

## MultiVolt I/O Interface

The MAX 7000A device architecture supports the MultiVolt I/O interface feature, which allows MAX 7000A devices to connect to systems with differing supply voltages. MAX 7000A devices in all packages can be set for 2.5-V, 3.3-V, or 5.0-V I/O pin operation. These devices have one set of VCC pins for internal operation and input buffers (VCCINT), and another set for I/O output drivers (VCCIO).

The VCCIO pins can be connected to either a 3.3-V or 2.5-V power supply, depending on the output requirements. When the VCCIO pins are connected to a 2.5-V power supply, the output levels are compatible with 2.5-V systems. When the VCCIO pins are connected to a 3.3-V power supply, the output high is at 3.3 V and is therefore compatible with 3.3-V or 5.0-V systems. Devices operating with V<sub>CCIO</sub> levels lower than 3.0 V incur a slightly greater timing delay of  $t_{OD2}$  instead of  $t_{OD1}$ . Inputs can always be driven by 2.5-V, 3.3-V, or 5.0-V signals.

Table 12 describes the MAX 7000A MultiVolt I/O support.

| Table 12. MAX 7000A MultiVolt I/O Support                    |              |              |              |              |     |                      |  |  |  |  |
|--------------------------------------------------------------|--------------|--------------|--------------|--------------|-----|----------------------|--|--|--|--|
| V <sub>CCIO</sub> Voltage Input Signal (V) Output Signal (V) |              |              |              |              |     |                      |  |  |  |  |
|                                                              | 2.5          | 3.3          | 5.0          | 2.5          | 3.3 | 5.0                  |  |  |  |  |
| 2.5                                                          | $\checkmark$ | $\checkmark$ | $\checkmark$ | $\checkmark$ |     |                      |  |  |  |  |
| 3.3                                                          | $\checkmark$ | $\checkmark$ | $\checkmark$ |              | ~   | <ul> <li></li> </ul> |  |  |  |  |

Figure 10 shows the typical output drive characteristics of MAX 7000A devices.





## **Timing Model**

MAX 7000A device timing can be analyzed with the Altera software, a variety of popular industry-standard EDA simulators and timing analyzers, or with the timing model shown in Figure 11. MAX 7000A devices have predictable internal delays that enable the designer to determine the worst-case timing of any design. The software provides timing simulation, point-to-point delay prediction, and detailed timing analysis for device-wide performance evaluation.

### Figure 12. MAX 7000A Switching Waveforms



| Table 20          | Table 20. EPM7064AE Internal Timing Parameters (Part 2 of 2)       Note (1) |                                  |       |     |     |       |     |     |      |  |  |  |
|-------------------|-----------------------------------------------------------------------------|----------------------------------|-------|-----|-----|-------|-----|-----|------|--|--|--|
| Symbol            | Parameter                                                                   | Parameter Conditions Speed Grade |       |     |     |       |     |     | Unit |  |  |  |
|                   |                                                                             |                                  | -4 -7 |     |     | -4 -7 |     | 10  |      |  |  |  |
|                   |                                                                             |                                  | Min   | Max | Min | Max   | Min | Max |      |  |  |  |
| t <sub>EN</sub>   | Register enable time                                                        |                                  |       | 0.6 |     | 1.0   |     | 1.2 | ns   |  |  |  |
| t <sub>GLOB</sub> | Global control delay                                                        |                                  |       | 1.0 |     | 1.5   |     | 2.2 | ns   |  |  |  |
| t <sub>PRE</sub>  | Register preset time                                                        |                                  |       | 1.3 |     | 2.1   |     | 2.9 | ns   |  |  |  |
| t <sub>CLR</sub>  | Register clear time                                                         |                                  |       | 1.3 |     | 2.1   |     | 2.9 | ns   |  |  |  |
| t <sub>PIA</sub>  | PIA delay                                                                   | (2)                              |       | 1.0 |     | 1.7   |     | 2.3 | ns   |  |  |  |
| t <sub>LPA</sub>  | Low-power adder                                                             | (6)                              |       | 3.5 |     | 4.0   |     | 5.0 | ns   |  |  |  |

| Symbol            | Parameter                                 | Conditions        | Speed Grade |     |       |     |      |      |     |  |
|-------------------|-------------------------------------------|-------------------|-------------|-----|-------|-----|------|------|-----|--|
|                   |                                           |                   |             | -5  |       | -7  |      | -10  |     |  |
|                   |                                           |                   | Min         | Max | Min   | Max | Min  | Max  | 1   |  |
| t <sub>PD1</sub>  | Input to non-<br>registered output        | C1 = 35 pF<br>(2) |             | 5.0 |       | 7.5 |      | 10   | ns  |  |
| t <sub>PD2</sub>  | I/O input to non-<br>registered output    | C1 = 35 pF<br>(2) |             | 5.0 |       | 7.5 |      | 10   | ns  |  |
| t <sub>SU</sub>   | Global clock setup time                   | (2)               | 3.3         |     | 4.9   |     | 6.6  |      | ns  |  |
| t <sub>H</sub>    | Global clock hold time                    | (2)               | 0.0         |     | 0.0   |     | 0.0  |      | ns  |  |
| t <sub>FSU</sub>  | Global clock setup<br>time of fast input  |                   | 2.5         |     | 3.0   |     | 3.0  |      | ns  |  |
| t <sub>FH</sub>   | Global clock hold time<br>of fast input   |                   | 0.0         |     | 0.0   |     | 0.0  |      | ns  |  |
| t <sub>CO1</sub>  | Global clock to output delay              | C1 = 35 pF        | 1.0         | 3.4 | 1.0   | 5.0 | 1.0  | 6.6  | ns  |  |
| t <sub>CH</sub>   | Global clock high time                    |                   | 2.0         |     | 3.0   |     | 4.0  |      | ns  |  |
| t <sub>CL</sub>   | Global clock low time                     |                   | 2.0         |     | 3.0   |     | 4.0  |      | ns  |  |
| t <sub>ASU</sub>  | Array clock setup time                    | (2)               | 1.8         |     | 2.8   |     | 3.8  |      | ns  |  |
| t <sub>AH</sub>   | Array clock hold time                     | (2)               | 0.2         |     | 0.3   |     | 0.4  |      | ns  |  |
| t <sub>ACO1</sub> | Array clock to output delay               | C1 = 35 pF<br>(2) | 1.0         | 4.9 | 1.0   | 7.1 | 1.0  | 9.4  | ns  |  |
| t <sub>ACH</sub>  | Array clock high time                     |                   | 2.0         |     | 3.0   |     | 4.0  |      | ns  |  |
| t <sub>ACL</sub>  | Array clock low time                      |                   | 2.0         |     | 3.0   |     | 4.0  |      | ns  |  |
| t <sub>CPPW</sub> | Minimum pulse width for clear and preset  | (3)               | 2.0         |     | 3.0   |     | 4.0  |      | ns  |  |
| t <sub>cnt</sub>  | Minimum global clock<br>period            | (2)               |             | 5.2 |       | 7.7 |      | 10.2 | ns  |  |
| fcnt              | Maximum internal global clock frequency   | (2), (4)          | 192.3       |     | 129.9 |     | 98.0 |      | MHz |  |
| t <sub>acnt</sub> | Minimum array clock<br>period             | (2)               |             | 5.2 |       | 7.7 |      | 10.2 | ns  |  |
| f <sub>acnt</sub> | Maximum internal<br>array clock frequency | (2), (4)          | 192.3       |     | 129.9 |     | 98.0 |      | MHz |  |

| Symbol            | Parameter            | Conditions | Conditions Speed G |      |     |      |     |      |     |      | Unit |
|-------------------|----------------------|------------|--------------------|------|-----|------|-----|------|-----|------|------|
|                   |                      | -          | -6                 |      | -7  |      | 10  | -12  |     | ]    |      |
|                   |                      | Min        | Мах                | Min  | Мах | Min  | Мах | Min  | Max | 1    |      |
| t <sub>RD</sub>   | Register delay       |            |                    | 1.7  |     | 2.1  |     | 2.8  |     | 3.3  | ns   |
| t <sub>COMB</sub> | Combinatorial delay  |            |                    | 1.7  |     | 2.1  |     | 2.8  |     | 3.3  | ns   |
| t <sub>IC</sub>   | Array clock delay    |            |                    | 2.4  |     | 3.0  |     | 4.1  |     | 4.9  | ns   |
| t <sub>EN</sub>   | Register enable time |            |                    | 2.4  |     | 3.0  |     | 4.1  |     | 4.9  | ns   |
| t <sub>GLOB</sub> | Global control delay |            |                    | 1.0  |     | 1.2  |     | 1.7  |     | 2.0  | ns   |
| t <sub>PRE</sub>  | Register preset time |            |                    | 3.1  |     | 3.9  |     | 5.2  |     | 6.2  | ns   |
| t <sub>CLR</sub>  | Register clear time  |            |                    | 3.1  |     | 3.9  |     | 5.2  |     | 6.2  | ns   |
| t <sub>PIA</sub>  | PIA delay            | (2)        |                    | 0.9  |     | 1.1  |     | 1.5  |     | 1.8  | ns   |
| t <sub>LPA</sub>  | Low-power adder      | (6)        |                    | 11.0 |     | 10.0 |     | 10.0 |     | 10.0 | ns   |

#### Figure 19. 144-Pin TQFP Package Pin-Out Diagram

Package outline not drawn to scale.



Figure 20. 169-Pin Ultra FineLine BGA Package Pin-Out Diagram

Package outline not drawn to scale.



## Figure 21. 208-Pin PQFP Package Pin-Out Diagram

Package outline not drawn to scale.



Figure 23. 256-Pin FineLine BGA Package Pin-Out Diagram

Package outline not drawn to scale.



## Revision History

The information contained in the *MAX 7000A Programmable Logic Device Data Sheet* version 4.5 supersedes information published in previous versions.

## Version 4.5

The following changes were made in the *MAX 7000A Programmable Logic Device Data Sheet* version 4.5:

■ Updated text in the "Power Sequencing & Hot-Socketing" section.

## Version 4.4

The following changes were made in the *MAX 7000A Programmable Logic Device Data Sheet* version 4.4:

- Added Tables 5 through 7.
  - Added "Programming Sequence" on page 17 and "Programming Times" on page 18.