# E·XFL

# Intel - EPM7256AETC144-7 Datasheet



Welcome to E-XFL.COM

## Understanding <u>Embedded - CPLDs (Complex</u> <u>Programmable Logic Devices)</u>

Embedded - CPLDs, or Complex Programmable Logic Devices, are highly versatile digital logic devices used in electronic systems. These programmable components are designed to perform complex logical operations and can be customized for specific applications. Unlike fixedfunction ICs, CPLDs offer the flexibility to reprogram their configuration, making them an ideal choice for various embedded systems. They consist of a set of logic gates and programmable interconnects, allowing designers to implement complex logic circuits without needing custom hardware.

## Applications of Embedded - CPLDs

## Details

| Product Status                  | Obsolete                                                    |
|---------------------------------|-------------------------------------------------------------|
| Programmable Type               | In System Programmable                                      |
| Delay Time tpd(1) Max           | 7.5 ns                                                      |
| Voltage Supply - Internal       | 3V ~ 3.6V                                                   |
| Number of Logic Elements/Blocks | 16                                                          |
| Number of Macrocells            | 256                                                         |
| Number of Gates                 | 5000                                                        |
| Number of I/O                   | 120                                                         |
| Operating Temperature           | 0°C ~ 70°C (TA)                                             |
| Mounting Type                   | Surface Mount                                               |
| Package / Case                  | 144-LQFP                                                    |
| Supplier Device Package         | 144-TQFP (20x20)                                            |
| Purchase URL                    | https://www.e-xfl.com/product-detail/intel/epm7256aetc144-7 |
|                                 |                                                             |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

MAX 7000A devices use CMOS EEPROM cells to implement logic functions. The user-configurable MAX 7000A architecture accommodates a variety of independent combinatorial and sequential logic functions. The devices can be reprogrammed for quick and efficient iterations during design development and debug cycles, and can be programmed and erased up to 100 times.

MAX 7000A devices contain from 32 to 512 macrocells that are combined into groups of 16 macrocells, called logic array blocks (LABs). Each macrocell has a programmable-AND/fixed-OR array and a configurable register with independently programmable clock, clock enable, clear, and preset functions. To build complex logic functions, each macrocell can be supplemented with both shareable expander product terms and highspeed parallel expander product terms, providing up to 32 product terms per macrocell.

MAX 7000A devices provide programmable speed/power optimization. Speed-critical portions of a design can run at high speed/full power, while the remaining portions run at reduced speed/low power. This speed/power optimization feature enables the designer to configure one or more macrocells to operate at 50% or lower power while adding only a nominal timing delay. MAX 7000A devices also provide an option that reduces the slew rate of the output buffers, minimizing noise transients when non-speed-critical signals are switching. The output drivers of all MAX 7000A devices can be set for 2.5 V or 3.3 V, and all input pins are 2.5-V, 3.3-V, and 5.0-V tolerant, allowing MAX 7000A devices to be used in mixed-voltage systems.

MAX 7000A devices are supported by Altera development systems, which are integrated packages that offer schematic, text—including VHDL, Verilog HDL, and the Altera Hardware Description Language (AHDL)—and waveform design entry, compilation and logic synthesis, simulation and timing analysis, and device programming. The software provides EDIF 2 0 0 and 3 0 0, LPM, VHDL, Verilog HDL, and other interfaces for additional design entry and simulation support from other industry-standard PC- and UNIX-workstation-based EDA tools. The software runs on Windows-based PCs, as well as Sun SPARCstation, and HP 9000 Series 700/800 workstations.

•••

For more information on development tools, see the *MAX+PLUS II Programmable Logic Development System & Software Data Sheet* and the *Quartus Programmable Logic Development System & Software Data Sheet*.



Figure 1. MAX 7000A Device Block Diagram

#### Note:

(1) EPM7032AE, EPM7064AE, EPM7128A, EPM7128AE, EPM7256A, and EPM7256AE devices have six output enables. EPM7512AE devices have 10 output enables.

## Logic Array Blocks

The MAX 7000A device architecture is based on the linking of high-performance LABs. LABs consist of 16-macrocell arrays, as shown in Figure 1. Multiple LABs are linked together via the PIA, a global bus that is fed by all dedicated input pins, I/O pins, and macrocells.

Each LAB is fed by the following signals:

- **3**6 signals from the PIA that are used for general logic inputs
- Global controls that are used for secondary register functions
- Direct input paths from I/O pins to the registers that are used for fast setup times

## Macrocells

MAX 7000A macrocells can be individually configured for either sequential or combinatorial logic operation. The macrocells consist of three functional blocks: the logic array, the product-term select matrix, and the programmable register. Figure 2 shows a MAX 7000A macrocell.



Combinatorial logic is implemented in the logic array, which provides five product terms per macrocell. The product-term select matrix allocates these product terms for use as either primary logic inputs (to the OR and XOR gates) to implement combinatorial functions, or as secondary inputs to the macrocell's register preset, clock, and clock enable control functions.

Two kinds of expander product terms ("expanders") are available to supplement macrocell logic resources:

- Shareable expanders, which are inverted product terms that are fed back into the logic array
- Parallel expanders, which are product terms borrowed from adjacent macrocells

The Altera development system automatically optimizes product-term allocation according to the logic requirements of the design.

# In-System Programmability

MAX 7000A devices can be programmed in-system via an industrystandard 4-pin IEEE Std. 1149.1 (JTAG) interface. ISP offers quick, efficient iterations during design development and debugging cycles. The MAX 7000A architecture internally generates the high programming voltages required to program EEPROM cells, allowing in-system programming with only a single 3.3-V power supply. During in-system programming, the I/O pins are tri-stated and weakly pulled-up to eliminate board conflicts. The pull-up value is nominally 50 k $\Omega$ .

MAX 7000AE devices have an enhanced ISP algorithm for faster programming. These devices also offer an ISP\_Done bit that provides safe operation when in-system programming is interrupted. This ISP\_Done bit, which is the last bit programmed, prevents all I/O pins from driving until the bit is programmed. This feature is only available in EPM7032AE, EPM7064AE, EPM7128AE, EPM7256AE, and EPM7512AE devices.

ISP simplifies the manufacturing flow by allowing devices to be mounted on a PCB with standard pick-and-place equipment before they are programmed. MAX 7000A devices can be programmed by downloading the information via in-circuit testers, embedded processors, the Altera MasterBlaster serial/USB communications cable, ByteBlasterMV parallel port download cable, and BitBlaster serial download cable. Programming the devices after they are placed on the board eliminates lead damage on high-pin-count packages (e.g., QFP packages) due to device handling. MAX 7000A devices can be reprogrammed after a system has already shipped to the field. For example, product upgrades can be performed in the field via software or modem.

In-system programming can be accomplished with either an adaptive or constant algorithm. An adaptive algorithm reads information from the unit and adapts subsequent programming steps to achieve the fastest possible programming time for that unit. A constant algorithm uses a predefined (non-adaptive) programming sequence that does not take advantage of adaptive algorithm programming time improvements. Some in-circuit testers cannot program using an adaptive algorithm. Therefore, a constant algorithm must be used. MAX 7000AE devices can be programmed with either an adaptive or constant (non-adaptive) algorithm. EPM7128A and EPM7256A device can only be programmed with an adaptive algorithm; users programming these two devices on platforms that cannot use an adaptive algorithm should use EPM7128AE and EPM7256AE devices.

The Jam Standard Test and Programming Language (STAPL), JEDEC standard JESD 71, can be used to program MAX 7000A devices with incircuit testers, PCs, or embedded processors.

# Programmable Speed/Power Control

MAX 7000A devices offer a power-saving mode that supports low-power operation across user-defined signal paths or the entire device. This feature allows total power dissipation to be reduced by 50% or more because most logic applications require only a small fraction of all gates to operate at maximum frequency.

The designer can program each individual macrocell in a MAX 7000A device for either high-speed (i.e., with the Turbo Bit<sup>TM</sup> option turned on) or low-power operation (i.e., with the Turbo Bit option turned off). As a result, speed-critical paths in the design can run at high speed, while the remaining paths can operate at reduced power. Macrocells that run at low power incur a nominal timing delay adder ( $t_{LPA}$ ) for the  $t_{LAD}$ ,  $t_{LAC}$ ,  $t_{IC}$ ,  $t_{EN}$ ,  $t_{SEXP}$ ,  $\mathbf{t}_{ACL}$ , and  $\mathbf{t_{CPPW}}$  parameters.

# Output Configuration

MAX 7000A device outputs can be programmed to meet a variety of system-level requirements.

# MultiVolt I/O Interface

The MAX 7000A device architecture supports the MultiVolt I/O interface feature, which allows MAX 7000A devices to connect to systems with differing supply voltages. MAX 7000A devices in all packages can be set for 2.5-V, 3.3-V, or 5.0-V I/O pin operation. These devices have one set of VCC pins for internal operation and input buffers (VCCINT), and another set for I/O output drivers (VCCIO).

The VCCIO pins can be connected to either a 3.3-V or 2.5-V power supply, depending on the output requirements. When the VCCIO pins are connected to a 2.5-V power supply, the output levels are compatible with 2.5-V systems. When the VCCIO pins are connected to a 3.3-V power supply, the output high is at 3.3 V and is therefore compatible with 3.3-V or 5.0-V systems. Devices operating with V<sub>CCIO</sub> levels lower than 3.0 V incur a slightly greater timing delay of  $t_{OD2}$  instead of  $t_{OD1}$ . Inputs can always be driven by 2.5-V, 3.3-V, or 5.0-V signals.

Table 12 describes the MAX 7000A MultiVolt I/O support.

| Table 12. MAX 70                                             | 00A Multi    | Volt I/O Si          | upport               |              |              |              |  |  |  |
|--------------------------------------------------------------|--------------|----------------------|----------------------|--------------|--------------|--------------|--|--|--|
| V <sub>CCIO</sub> Voltage Input Signal (V) Output Signal (V) |              |                      |                      |              |              |              |  |  |  |
|                                                              | 2.5          | 3.3                  | 5.0                  | 2.5          | 3.3          | 5.0          |  |  |  |
| 2.5                                                          | $\checkmark$ | <ul> <li></li> </ul> | <ul> <li></li> </ul> | $\checkmark$ |              |              |  |  |  |
| 3.3                                                          | $\checkmark$ | $\checkmark$         | $\checkmark$         |              | $\checkmark$ | $\checkmark$ |  |  |  |

# **Open-Drain Output Option**

MAX 7000A devices provide an optional open-drain (equivalent to open-collector) output for each I/O pin. This open-drain output enables the device to provide system-level control signals (e.g., interrupt and write enable signals) that can be asserted by any of several devices. This output can also provide an additional wired-OR plane.

Open-drain output pins on MAX 7000A devices (with a pull-up resistor to the 5.0-V supply) can drive 5.0-V CMOS input pins that require a high  $V_{IH}$ . When the open-drain pin is active, it will drive low. When the pin is inactive, the resistor will pull up the trace to 5.0 V to meet CMOS  $V_{OH}$  requirements. The open-drain pin will only drive low or tri-state; it will never drive high. The rise time is dependent on the value of the pull-up resistor and load impedance. The  $I_{OL}$  current specification should be considered when selecting a pull-up resistor.

# **Programmable Ground Pins**

Each unused I/O pin on MAX 7000A devices may be used as an additional ground pin. In EPM7128A and EPM7256A devices, utilizing unused I/O pins as additional ground pins requires using the associated macrocell. In MAX 7000AE devices, this programmable ground feature does not require the use of the associated macrocell; therefore, the buried macrocell is still available for user logic.

# **Slew-Rate Control**

The output buffer for each MAX 7000A I/O pin has an adjustable output slew rate that can be configured for low-noise or high-speed performance. A faster slew rate provides high-speed transitions for high-performance systems. However, these fast transitions may introduce noise transients into the system. A slow slew rate reduces system noise, but adds a nominal delay of 4 to 5 ns. When the configuration cell is turned off, the slew rate is set for low-noise performance. Each I/O pin has an individual EEPROM bit that controls the slew rate, allowing designers to specify the slew rate on a pin-by-pin basis. The slew rate control affects both the rising and falling edges of the output signal.

VCC

To Test

System

C1 (includes jig

Ŧ

capacitance)

#### Figure 9. MAX 7000A AC Test Conditions

Power supply transients can affect AC measurements. Simultaneous transitions of multiple outputs should be avoided for accurate measurement. Threshold tests 703 Ω [521 Ω] *≶* must not be performed under AC conditions. Large-amplitude, fast-ground-Device Output current transients normally occur as the device outputs discharge the load capacitances. When these transients flow through the parasitic inductance between 586 Ω [481 Ω] *≥* the device ground pin and the test system ground, significant reductions in Device input observable noise immunity can result. rise and fall Numbers in brackets are for 2.5-V times < 2 ns outputs. Numbers without brackets are for 3.3-V outputs.

# Operating Conditions

Tables 13 through 16 provide information on absolute maximum ratings, recommended operating conditions, operating conditions, and capacitance for MAX 7000A devices.

| Table 1          | 3. MAX 7000A Device Absolu | te Maximum Ratings Note (1)                            |      |      |      |
|------------------|----------------------------|--------------------------------------------------------|------|------|------|
| Symbol           | Parameter                  | Conditions                                             | Min  | Max  | Unit |
| V <sub>CC</sub>  | Supply voltage             | With respect to ground (2)                             | -0.5 | 4.6  | V    |
| VI               | DC input voltage           |                                                        | -2.0 | 5.75 | V    |
| I <sub>OUT</sub> | DC output current, per pin |                                                        | -25  | 25   | mA   |
| T <sub>STG</sub> | Storage temperature        | No bias                                                | -65  | 150  | °C   |
| T <sub>A</sub>   | Ambient temperature        | Under bias                                             | -65  | 135  | °C   |
| Τ <sub>J</sub>   | Junction temperature       | BGA, FineLine BGA, PQFP, and TQFP packages, under bias |      | 135  | °C   |

| Table 1          | 5. MAX 7000A Device DC Opera          | ating Conditions Note (6)                                       |                         |      |      |
|------------------|---------------------------------------|-----------------------------------------------------------------|-------------------------|------|------|
| Symbol           | Parameter                             | Conditions                                                      | Min                     | Max  | Unit |
| VIH              | High-level input voltage              |                                                                 | 1.7                     | 5.75 | V    |
| V <sub>IL</sub>  | Low-level input voltage               |                                                                 | -0.5                    | 0.8  | V    |
| V <sub>OH</sub>  | 3.3-V high-level TTL output voltage   | $I_{OH} = -8 \text{ mA DC}, V_{CCIO} = 3.00 \text{ V}$ (7)      | 2.4                     |      | V    |
|                  | 3.3-V high-level CMOS output voltage  | I <sub>OH</sub> = -0.1 mA DC, V <sub>CCIO</sub> = 3.00 V<br>(7) | V <sub>CCIO</sub> – 0.2 |      | V    |
|                  | 2.5-V high-level output voltage       | I <sub>OH</sub> = -100 μA DC, V <sub>CCIO</sub> = 2.30 V<br>(7) | 2.1                     |      | V    |
|                  |                                       | $I_{OH} = -1 \text{ mA DC}, V_{CCIO} = 2.30 \text{ V}$ (7)      | 2.0                     |      | V    |
|                  |                                       | $I_{OH} = -2 \text{ mA DC}, V_{CCIO} = 2.30 \text{ V}$ (7)      | 1.7                     |      | V    |
| V <sub>OL</sub>  | 3.3-V low-level TTL output voltage    | I <sub>OL</sub> = 8 mA DC, V <sub>CCIO</sub> = 3.00 V (8)       |                         | 0.45 | V    |
|                  | 3.3-V low-level CMOS output voltage   | $I_{OL}$ = 0.1 mA DC, $V_{CCIO}$ = 3.00 V (8)                   |                         | 0.2  | V    |
|                  | 2.5-V low-level output voltage        | $I_{OL}$ = 100 µA DC, $V_{CCIO}$ = 2.30 V (8)                   |                         | 0.2  | V    |
|                  |                                       | I <sub>OL</sub> = 1 mA DC, V <sub>CCIO</sub> = 2.30 V (8)       |                         | 0.4  | V    |
|                  |                                       | I <sub>OL</sub> = 2 mA DC, V <sub>CCIO</sub> = 2.30 V (8)       |                         | 0.7  | V    |
| I <sub>I</sub>   | Input leakage current                 | $V_{I} = -0.5$ to 5.5 V (9)                                     | -10                     | 10   | μΑ   |
| I <sub>OZ</sub>  | Tri-state output off-state<br>current | $V_{I} = -0.5$ to 5.5 V (9)                                     | -10                     | 10   | μΑ   |
| R <sub>ISP</sub> | Value of I/O pin pull-up resistor     | V <sub>CCIO</sub> = 3.0 to 3.6 V (10)                           | 20                      | 50   | kΩ   |
|                  | during in-system programming          | V <sub>CCIO</sub> = 2.3 to 2.7 V (10)                           | 30                      | 80   | kΩ   |
|                  | or during power-up                    | V <sub>CCIO</sub> = 2.3 to 3.6 V (11)                           | 20                      | 74   | kΩ   |

| Table 1          | 6. MAX 7000A Device Capacital | nce Note (12)                       |     |     |      |
|------------------|-------------------------------|-------------------------------------|-----|-----|------|
| Symbol           | Parameter                     | Conditions                          | Min | Max | Unit |
| C <sub>IN</sub>  | Input pin capacitance         | V <sub>IN</sub> = 0 V, f = 1.0 MHz  |     | 8   | pF   |
| C <sub>I/O</sub> | I/O pin capacitance           | V <sub>OUT</sub> = 0 V, f = 1.0 MHz |     | 8   | pF   |

#### MAX 7000A Programmable Logic Device Data Sheet

#### Notes to tables:

- (1) See the Operating Requirements for Altera Devices Data Sheet.
- (2) Minimum DC input voltage is -0.5 V. During transitions, the inputs may undershoot to -2.0 V for input currents less than 100 mA and periods shorter than 20 ns.
- (3) For EPM7128A and EPM7256A devices only, V<sub>CC</sub> must rise monotonically.
- (4) In MAX 7000AE devices, all pins, including dedicated inputs, I/O pins, and JTAG pins, may be driven before V<sub>CCINT</sub> and V<sub>CCIO</sub> are powered.
- (5) These devices support in-system programming for -40° to 100° C. For in-system programming support between -40° and 0° C, contact Altera Applications.
- (6) These values are specified under the recommended operating conditions shown in Table 14 on page 28.
- (7) The parameter is measured with 50% of the outputs each sourcing the specified current. The I<sub>OH</sub> parameter refers to high-level TTL or CMOS output current.
- (8) The parameter is measured with 50% of the outputs each sinking the specified current. The I<sub>OL</sub> parameter refers to low-level TTL or CMOS output current.
- (9) This value is specified for normal device operation. For MAX 7000AE devices, the maximum leakage current during power-up is  $\pm 300 \ \mu$ A. For EPM7128A and EPM7256A devices, leakage current during power-up is not specified.
- (10) For EPM7128A and EPM7256A devices, this pull-up exists while a device is programmed in-system.
- (11) For MAX 7000AE devices, this pull-up exists while devices are programmed in-system and in unprogrammed devices during power-up.
- (12) Capacitance is measured at 25 °C and is sample-tested only. The OE1 pin (high-voltage pin during programming) has a maximum capacitance of 20 pF.
- (13) The POR time for MAX 7000AE devices (except MAX 7128A and MAX 7256A devices) does not exceed 100 μs. The sufficient V<sub>CCINT</sub> voltage level for POR is 3.0 V. The device is fully initialized within the POR time after V<sub>CCINT</sub> reaches the sufficient POR voltage level.

| Symbol            | Parameter                                                                             | Conditions        |     |     | Speed | Grade |     |      | Unit |
|-------------------|---------------------------------------------------------------------------------------|-------------------|-----|-----|-------|-------|-----|------|------|
|                   |                                                                                       |                   | -   | 4   | -     | 7     |     | 10   |      |
|                   |                                                                                       |                   | Min | Max | Min   | Max   | Min | Max  |      |
| t <sub>IN</sub>   | Input pad and buffer delay                                                            |                   |     | 0.6 |       | 1.1   |     | 1.4  | ns   |
| t <sub>IO</sub>   | I/O input pad and buffer delay                                                        |                   |     | 0.6 |       | 1.1   |     | 1.4  | ns   |
| t <sub>FIN</sub>  | Fast input delay                                                                      |                   |     | 2.5 |       | 3.0   |     | 3.7  | ns   |
| t <sub>SEXP</sub> | Shared expander delay                                                                 |                   |     | 1.8 |       | 3.0   |     | 3.9  | ns   |
| t <sub>PEXP</sub> | Parallel expander delay                                                               |                   |     | 0.4 |       | 0.7   |     | 0.9  | ns   |
| t <sub>LAD</sub>  | Logic array delay                                                                     |                   |     | 1.5 |       | 2.5   |     | 3.2  | ns   |
| t <sub>LAC</sub>  | Logic control array delay                                                             |                   |     | 0.6 |       | 1.0   |     | 1.2  | ns   |
| t <sub>IOE</sub>  | Internal output enable delay                                                          |                   |     | 0.0 |       | 0.0   |     | 0.0  | ns   |
| t <sub>OD1</sub>  | Output buffer and pad delay, slow slew rate = off $V_{CCIO} = 3.3 V$                  | C1 = 35 pF        |     | 0.8 |       | 1.3   |     | 1.8  | ns   |
| t <sub>OD2</sub>  | Output buffer and pad delay, slow slew rate = off $V_{CCIO} = 2.5 V$                  | C1 = 35 pF<br>(5) |     | 1.3 |       | 1.8   |     | 2.3  | ns   |
| t <sub>OD3</sub>  | Output buffer and pad delay, slow slew rate = on $V_{CCIO} = 2.5 V \text{ or } 3.3 V$ | C1 = 35 pF        |     | 5.8 |       | 6.3   |     | 6.8  | ns   |
| t <sub>ZX1</sub>  | Output buffer enable delay,<br>slow slew rate = off<br>$V_{CCIO} = 3.3 V$             | C1 = 35 pF        |     | 4.0 |       | 4.0   |     | 5.0  | ns   |
| t <sub>ZX2</sub>  | Output buffer enable delay,<br>slow slew rate = off<br>$V_{CCIO} = 2.5 V$             | C1 = 35 pF<br>(5) |     | 4.5 |       | 4.5   |     | 5.5  | ns   |
| t <sub>ZX3</sub>  | Output buffer enable delay,<br>slow slew rate = on<br>$V_{CCIO} = 3.3 V$              | C1 = 35 pF        |     | 9.0 |       | 9.0   |     | 10.0 | ns   |
| t <sub>XZ</sub>   | Output buffer disable delay                                                           | C1 = 5 pF         |     | 4.0 |       | 4.0   |     | 5.0  | ns   |
| t <sub>SU</sub>   | Register setup time                                                                   |                   | 1.3 |     | 2.0   |       | 2.9 |      | ns   |
| t <sub>H</sub>    | Register hold time                                                                    |                   | 0.6 |     | 1.0   |       | 1.3 |      | ns   |
| t <sub>FSU</sub>  | Register setup time of fast input                                                     |                   | 1.0 |     | 1.5   |       | 1.5 |      | ns   |
| t <sub>FH</sub>   | Register hold time of fast input                                                      |                   | 1.5 |     | 1.5   |       | 1.5 |      | ns   |
| t <sub>RD</sub>   | Register delay                                                                        |                   |     | 0.7 |       | 1.2   |     | 1.6  | ns   |
| t <sub>COMB</sub> | Combinatorial delay                                                                   |                   |     | 0.6 |       | 0.9   |     | 1.3  | ns   |
| t <sub>IC</sub>   | Array clock delay                                                                     |                   |     | 1.2 |       | 1.9   |     | 2.5  | ns   |

Altera Corporation

| Table 20          | D. EPM7064AE Internal Tim | ing Parameters | (Part 2 o   | f 2)      | Note (1) |     |     |     |    |  |
|-------------------|---------------------------|----------------|-------------|-----------|----------|-----|-----|-----|----|--|
| Symbol            | Parameter                 | Conditions     | Speed Grade |           |          |     |     |     |    |  |
|                   |                           |                | -           | -4 -7 -10 |          |     |     |     |    |  |
|                   |                           |                | Min         | Max       | Min      | Max | Min | Max |    |  |
| t <sub>EN</sub>   | Register enable time      |                |             | 0.6       |          | 1.0 |     | 1.2 | ns |  |
| t <sub>GLOB</sub> | Global control delay      |                |             | 1.0       |          | 1.5 |     | 2.2 | ns |  |
| t <sub>PRE</sub>  | Register preset time      |                |             | 1.3       |          | 2.1 |     | 2.9 | ns |  |
| t <sub>CLR</sub>  | Register clear time       |                |             | 1.3       |          | 2.1 |     | 2.9 | ns |  |
| t <sub>PIA</sub>  | PIA delay                 | (2)            |             | 1.0       |          | 1.7 |     | 2.3 | ns |  |
| t <sub>LPA</sub>  | Low-power adder           | (6)            |             | 3.5       |          | 4.0 |     | 5.0 | ns |  |

| Symbol            | Parameter                                 | Conditions        |       |     | Speed | Grade |      |      | Unit |
|-------------------|-------------------------------------------|-------------------|-------|-----|-------|-------|------|------|------|
|                   |                                           |                   |       | 5   | -     | 7     | -1   | 0    |      |
|                   |                                           |                   | Min   | Max | Min   | Max   | Min  | Max  |      |
| t <sub>PD1</sub>  | Input to non-<br>registered output        | C1 = 35 pF<br>(2) |       | 5.0 |       | 7.5   |      | 10   | ns   |
| t <sub>PD2</sub>  | I/O input to non-<br>registered output    | C1 = 35 pF<br>(2) |       | 5.0 |       | 7.5   |      | 10   | ns   |
| t <sub>SU</sub>   | Global clock setup time                   | (2)               | 3.3   |     | 4.9   |       | 6.6  |      | ns   |
| t <sub>H</sub>    | Global clock hold time                    | (2)               | 0.0   |     | 0.0   |       | 0.0  |      | ns   |
| t <sub>FSU</sub>  | Global clock setup<br>time of fast input  |                   | 2.5   |     | 3.0   |       | 3.0  |      | ns   |
| t <sub>FH</sub>   | Global clock hold time<br>of fast input   |                   | 0.0   |     | 0.0   |       | 0.0  |      | ns   |
| t <sub>CO1</sub>  | Global clock to output delay              | C1 = 35 pF        | 1.0   | 3.4 | 1.0   | 5.0   | 1.0  | 6.6  | ns   |
| t <sub>CH</sub>   | Global clock high time                    |                   | 2.0   |     | 3.0   |       | 4.0  |      | ns   |
| t <sub>CL</sub>   | Global clock low time                     |                   | 2.0   |     | 3.0   |       | 4.0  |      | ns   |
| t <sub>ASU</sub>  | Array clock setup time                    | (2)               | 1.8   |     | 2.8   |       | 3.8  |      | ns   |
| t <sub>AH</sub>   | Array clock hold time                     | (2)               | 0.2   |     | 0.3   |       | 0.4  |      | ns   |
| t <sub>ACO1</sub> | Array clock to output delay               | C1 = 35 pF<br>(2) | 1.0   | 4.9 | 1.0   | 7.1   | 1.0  | 9.4  | ns   |
| t <sub>ACH</sub>  | Array clock high time                     |                   | 2.0   |     | 3.0   |       | 4.0  |      | ns   |
| t <sub>ACL</sub>  | Array clock low time                      |                   | 2.0   |     | 3.0   |       | 4.0  |      | ns   |
| t <sub>CPPW</sub> | Minimum pulse width for clear and preset  | (3)               | 2.0   |     | 3.0   |       | 4.0  |      | ns   |
| t <sub>cnt</sub>  | Minimum global clock<br>period            | (2)               |       | 5.2 |       | 7.7   |      | 10.2 | ns   |
| fcnt              | Maximum internal global clock frequency   | (2), (4)          | 192.3 |     | 129.9 |       | 98.0 |      | MHz  |
| t <sub>acnt</sub> | Minimum array clock<br>period             | (2)               |       | 5.2 |       | 7.7   |      | 10.2 | ns   |
| f <sub>acnt</sub> | Maximum internal<br>array clock frequency | (2), (4)          | 192.3 |     | 129.9 |       | 98.0 |      | MHz  |

| Symbol            | Parameter                                | Conditions        |       |     | Speed | Grade |      |      | Unit |
|-------------------|------------------------------------------|-------------------|-------|-----|-------|-------|------|------|------|
|                   |                                          |                   | -;    | 5   | -     | 7     | -1   | 0    |      |
|                   |                                          |                   | Min   | Max | Min   | Max   | Min  | Max  |      |
| t <sub>PD1</sub>  | Input to non-<br>registered output       | C1 = 35 pF<br>(2) |       | 5.5 |       | 7.5   |      | 10   | ns   |
| t <sub>PD2</sub>  | I/O input to non-<br>registered output   | C1 = 35 pF<br>(2) |       | 5.5 |       | 7.5   |      | 10   | ns   |
| t <sub>SU</sub>   | Global clock setup time                  | (2)               | 3.9   |     | 5.2   |       | 6.9  |      | ns   |
| t <sub>H</sub>    | Global clock hold time                   | (2)               | 0.0   |     | 0.0   |       | 0.0  |      | ns   |
| t <sub>FSU</sub>  | Global clock setup time of fast input    |                   | 2.5   |     | 3.0   |       | 3.0  |      | ns   |
| t <sub>FH</sub>   | Global clock hold time of fast input     |                   | 0.0   |     | 0.0   |       | 0.0  |      | ns   |
| t <sub>CO1</sub>  | Global clock to output delay             | C1 = 35 pF        | 1.0   | 3.5 | 1.0   | 4.8   | 1.0  | 6.4  | ns   |
| t <sub>CH</sub>   | Global clock high time                   |                   | 2.0   |     | 3.0   |       | 4.0  |      | ns   |
| t <sub>CL</sub>   | Global clock low time                    |                   | 2.0   |     | 3.0   |       | 4.0  |      | ns   |
| t <sub>ASU</sub>  | Array clock setup time                   | (2)               | 2.0   |     | 2.7   |       | 3.6  |      | ns   |
| t <sub>AH</sub>   | Array clock hold time                    | (2)               | 0.2   |     | 0.3   |       | 0.5  |      | ns   |
| t <sub>ACO1</sub> | Array clock to output delay              | C1 = 35 pF<br>(2) | 1.0   | 5.4 | 1.0   | 7.3   | 1.0  | 9.7  | ns   |
| t <sub>ACH</sub>  | Array clock high time                    |                   | 2.0   |     | 3.0   |       | 4.0  |      | ns   |
| t <sub>ACL</sub>  | Array clock low time                     |                   | 2.0   |     | 3.0   |       | 4.0  |      | ns   |
| t <sub>CPPW</sub> | Minimum pulse width for clear and preset | (3)               | 2.0   |     | 3.0   |       | 4.0  |      | ns   |
| t <sub>CNT</sub>  | Minimum global clock<br>period           | (2)               |       | 5.8 |       | 7.9   |      | 10.5 | ns   |
| f <sub>CNT</sub>  | Maximum internal global clock frequency  | (2), (4)          | 172.4 |     | 126.6 |       | 95.2 |      | MHz  |
| t <sub>acnt</sub> | Minimum array clock<br>period            | (2)               |       | 5.8 |       | 7.9   |      | 10.5 | ns   |
| f <sub>acnt</sub> | Maximum internal array clock frequency   | (2), (4)          | 172.4 |     | 126.6 |       | 95.2 |      | MHz  |

| Symbol            | Parameter                                 | Conditions        |       |     | Speed | Grade |      |      | Unit |
|-------------------|-------------------------------------------|-------------------|-------|-----|-------|-------|------|------|------|
|                   |                                           |                   | -     | 7   |       | 10    | -1   | 2    |      |
|                   |                                           |                   | Min   | Max | Min   | Max   | Min  | Max  |      |
| t <sub>PD1</sub>  | Input to non-<br>registered output        | C1 = 35 pF<br>(2) |       | 7.5 |       | 10.0  |      | 12.0 | ns   |
| t <sub>PD2</sub>  | I/O input to non-<br>registered output    | C1 = 35 pF<br>(2) |       | 7.5 |       | 10.0  |      | 12.0 | ns   |
| t <sub>SU</sub>   | Global clock setup<br>time                | (2)               | 5.6   |     | 7.6   |       | 9.1  |      | ns   |
| t <sub>H</sub>    | Global clock hold time                    | (2)               | 0.0   |     | 0.0   |       | 0.0  |      | ns   |
| t <sub>FSU</sub>  | Global clock setup<br>time of fast input  |                   | 3.0   |     | 3.0   |       | 3.0  |      | ns   |
| t <sub>FH</sub>   | Global clock hold time<br>of fast input   |                   | 0.0   |     | 0.0   |       | 0.0  |      | ns   |
| t <sub>CO1</sub>  | Global clock to output delay              | C1 = 35 pF        | 1.0   | 4.7 | 1.0   | 6.3   | 1.0  | 7.5  | ns   |
| t <sub>CH</sub>   | Global clock high time                    |                   | 3.0   |     | 4.0   |       | 5.0  |      | ns   |
| t <sub>CL</sub>   | Global clock low time                     |                   | 3.0   |     | 4.0   |       | 5.0  |      | ns   |
| t <sub>ASU</sub>  | Array clock setup time                    | (2)               | 2.5   |     | 3.5   |       | 4.1  |      | ns   |
| t <sub>AH</sub>   | Array clock hold time                     | (2)               | 0.2   |     | 0.3   |       | 0.4  |      | ns   |
| t <sub>ACO1</sub> | Array clock to output delay               | C1 = 35 pF<br>(2) | 1.0   | 7.8 | 1.0   | 10.4  | 1.0  | 12.5 | ns   |
| t <sub>ACH</sub>  | Array clock high time                     |                   | 3.0   |     | 4.0   |       | 5.0  |      | ns   |
| t <sub>ACL</sub>  | Array clock low time                      |                   | 3.0   |     | 4.0   |       | 5.0  |      | ns   |
| t <sub>CPPW</sub> | Minimum pulse width for clear and preset  | (3)               | 3.0   |     | 4.0   |       | 5.0  |      | ns   |
| t <sub>CNT</sub>  | Minimum global clock<br>period            | (2)               |       | 8.6 |       | 11.5  |      | 13.9 | ns   |
| f <sub>CNT</sub>  | Maximum internal global clock frequency   | (2), (4)          | 116.3 |     | 87.0  |       | 71.9 |      | MHz  |
| t <sub>acnt</sub> | Minimum array clock<br>period             | (2)               |       | 8.6 |       | 11.5  |      | 13.9 | ns   |
| f <sub>acnt</sub> | Maximum internal<br>array clock frequency | (2), (4)          | 116.3 |     | 87.0  |       | 71.9 |      | MHz  |

E

| Symbol            | Parameter            | Conditions |     | Speed Grade |     |     |     |     |    |  |  |
|-------------------|----------------------|------------|-----|-------------|-----|-----|-----|-----|----|--|--|
|                   |                      |            | -   | -7          |     | 10  | -12 |     | 1  |  |  |
|                   |                      |            | Min | Max         | Min | Max | Min | Max |    |  |  |
| t <sub>IC</sub>   | Array clock delay    |            |     | 1.8         |     | 2.3 |     | 2.9 | ns |  |  |
| t <sub>EN</sub>   | Register enable time |            |     | 1.0         |     | 1.3 |     | 1.7 | ns |  |  |
| t <sub>GLOB</sub> | Global control delay |            |     | 1.7         |     | 2.2 |     | 2.7 | ns |  |  |
| t <sub>PRE</sub>  | Register preset time |            |     | 1.0         |     | 1.4 |     | 1.7 | ns |  |  |
| t <sub>CLR</sub>  | Register clear time  |            |     | 1.0         |     | 1.4 |     | 1.7 | ns |  |  |
| t <sub>PIA</sub>  | PIA delay            | (2)        |     | 3.0         |     | 4.0 |     | 4.8 | ns |  |  |
| t <sub>LPA</sub>  | Low-power adder      | (6)        |     | 4.5         |     | 5.0 |     | 5.0 | ns |  |  |

Г

| Symbol            | Parameter                                                                          | Conditions        |     |     |     | Speed | Grade |      |     |      | Unit |
|-------------------|------------------------------------------------------------------------------------|-------------------|-----|-----|-----|-------|-------|------|-----|------|------|
|                   |                                                                                    |                   | -   | 6   | -   | 7     | -1    | 10   | -1  | 12   |      |
|                   |                                                                                    |                   | Min | Max | Min | Max   | Min   | Max  | Min | Max  |      |
| t <sub>IN</sub>   | Input pad and buffer delay                                                         |                   |     | 0.6 |     | 0.7   |       | 0.9  |     | 1.1  | ns   |
| t <sub>IO</sub>   | I/O input pad and buffer delay                                                     |                   |     | 0.6 |     | 0.7   |       | 0.9  |     | 1.1  | ns   |
| t <sub>FIN</sub>  | Fast input delay                                                                   |                   |     | 2.7 |     | 3.1   |       | 3.6  |     | 3.9  | ns   |
| t <sub>SEXP</sub> | Shared expander delay                                                              |                   |     | 2.5 |     | 3.2   |       | 4.3  |     | 5.1  | ns   |
| t <sub>PEXP</sub> | Parallel expander delay                                                            |                   |     | 0.7 |     | 0.8   |       | 1.1  |     | 1.3  | ns   |
| t <sub>LAD</sub>  | Logic array delay                                                                  |                   |     | 2.4 |     | 3.0   |       | 4.1  |     | 4.9  | ns   |
| t <sub>LAC</sub>  | Logic control array delay                                                          |                   |     | 2.4 |     | 3.0   |       | 4.1  |     | 4.9  | ns   |
| t <sub>IOE</sub>  | Internal output enable delay                                                       |                   |     | 0.0 |     | 0.0   |       | 0.0  |     | 0.0  | ns   |
| t <sub>OD1</sub>  | Output buffer and pad delay, slow slew rate = off $V_{CCIO} = 3.3 V$               | C1 = 35 pF        |     | 0.4 |     | 0.6   |       | 0.7  |     | 0.9  | ns   |
| t <sub>OD2</sub>  | Output buffer and pad<br>delay, slow slew rate = off<br>$V_{CCIO} = 2.5 V$         | C1 = 35 pF<br>(5) |     | 0.9 |     | 1.1   |       | 1.2  |     | 1.4  | ns   |
| t <sub>OD3</sub>  | Output buffer and pad<br>delay, slow slew rate = on<br>$V_{CCIO}$ = 2.5 V or 3.3 V | C1 = 35 pF        |     | 5.4 |     | 5.6   |       | 5.7  |     | 5.9  | ns   |
| t <sub>ZX1</sub>  | Output buffer enable delay, slow slew rate = off $V_{CCIO} = 3.3 V$                | C1 = 35 pF        |     | 4.0 |     | 4.0   |       | 5.0  |     | 5.0  | ns   |
| t <sub>ZX2</sub>  | Output buffer enable<br>delay, slow slew rate = off<br>$V_{CCIO} = 2.5 V$          | C1 = 35 pF<br>(5) |     | 4.5 |     | 4.5   |       | 5.5  |     | 5.5  | ns   |
| t <sub>ZX3</sub>  | Output buffer enable delay, slow slew rate = on $V_{CCIO} = 3.3 V$                 | C1 = 35 pF        |     | 9.0 |     | 9.0   |       | 10.0 |     | 10.0 | ns   |
| t <sub>XZ</sub>   | Output buffer disable<br>delay                                                     | C1 = 5 pF         |     | 4.0 |     | 4.0   |       | 5.0  |     | 5.0  | ns   |
| t <sub>SU</sub>   | Register setup time                                                                |                   | 1.9 |     | 2.4 |       | 3.1   |      | 3.8 |      | ns   |
| t <sub>H</sub>    | Register hold time                                                                 |                   | 1.5 |     | 2.2 |       | 3.3   |      | 4.3 |      | ns   |
| t <sub>FSU</sub>  | Register setup time of fast input                                                  |                   | 0.8 |     | 1.1 |       | 1.1   |      | 1.1 |      | ns   |
| t <sub>FH</sub>   | Register hold time of fast input                                                   |                   | 1.7 |     | 1.9 |       | 1.9   |      | 1.9 |      | ns   |

| Symbol            | Parameter            | Conditions | Speed Grade |      |     |      |     |      |     |      | Unit |
|-------------------|----------------------|------------|-------------|------|-----|------|-----|------|-----|------|------|
|                   |                      |            | -6          |      | -7  |      | -10 |      | -12 |      |      |
|                   |                      |            | Min         | Мах  | Min | Мах  | Min | Мах  | Min | Max  |      |
| t <sub>RD</sub>   | Register delay       |            |             | 1.7  |     | 2.1  |     | 2.8  |     | 3.3  | ns   |
| t <sub>COMB</sub> | Combinatorial delay  |            |             | 1.7  |     | 2.1  |     | 2.8  |     | 3.3  | ns   |
| t <sub>IC</sub>   | Array clock delay    |            |             | 2.4  |     | 3.0  |     | 4.1  |     | 4.9  | ns   |
| t <sub>EN</sub>   | Register enable time |            |             | 2.4  |     | 3.0  |     | 4.1  |     | 4.9  | ns   |
| t <sub>GLOB</sub> | Global control delay |            |             | 1.0  |     | 1.2  |     | 1.7  |     | 2.0  | ns   |
| t <sub>PRE</sub>  | Register preset time |            |             | 3.1  |     | 3.9  |     | 5.2  |     | 6.2  | ns   |
| t <sub>CLR</sub>  | Register clear time  |            |             | 3.1  |     | 3.9  |     | 5.2  |     | 6.2  | ns   |
| t <sub>PIA</sub>  | PIA delay            | (2)        |             | 0.9  |     | 1.1  |     | 1.5  |     | 1.8  | ns   |
| t <sub>LPA</sub>  | Low-power adder      | (6)        |             | 11.0 |     | 10.0 |     | 10.0 |     | 10.0 | ns   |

#### Figure 15. 49-Pin Ultra FineLine BGA Package Pin-Out Diagram

Package outlines not drawn to scale.



#### Figure 16. 84-Pin PLCC Package Pin-Out Diagram

Package outline not drawn to scale.



Figure 17. 100-Pin TQFP Package Pin-Out Diagram

Package outline not drawn to scale.



Figure 18. 100-Pin FineLine BGA Package Pin-Out Diagram



# Figure 21. 208-Pin PQFP Package Pin-Out Diagram

Package outline not drawn to scale.

