# E·XFL



Welcome to E-XFL.COM

#### Understanding <u>Embedded - CPLDs (Complex</u> <u>Programmable Logic Devices)</u>

Embedded - CPLDs, or Complex Programmable Logic Devices, are highly versatile digital logic devices used in electronic systems. These programmable components are designed to perform complex logical operations and can be customized for specific applications. Unlike fixedfunction ICs, CPLDs offer the flexibility to reprogram their configuration, making them an ideal choice for various embedded systems. They consist of a set of logic gates and programmable interconnects, allowing designers to implement complex logic circuits without needing custom hardware.

## Applications of Embedded - CPLDs

#### Details

| Product Status                  | Obsolete                                                     |
|---------------------------------|--------------------------------------------------------------|
| Programmable Type               | In System Programmable                                       |
| Delay Time tpd(1) Max           | 12 ns                                                        |
| Voltage Supply - Internal       | 3V ~ 3.6V                                                    |
| Number of Logic Elements/Blocks | 32                                                           |
| Number of Macrocells            | 512                                                          |
| Number of Gates                 | 10000                                                        |
| Number of I/O                   | 212                                                          |
| Operating Temperature           | 0°C ~ 70°C (TA)                                              |
| Mounting Type                   | Surface Mount                                                |
| Package / Case                  | 256-LBGA                                                     |
| Supplier Device Package         | 256-BGA (27x27)                                              |
| Purchase URL                    | https://www.e-xfl.com/product-detail/intel/epm7512aebc256-12 |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

# Functional Description

The MAX 7000A architecture includes the following elements:

- Logic array blocks (LABs)
- Macrocells
- Expander product terms (shareable and parallel)
- Programmable interconnect array
- I/O control blocks

The MAX 7000A architecture includes four dedicated inputs that can be used as general-purpose inputs or as high-speed, global control signals (clock, clear, and two output enable signals) for each macrocell and I/O pin. Figure 1 shows the architecture of MAX 7000A devices.

#### Figure 4. MAX 7000A Parallel Expanders





# Programmable Interconnect Array

Logic is routed between LABs on the PIA. This global bus is a programmable path that connects any signal source to any destination on the device. All MAX 7000A dedicated inputs, I/O pins, and macrocell outputs feed the PIA, which makes the signals available throughout the entire device. Only the signals required by each LAB are actually routed from the PIA into the LAB. Figure 5 shows how the PIA signals are routed into the LAB. An EEPROM cell controls one input to a 2-input AND gate, which selects a PIA signal to drive into the LAB.

# **Programming Times**

The time required to implement each of the six programming stages can be broken into the following two elements:

- A pulse time to erase, program, or read the EEPROM cells.
- A shifting time based on the test clock (TCK) frequency and the number of TCK cycles to shift instructions, address, and data into the device.

By combining the pulse and shift times for each of the programming stages, the program or verify time can be derived as a function of the TCK frequency, the number of devices, and specific target device(s). Because different ISP-capable devices have a different number of EEPROM cells, both the total fixed and total variable times are unique for a single device.

### Programming a Single MAX 7000A Device

The time required to program a single MAX 7000A device in-system can be calculated from the following formula:

| $t_{PROG} = t_{PPULSE} + \frac{c_{ycle}_{PTCK}}{f_{TCK}}$ |                                                                         |  |  |  |  |  |  |  |  |
|-----------------------------------------------------------|-------------------------------------------------------------------------|--|--|--|--|--|--|--|--|
| where: $t_{PROG}$                                         | = Programming time                                                      |  |  |  |  |  |  |  |  |
| t <sub>PPULSE</sub>                                       | = Sum of the fixed times to erase, program, and verify the EEPROM cells |  |  |  |  |  |  |  |  |
| <i>Cycle<sub>PTCK</sub></i>                               | = Number of TCK cycles to program a device                              |  |  |  |  |  |  |  |  |
| f <sub>TCK</sub>                                          | = TCK frequency                                                         |  |  |  |  |  |  |  |  |

The ISP times for a stand-alone verification of a single MAX 7000A device can be calculated from the following formula:

| $t_{VER} = t_{VPULSE} + \frac{C_1}{2}$             | f <sub>TCK</sub>                                                                                                                              |
|----------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------|
| where: $t_{VER}$<br>$t_{VPULSE}$<br>$Cycle_{VTCK}$ | <ul><li>= Verify time</li><li>= Sum of the fixed times to verify the EEPROM cells</li><li>= Number of TCK cycles to verify a device</li></ul> |

The programming times described in Tables 5 through 7 are associated with the worst-case method using the enhanced ISP algorithm.

| Table 5. MAX 7000A t <sub>PULSE</sub> & Cycle <sub>TCK</sub> Values |                               |                                 |                         |                       |  |  |  |  |  |
|---------------------------------------------------------------------|-------------------------------|---------------------------------|-------------------------|-----------------------|--|--|--|--|--|
| Device                                                              | Progra                        | Programming Stand-Alone Verific |                         |                       |  |  |  |  |  |
|                                                                     | <i>t<sub>PPULSE</sub></i> (s) | Cycle <sub>PTCK</sub>           | t <sub>VPULSE</sub> (s) | Cycle <sub>VTCK</sub> |  |  |  |  |  |
| EPM7032AE                                                           | 2.00                          | 55,000                          | 0.002                   | 18,000                |  |  |  |  |  |
| EPM7064AE                                                           | 2.00                          | 105,000                         | 0.002                   | 35,000                |  |  |  |  |  |
| EPM7128AE                                                           | 2.00                          | 205,000                         | 0.002                   | 68,000                |  |  |  |  |  |
| EPM7256AE                                                           | 2.00                          | 447,000                         | 0.002                   | 149,000               |  |  |  |  |  |
| EPM7512AE                                                           | 2.00                          | 890,000                         | 0.002                   | 297,000               |  |  |  |  |  |
| EPM7128A (1)                                                        | 5.11                          | 832,000                         | 0.03                    | 528,000               |  |  |  |  |  |
| EPM7256A (1)                                                        | 6.43                          | 1,603,000                       | 0.03                    | 1,024,000             |  |  |  |  |  |

Tables 6 and 7 show the in-system programming and stand alone verification times for several common test clock frequencies.

| Table 6. MAX 7000A In-System Programming Times for Different Test Clock Frequencies |                  |       |       |       |         |         |         |        |   |
|-------------------------------------------------------------------------------------|------------------|-------|-------|-------|---------|---------|---------|--------|---|
| Device                                                                              | t <sub>TCK</sub> |       |       |       |         |         |         |        |   |
|                                                                                     | 10 MHz           | 5 MHz | 2 MHz | 1 MHz | 500 kHz | 200 kHz | 100 kHz | 50 kHz |   |
| EPM7032AE                                                                           | 2.01             | 2.01  | 2.03  | 2.06  | 2.11    | 2.28    | 2.55    | 3.10   | S |
| EPM7064AE                                                                           | 2.01             | 2.02  | 2.05  | 2.11  | 2.21    | 2.53    | 3.05    | 4.10   | S |
| EPM7128AE                                                                           | 2.02             | 2.04  | 2.10  | 2.21  | 2.41    | 3.03    | 4.05    | 6.10   | S |
| EPM7256AE                                                                           | 2.05             | 2.09  | 2.23  | 2.45  | 2.90    | 4.24    | 6.47    | 10.94  | S |
| EPM7512AE                                                                           | 2.09             | 2.18  | 2.45  | 2.89  | 3.78    | 6.45    | 10.90   | 19.80  | S |
| EPM7128A (1)                                                                        | 5.19             | 5.27  | 5.52  | 5.94  | 6.77    | 9.27    | 13.43   | 21.75  | S |
| EPM7256A (1)                                                                        | 6.59             | 6.75  | 7.23  | 8.03  | 9.64    | 14.45   | 22.46   | 38.49  | S |

The instruction register length of MAX 7000A devices is 10 bits. The user electronic signature (UES) register length in MAX 7000A devices is 16 bits. The MAX 7000AE USERCODE register length is 32 bits. Tables 9 and 10 show the boundary-scan register length and device IDCODE information for MAX 7000A devices.

| Table 9. MAX 7000A Boundary-Scan Register Length |                               |  |  |  |  |  |  |
|--------------------------------------------------|-------------------------------|--|--|--|--|--|--|
| Device                                           | Boundary-Scan Register Length |  |  |  |  |  |  |
| EPM7032AE                                        | 96                            |  |  |  |  |  |  |
| EPM7064AE                                        | 192                           |  |  |  |  |  |  |
| EPM7128A                                         | 288                           |  |  |  |  |  |  |
| EPM7128AE                                        | 288                           |  |  |  |  |  |  |
| EPM7256A                                         | 480                           |  |  |  |  |  |  |
| EPM7256AE                                        | 480                           |  |  |  |  |  |  |
| EPM7512AE                                        | 624                           |  |  |  |  |  |  |

| Table 10. 32-Bit MAX 7000A Device IDCODE Note (1) |                     |                       |                                      |                         |  |  |  |  |  |
|---------------------------------------------------|---------------------|-----------------------|--------------------------------------|-------------------------|--|--|--|--|--|
| Device                                            |                     | IDCODE (32 Bits)      |                                      |                         |  |  |  |  |  |
|                                                   | Version<br>(4 Bits) | Part Number (16 Bits) | Manufacturer's<br>Identity (11 Bits) | <b>1 (1 Bit)</b><br>(2) |  |  |  |  |  |
| EPM7032AE                                         | 0001                | 0111 0000 0011 0010   | 00001101110                          | 1                       |  |  |  |  |  |
| EPM7064AE                                         | 0001                | 0111 0000 0110 0100   | 00001101110                          | 1                       |  |  |  |  |  |
| EPM7128A                                          | 0000                | 0111 0001 0010 1000   | 00001101110                          | 1                       |  |  |  |  |  |
| EPM7128AE                                         | 0001                | 0111 0001 0010 1000   | 00001101110                          | 1                       |  |  |  |  |  |
| EPM7256A                                          | 0000                | 0111 0010 0101 0110   | 00001101110                          | 1                       |  |  |  |  |  |
| EPM7256AE                                         | 0001                | 0111 0010 0101 0110   | 00001101110                          | 1                       |  |  |  |  |  |
| EPM7512AE                                         | 0001                | 0111 0101 0001 0010   | 00001101110                          | 1                       |  |  |  |  |  |

#### Notes:

(1) The most significant bit (MSB) is on the left.

(2) The least significant bit (LSB) for all JTAG IDCODEs is 1.



See *Application Note 39 (IEEE 1149.1 (JTAG) Boundary-Scan Testing in Altera Devices)* for more information on JTAG BST.

# **Open-Drain Output Option**

MAX 7000A devices provide an optional open-drain (equivalent to open-collector) output for each I/O pin. This open-drain output enables the device to provide system-level control signals (e.g., interrupt and write enable signals) that can be asserted by any of several devices. This output can also provide an additional wired-OR plane.

Open-drain output pins on MAX 7000A devices (with a pull-up resistor to the 5.0-V supply) can drive 5.0-V CMOS input pins that require a high  $V_{IH}$ . When the open-drain pin is active, it will drive low. When the pin is inactive, the resistor will pull up the trace to 5.0 V to meet CMOS  $V_{OH}$  requirements. The open-drain pin will only drive low or tri-state; it will never drive high. The rise time is dependent on the value of the pull-up resistor and load impedance. The  $I_{OL}$  current specification should be considered when selecting a pull-up resistor.

# **Programmable Ground Pins**

Each unused I/O pin on MAX 7000A devices may be used as an additional ground pin. In EPM7128A and EPM7256A devices, utilizing unused I/O pins as additional ground pins requires using the associated macrocell. In MAX 7000AE devices, this programmable ground feature does not require the use of the associated macrocell; therefore, the buried macrocell is still available for user logic.

# Slew-Rate Control

The output buffer for each MAX 7000A I/O pin has an adjustable output slew rate that can be configured for low-noise or high-speed performance. A faster slew rate provides high-speed transitions for high-performance systems. However, these fast transitions may introduce noise transients into the system. A slow slew rate reduces system noise, but adds a nominal delay of 4 to 5 ns. When the configuration cell is turned off, the slew rate is set for low-noise performance. Each I/O pin has an individual EEPROM bit that controls the slew rate, allowing designers to specify the slew rate on a pin-by-pin basis. The slew rate control affects both the rising and falling edges of the output signal.

| Power<br>Sequencing &<br>Hot-Socketing | Because MAX 7000A devices can be used in a mixed-voltage environment, they have been designed specifically to tolerate any possible power-up sequence. The $\rm V_{CCIO}$ and $\rm V_{CCINT}$ power planes can be powered in any order.                                                                                                                                                                                                                                  |
|----------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|                                        | Signals can be driven into MAX 7000AE devices before and during power-<br>up (and power-down) without damaging the device. Additionally,<br>MAX 7000AE devices do not drive out during power-up. Once operating<br>conditions are reached, MAX 7000AE devices operate as specified by the<br>user.                                                                                                                                                                       |
|                                        | MAX 7000AE device I/O pins will not source or sink more than 300 $\mu A$ of DC current during power-up. All pins can be driven up to 5.75 V during hot-socketing, except the OE1 and GLCRn pins. The OE1 and GLCRn pins can be driven up to 3.6 V during hot-socketing. After V <sub>CCINT</sub> and V <sub>CCIO</sub> reach the recommended operating conditions, these two pins are 5.0-V tolerant.                                                                    |
|                                        | EPM7128A and EPM7256A devices do not support hot-socketing and may drive out during power-up.                                                                                                                                                                                                                                                                                                                                                                            |
| Design Security                        | All MAX 7000A devices contain a programmable security bit that controls access to the data programmed into the device. When this bit is programmed, a design implemented in the device cannot be copied or retrieved. This feature provides a high level of design security because programmed data within EEPROM cells is invisible. The security bit that controls this function, as well as all other programmed data, is reset only when the device is reprogrammed. |
| Generic Testing                        | MAX 7000A devices are fully tested. Complete testing of each<br>programmable EEPROM bit and all internal logic elements ensures 100%<br>programming yield. AC test measurements are taken under conditions<br>equivalent to those shown in Figure 9. Test patterns can be used and then<br>erased during early stages of the production flow.                                                                                                                            |

| Table 14. MAX 7000A Device Recommended Operating Conditions |                                                     |                      |      |                   |      |  |  |  |  |
|-------------------------------------------------------------|-----------------------------------------------------|----------------------|------|-------------------|------|--|--|--|--|
| Symbol                                                      | Parameter                                           | Conditions           | Min  | Max               | Unit |  |  |  |  |
| V <sub>CCINT</sub>                                          | Supply voltage for internal logic and input buffers | (3), (13)            | 3.0  | 3.6               | V    |  |  |  |  |
| V <sub>CCIO</sub>                                           | Supply voltage for output drivers, 3.3-V operation  | (3)                  | 3.0  | 3.6               | V    |  |  |  |  |
|                                                             | Supply voltage for output drivers, 2.5-V operation  | (3)                  | 2.3  | 2.7               | V    |  |  |  |  |
| V <sub>CCISP</sub>                                          | Supply voltage during in-<br>system programming     |                      | 3.0  | 3.6               | V    |  |  |  |  |
| VI                                                          | Input voltage                                       | (4)                  | -0.5 | 5.75              | V    |  |  |  |  |
| Vo                                                          | Output voltage                                      |                      | 0    | V <sub>CCIO</sub> | V    |  |  |  |  |
| T <sub>A</sub>                                              | Ambient temperature                                 | Commercial range     | 0    | 70                | °C   |  |  |  |  |
|                                                             |                                                     | Industrial range (5) | -40  | 85                | °C   |  |  |  |  |
| Τ <sub>J</sub>                                              | Junction temperature                                | Commercial range     | 0    | 90                | °C   |  |  |  |  |
|                                                             |                                                     | Industrial range (5) | -40  | 105               | °C   |  |  |  |  |
|                                                             |                                                     | Extended range (5)   | -40  | 130               | °C   |  |  |  |  |
| t <sub>R</sub>                                              | Input rise time                                     |                      |      | 40                | ns   |  |  |  |  |
| t <sub>F</sub>                                              | Input fall time                                     |                      |      | 40                | ns   |  |  |  |  |

Figure 10 shows the typical output drive characteristics of MAX 7000A devices.





# **Timing Model**

MAX 7000A device timing can be analyzed with the Altera software, a variety of popular industry-standard EDA simulators and timing analyzers, or with the timing model shown in Figure 11. MAX 7000A devices have predictable internal delays that enable the designer to determine the worst-case timing of any design. The software provides timing simulation, point-to-point delay prediction, and detailed timing analysis for device-wide performance evaluation.

Figure 11. MAX 7000A Timing Model



The timing characteristics of any signal path can be derived from the timing model and parameters of a particular device. External timing parameters, which represent pin-to-pin timing delays, can be calculated as the sum of internal parameters. Figure 12 shows the timing relationship between internal and external delay parameters.



See *Application Note 94 (Understanding MAX 7000 Timing)* for more information.

Tables 17 through 30 show EPM7032AE, EPM7064AE, EPM7128AE, EPM7256AE, EPM7512AE, EPM7128A, and EPM7256A timing information.

| Table 1           | Table 17. EPM7032AE External Timing Parameters   Note (1) |                |       |             |       |     |       |     |     |  |
|-------------------|-----------------------------------------------------------|----------------|-------|-------------|-------|-----|-------|-----|-----|--|
| Symbol            | Parameter                                                 | Conditions     |       | Speed Grade |       |     |       |     |     |  |
|                   |                                                           |                | -     | 4           | -     | 7   | -1    | 0   |     |  |
|                   |                                                           |                | Min   | Max         | Min   | Max | Min   | Max |     |  |
| t <sub>PD1</sub>  | Input to non-registered output                            | C1 = 35 pF (2) |       | 4.5         |       | 7.5 |       | 10  | ns  |  |
| t <sub>PD2</sub>  | I/O input to non-registered output                        | C1 = 35 pF (2) |       | 4.5         |       | 7.5 |       | 10  | ns  |  |
| t <sub>SU</sub>   | Global clock setup time                                   | (2)            | 2.9   |             | 4.7   |     | 6.3   |     | ns  |  |
| t <sub>H</sub>    | Global clock hold time                                    | (2)            | 0.0   |             | 0.0   |     | 0.0   |     | ns  |  |
| t <sub>FSU</sub>  | Global clock setup time of<br>fast input                  |                | 2.5   |             | 3.0   |     | 3.0   |     | ns  |  |
| t <sub>FH</sub>   | Global clock hold time of<br>fast input                   |                | 0.0   |             | 0.0   |     | 0.0   |     | ns  |  |
| t <sub>CO1</sub>  | Global clock to output delay                              | C1 = 35 pF     | 1.0   | 3.0         | 1.0   | 5.0 | 1.0   | 6.7 | ns  |  |
| t <sub>CH</sub>   | Global clock high time                                    |                | 2.0   |             | 3.0   |     | 4.0   |     | ns  |  |
| t <sub>CL</sub>   | Global clock low time                                     |                | 2.0   |             | 3.0   |     | 4.0   |     | ns  |  |
| t <sub>ASU</sub>  | Array clock setup time                                    | (2)            | 1.6   |             | 2.5   |     | 3.6   |     | ns  |  |
| t <sub>AH</sub>   | Array clock hold time                                     | (2)            | 0.3   |             | 0.5   |     | 0.5   |     | ns  |  |
| t <sub>ACO1</sub> | Array clock to output delay                               | C1 = 35 pF (2) | 1.0   | 4.3         | 1.0   | 7.2 | 1.0   | 9.4 | ns  |  |
| t <sub>ACH</sub>  | Array clock high time                                     |                | 2.0   |             | 3.0   |     | 4.0   |     | ns  |  |
| t <sub>ACL</sub>  | Array clock low time                                      |                | 2.0   |             | 3.0   |     | 4.0   |     | ns  |  |
| t <sub>CPPW</sub> | Minimum pulse width for<br>clear and preset               | (3)            | 2.0   |             | 3.0   |     | 4.0   |     | ns  |  |
| t <sub>CNT</sub>  | Minimum global clock<br>period                            | (2)            |       | 4.4         |       | 7.2 |       | 9.7 | ns  |  |
| f <sub>CNT</sub>  | Maximum internal global<br>clock frequency                | (2), (4)       | 227.3 |             | 138.9 |     | 103.1 |     | MHz |  |
| t <sub>ACNT</sub> | Minimum array clock period                                | (2)            |       | 4.4         |       | 7.2 |       | 9.7 | ns  |  |
| facnt             | Maximum internal array clock frequency                    | (2), (4)       | 227.3 |             | 138.9 |     | 103.1 |     | MHz |  |

| Table 1           | Table 19. EPM7064AE External Timing Parameters     Note (1) |                   |             |     |       |     |       |      |     |  |  |
|-------------------|-------------------------------------------------------------|-------------------|-------------|-----|-------|-----|-------|------|-----|--|--|
| Symbol            | Parameter                                                   | Conditions        | Speed Grade |     |       |     |       |      |     |  |  |
|                   |                                                             |                   |             | 4   | -     | 7   | -1    | 0    |     |  |  |
|                   |                                                             |                   | Min         | Max | Min   | Max | Min   | Max  |     |  |  |
| t <sub>PD1</sub>  | Input to non-<br>registered output                          | C1 = 35 pF<br>(2) |             | 4.5 |       | 7.5 |       | 10.0 | ns  |  |  |
| t <sub>PD2</sub>  | I/O input to non-<br>registered output                      | C1 = 35 pF<br>(2) |             | 4.5 |       | 7.5 |       | 10.0 | ns  |  |  |
| t <sub>SU</sub>   | Global clock setup time                                     | (2)               | 2.8         |     | 4.7   |     | 6.2   |      | ns  |  |  |
| t <sub>H</sub>    | Global clock hold time                                      | (2)               | 0.0         |     | 0.0   |     | 0.0   |      | ns  |  |  |
| t <sub>FSU</sub>  | Global clock setup<br>time of fast input                    |                   | 2.5         |     | 3.0   |     | 3.0   |      | ns  |  |  |
| t <sub>FH</sub>   | Global clock hold time<br>of fast input                     |                   | 0.0         |     | 0.0   |     | 0.0   |      | ns  |  |  |
| t <sub>CO1</sub>  | Global clock to output delay                                | C1 = 35 pF        | 1.0         | 3.1 | 1.0   | 5.1 | 1.0   | 7.0  | ns  |  |  |
| t <sub>CH</sub>   | Global clock high time                                      |                   | 2.0         |     | 3.0   |     | 4.0   |      | ns  |  |  |
| t <sub>CL</sub>   | Global clock low time                                       |                   | 2.0         |     | 3.0   |     | 4.0   |      | ns  |  |  |
| t <sub>ASU</sub>  | Array clock setup time                                      | (2)               | 1.6         |     | 2.6   |     | 3.6   |      | ns  |  |  |
| t <sub>AH</sub>   | Array clock hold time                                       | (2)               | 0.3         |     | 0.4   |     | 0.6   |      | ns  |  |  |
| t <sub>ACO1</sub> | Array clock to output delay                                 | C1 = 35 pF<br>(2) | 1.0         | 4.3 | 1.0   | 7.2 | 1.0   | 9.6  | ns  |  |  |
| t <sub>ACH</sub>  | Array clock high time                                       |                   | 2.0         |     | 3.0   |     | 4.0   |      | ns  |  |  |
| t <sub>ACL</sub>  | Array clock low time                                        |                   | 2.0         |     | 3.0   |     | 4.0   |      | ns  |  |  |
| t <sub>CPPW</sub> | Minimum pulse width for clear and preset                    | (3)               | 2.0         |     | 3.0   |     | 4.0   |      | ns  |  |  |
| t <sub>CNT</sub>  | Minimum global clock<br>period                              | (2)               |             | 4.5 |       | 7.4 |       | 10.0 | ns  |  |  |
| f <sub>CNT</sub>  | Maximum internal global clock frequency                     | (2), (4)          | 222.2       |     | 135.1 |     | 100.0 |      | MHz |  |  |
| t <sub>acnt</sub> | Minimum array clock<br>period                               | (2)               |             | 4.5 |       | 7.4 |       | 10.0 | ns  |  |  |
| f <sub>acnt</sub> | Maximum internal array clock frequency                      | (2), (4)          | 222.2       |     | 135.1 |     | 100.0 |      | MHz |  |  |

| Symbol            | Parameter                                                                                   | Conditions        | Speed Grade |           |     |     |     |      |    |
|-------------------|---------------------------------------------------------------------------------------------|-------------------|-------------|-----------|-----|-----|-----|------|----|
|                   |                                                                                             |                   | -           | -4 -7 -10 |     | 10  |     |      |    |
|                   |                                                                                             |                   | Min         | Max       | Min | Max | Min | Max  |    |
| t <sub>IN</sub>   | Input pad and buffer delay                                                                  |                   |             | 0.6       |     | 1.1 |     | 1.4  | ns |
| t <sub>IO</sub>   | I/O input pad and buffer delay                                                              |                   |             | 0.6       |     | 1.1 |     | 1.4  | ns |
| t <sub>FIN</sub>  | Fast input delay                                                                            |                   |             | 2.5       |     | 3.0 |     | 3.7  | ns |
| t <sub>SEXP</sub> | Shared expander delay                                                                       |                   |             | 1.8       |     | 3.0 |     | 3.9  | ns |
| t <sub>PEXP</sub> | Parallel expander delay                                                                     |                   |             | 0.4       |     | 0.7 |     | 0.9  | ns |
| t <sub>LAD</sub>  | Logic array delay                                                                           |                   |             | 1.5       |     | 2.5 |     | 3.2  | ns |
| t <sub>LAC</sub>  | Logic control array delay                                                                   |                   |             | 0.6       |     | 1.0 |     | 1.2  | ns |
| t <sub>IOE</sub>  | Internal output enable delay                                                                |                   |             | 0.0       |     | 0.0 |     | 0.0  | ns |
| t <sub>OD1</sub>  | Output buffer and pad<br>delay, slow slew rate = off<br>$V_{CCIO} = 3.3 V$                  | C1 = 35 pF        |             | 0.8       |     | 1.3 |     | 1.8  | ns |
| t <sub>OD2</sub>  | Output buffer and pad delay, slow slew rate = off $V_{CCIO} = 2.5 V$                        | C1 = 35 pF<br>(5) |             | 1.3       |     | 1.8 |     | 2.3  | ns |
| t <sub>OD3</sub>  | Output buffer and pad<br>delay, slow slew rate = on<br>$V_{CCIO} = 2.5 V \text{ or } 3.3 V$ | C1 = 35 pF        |             | 5.8       |     | 6.3 |     | 6.8  | ns |
| t <sub>ZX1</sub>  | Output buffer enable delay,<br>slow slew rate = off<br>$V_{CCIO} = 3.3 V$                   | C1 = 35 pF        |             | 4.0       |     | 4.0 |     | 5.0  | ns |
| t <sub>ZX2</sub>  | Output buffer enable delay,<br>slow slew rate = off<br>$V_{CCIO} = 2.5 V$                   | C1 = 35 pF<br>(5) |             | 4.5       |     | 4.5 |     | 5.5  | ns |
| t <sub>ZX3</sub>  | Output buffer enable delay,<br>slow slew rate = on<br>$V_{CCIO} = 3.3 V$                    | C1 = 35 pF        |             | 9.0       |     | 9.0 |     | 10.0 | ns |
| t <sub>XZ</sub>   | Output buffer disable delay                                                                 | C1 = 5 pF         |             | 4.0       |     | 4.0 |     | 5.0  | ns |
| t <sub>SU</sub>   | Register setup time                                                                         |                   | 1.3         |           | 2.0 |     | 2.9 |      | ns |
| t <sub>H</sub>    | Register hold time                                                                          |                   | 0.6         |           | 1.0 |     | 1.3 |      | ns |
| t <sub>FSU</sub>  | Register setup time of fast input                                                           |                   | 1.0         |           | 1.5 |     | 1.5 |      | ns |
| t <sub>FH</sub>   | Register hold time of fast input                                                            |                   | 1.5         |           | 1.5 |     | 1.5 |      | ns |
| t <sub>RD</sub>   | Register delay                                                                              |                   |             | 0.7       |     | 1.2 |     | 1.6  | ns |
| t <sub>COMB</sub> | Combinatorial delay                                                                         |                   |             | 0.6       |     | 0.9 |     | 1.3  | ns |
| t <sub>IC</sub>   | Array clock delay                                                                           |                   |             | 1.2       |     | 1.9 |     | 2.5  | ns |

Altera Corporation

E

| Table 22. EPM7128AE Internal Timing Parameters (Part 2 of 2)   Note (1) |                      |            |             |     |     |     |     |     |    |  |  |
|-------------------------------------------------------------------------|----------------------|------------|-------------|-----|-----|-----|-----|-----|----|--|--|
| Symbol                                                                  | Parameter            | Conditions | Speed Grade |     |     |     |     |     |    |  |  |
|                                                                         |                      |            | -5          |     | -7  |     | -10 |     |    |  |  |
|                                                                         |                      |            | Min         | Max | Min | Max | Min | Max |    |  |  |
| t <sub>EN</sub>                                                         | Register enable time |            |             | 0.7 |     | 1.0 |     | 1.3 | ns |  |  |
| t <sub>GLOB</sub>                                                       | Global control delay |            |             | 1.1 |     | 1.6 |     | 2.0 | ns |  |  |
| t <sub>PRE</sub>                                                        | Register preset time |            |             | 1.4 |     | 2.0 |     | 2.7 | ns |  |  |
| t <sub>CLR</sub>                                                        | Register clear time  |            |             | 1.4 |     | 2.0 |     | 2.7 | ns |  |  |
| t <sub>PIA</sub>                                                        | PIA delay            | (2)        |             | 1.4 |     | 2.0 |     | 2.6 | ns |  |  |
| t <sub>LPA</sub>                                                        | Low-power adder      | (6)        |             | 4.0 |     | 4.0 |     | 5.0 | ns |  |  |

г

| Symbol            | Parameter                                                                                   | Conditions        | Speed Grade |     |     |     |     |      |    |
|-------------------|---------------------------------------------------------------------------------------------|-------------------|-------------|-----|-----|-----|-----|------|----|
| -                 |                                                                                             |                   | -5          |     | -7  |     | -   | 10   | _  |
|                   |                                                                                             |                   | Min         | Max | Min | Max | Min | Max  |    |
| t <sub>IN</sub>   | Input pad and buffer delay                                                                  |                   |             | 0.7 |     | 0.9 |     | 1.2  | ns |
| t <sub>IO</sub>   | I/O input pad and buffer delay                                                              |                   |             | 0.7 |     | 0.9 |     | 1.2  | ns |
| t <sub>FIN</sub>  | Fast input delay                                                                            |                   |             | 2.4 |     | 2.9 |     | 3.4  | ns |
| t <sub>SEXP</sub> | Shared expander delay                                                                       |                   |             | 2.1 |     | 2.8 |     | 3.7  | ns |
| t <sub>PEXP</sub> | Parallel expander delay                                                                     |                   |             | 0.3 |     | 0.5 |     | 0.6  | ns |
| t <sub>LAD</sub>  | Logic array delay                                                                           |                   |             | 1.7 |     | 2.2 |     | 2.8  | ns |
| t <sub>LAC</sub>  | Logic control array delay                                                                   |                   |             | 0.8 |     | 1.0 |     | 1.3  | ns |
| t <sub>IOE</sub>  | Internal output enable delay                                                                |                   |             | 0.0 |     | 0.0 |     | 0.0  | ns |
| t <sub>OD1</sub>  | Output buffer and pad delay, slow slew rate = off $V_{CCIO} = 3.3 V$                        | C1 = 35 pF        |             | 0.9 |     | 1.2 |     | 1.6  | ns |
| t <sub>OD2</sub>  | Output buffer and pad delay, slow slew rate = off $V_{CCIO} = 2.5 V$                        | C1 = 35 pF<br>(5) |             | 1.4 |     | 1.7 |     | 2.1  | ns |
| t <sub>OD3</sub>  | Output buffer and pad<br>delay, slow slew rate = on<br>$V_{CCIO} = 2.5 V \text{ or } 3.3 V$ | C1 = 35 pF        |             | 5.9 |     | 6.2 |     | 6.6  | ns |
| t <sub>ZX1</sub>  | Output buffer enable delay,<br>slow slew rate = off<br>$V_{CCIO} = 3.3 V$                   | C1 = 35 pF        |             | 4.0 |     | 4.0 |     | 5.0  | ns |
| t <sub>ZX2</sub>  | Output buffer enable delay,<br>slow slew rate = off<br>$V_{CCIO} = 2.5 V$                   | C1 = 35 pF<br>(5) |             | 4.5 |     | 4.5 |     | 5.5  | ns |
| t <sub>ZX3</sub>  | Output buffer enable delay,<br>slow slew rate = on<br>$V_{CCIO} = 3.3 V$                    | C1 = 35 pF        |             | 9.0 |     | 9.0 |     | 10.0 | ns |
| t <sub>XZ</sub>   | Output buffer disable delay                                                                 | C1 = 5 pF         |             | 4.0 |     | 4.0 |     | 5.0  | ns |
| t <sub>SU</sub>   | Register setup time                                                                         |                   | 1.5         |     | 2.1 |     | 2.9 |      | ns |
| t <sub>H</sub>    | Register hold time                                                                          |                   | 0.7         |     | 0.9 |     | 1.2 |      | ns |
| t <sub>FSU</sub>  | Register setup time of fast input                                                           |                   | 1.1         |     | 1.6 |     | 1.6 |      | ns |
| t <sub>FH</sub>   | Register hold time of fast input                                                            |                   | 1.4         |     | 1.4 |     | 1.4 |      | ns |
| t <sub>RD</sub>   | Register delay                                                                              |                   |             | 0.9 |     | 1.2 |     | 1.6  | ns |
| t <sub>COMB</sub> | Combinatorial delay                                                                         |                   |             | 0.5 |     | 0.8 |     | 1.2  | ns |

-

| Table 25. EPM7512AE External Timing Parameters   Note (1) |                                          |                                   |             |     |      |      |      |      |     |  |
|-----------------------------------------------------------|------------------------------------------|-----------------------------------|-------------|-----|------|------|------|------|-----|--|
| Symbol                                                    | Parameter                                | Conditions                        | Speed Grade |     |      |      |      |      |     |  |
|                                                           |                                          |                                   | -           | -7  |      | 10   | -1   |      |     |  |
|                                                           |                                          |                                   | Min         | Max | Min  | Max  | Min  | Max  |     |  |
| t <sub>PD1</sub>                                          | Input to non-<br>registered output       | C1 = 35 pF<br>(2)                 |             | 7.5 |      | 10.0 |      | 12.0 | ns  |  |
| t <sub>PD2</sub>                                          | I/O input to non-<br>registered output   | C1 = 35 pF<br><i>(</i> 2 <i>)</i> |             | 7.5 |      | 10.0 |      | 12.0 | ns  |  |
| t <sub>SU</sub>                                           | Global clock setup<br>time               | (2)                               | 5.6         |     | 7.6  |      | 9.1  |      | ns  |  |
| t <sub>H</sub>                                            | Global clock hold time                   | (2)                               | 0.0         |     | 0.0  |      | 0.0  |      | ns  |  |
| t <sub>FSU</sub>                                          | Global clock setup<br>time of fast input |                                   | 3.0         |     | 3.0  |      | 3.0  |      | ns  |  |
| t <sub>FH</sub>                                           | Global clock hold time<br>of fast input  |                                   | 0.0         |     | 0.0  |      | 0.0  |      | ns  |  |
| t <sub>CO1</sub>                                          | Global clock to output delay             | C1 = 35 pF                        | 1.0         | 4.7 | 1.0  | 6.3  | 1.0  | 7.5  | ns  |  |
| t <sub>CH</sub>                                           | Global clock high time                   |                                   | 3.0         |     | 4.0  |      | 5.0  |      | ns  |  |
| t <sub>CL</sub>                                           | Global clock low time                    |                                   | 3.0         |     | 4.0  |      | 5.0  |      | ns  |  |
| t <sub>ASU</sub>                                          | Array clock setup time                   | (2)                               | 2.5         |     | 3.5  |      | 4.1  |      | ns  |  |
| t <sub>AH</sub>                                           | Array clock hold time                    | (2)                               | 0.2         |     | 0.3  |      | 0.4  |      | ns  |  |
| t <sub>ACO1</sub>                                         | Array clock to output delay              | C1 = 35 pF<br>(2)                 | 1.0         | 7.8 | 1.0  | 10.4 | 1.0  | 12.5 | ns  |  |
| t <sub>ACH</sub>                                          | Array clock high time                    |                                   | 3.0         |     | 4.0  |      | 5.0  |      | ns  |  |
| t <sub>ACL</sub>                                          | Array clock low time                     |                                   | 3.0         |     | 4.0  |      | 5.0  |      | ns  |  |
| t <sub>CPPW</sub>                                         | Minimum pulse width for clear and preset | (3)                               | 3.0         |     | 4.0  |      | 5.0  |      | ns  |  |
| t <sub>CNT</sub>                                          | Minimum global clock<br>period           | (2)                               |             | 8.6 |      | 11.5 |      | 13.9 | ns  |  |
| f <sub>CNT</sub>                                          | Maximum internal global clock frequency  | (2), (4)                          | 116.3       |     | 87.0 |      | 71.9 |      | MHz |  |
| t <sub>acnt</sub>                                         | Minimum array clock period               | (2)                               |             | 8.6 |      | 11.5 |      | 13.9 | ns  |  |
| facnt                                                     | Maximum internal array clock frequency   | (2), (4)                          | 116.3       |     | 87.0 |      | 71.9 |      | MHz |  |

| Table 28. EPM7128A Internal Timing Parameters (Part 2 of 2)   Note (1) |                      |            |             |       |     |      |     |      |     |      |    |
|------------------------------------------------------------------------|----------------------|------------|-------------|-------|-----|------|-----|------|-----|------|----|
| Symbol                                                                 | Parameter            | Conditions | Speed Grade |       |     |      |     |      |     |      |    |
|                                                                        |                      |            | -           | -6 -7 |     | -10  |     | -12  |     |      |    |
|                                                                        |                      |            | Min         | Мах   | Min | Мах  | Min | Max  | Min | Мах  |    |
| t <sub>RD</sub>                                                        | Register delay       |            |             | 1.7   |     | 2.1  |     | 2.8  |     | 3.3  | ns |
| t <sub>COMB</sub>                                                      | Combinatorial delay  |            |             | 1.7   |     | 2.1  |     | 2.8  |     | 3.3  | ns |
| t <sub>IC</sub>                                                        | Array clock delay    |            |             | 2.4   |     | 3.0  |     | 4.1  |     | 4.9  | ns |
| t <sub>EN</sub>                                                        | Register enable time |            |             | 2.4   |     | 3.0  |     | 4.1  |     | 4.9  | ns |
| t <sub>GLOB</sub>                                                      | Global control delay |            |             | 1.0   |     | 1.2  |     | 1.7  |     | 2.0  | ns |
| t <sub>PRE</sub>                                                       | Register preset time |            |             | 3.1   |     | 3.9  |     | 5.2  |     | 6.2  | ns |
| t <sub>CLR</sub>                                                       | Register clear time  |            |             | 3.1   |     | 3.9  |     | 5.2  |     | 6.2  | ns |
| t <sub>PIA</sub>                                                       | PIA delay            | (2)        |             | 0.9   |     | 1.1  |     | 1.5  |     | 1.8  | ns |
| t <sub>LPA</sub>                                                       | Low-power adder      | (6)        |             | 11.0  |     | 10.0 |     | 10.0 |     | 10.0 | ns |

Figure 13 shows the typical supply current versus frequency for MAX 7000A devices.





#### EPM7128A & EPM7128AE



#### Figure 15. 49-Pin Ultra FineLine BGA Package Pin-Out Diagram

Package outlines not drawn to scale.



#### Figure 16. 84-Pin PLCC Package Pin-Out Diagram

Package outline not drawn to scale.



Figure 17. 100-Pin TQFP Package Pin-Out Diagram

Package outline not drawn to scale.



Figure 18. 100-Pin FineLine BGA Package Pin-Out Diagram

