# E·XFL

## Intel - EPM7512AEQI208-10 Datasheet



Welcome to E-XFL.COM

### Understanding <u>Embedded - CPLDs (Complex</u> <u>Programmable Logic Devices)</u>

Embedded - CPLDs, or Complex Programmable Logic Devices, are highly versatile digital logic devices used in electronic systems. These programmable components are designed to perform complex logical operations and can be customized for specific applications. Unlike fixedfunction ICs, CPLDs offer the flexibility to reprogram their configuration, making them an ideal choice for various embedded systems. They consist of a set of logic gates and programmable interconnects, allowing designers to implement complex logic circuits without needing custom hardware.

**Applications of Embedded - CPLDs** 

#### Details

| Product Status                  | Obsolete                                                     |
|---------------------------------|--------------------------------------------------------------|
| Programmable Type               | In System Programmable                                       |
| Delay Time tpd(1) Max           | 10 ns                                                        |
| Voltage Supply - Internal       | 3V ~ 3.6V                                                    |
| Number of Logic Elements/Blocks | 32                                                           |
| Number of Macrocells            | 512                                                          |
| Number of Gates                 | 10000                                                        |
| Number of I/O                   | 176                                                          |
| Operating Temperature           | -40°C ~ 85°C (TA)                                            |
| Mounting Type                   | Surface Mount                                                |
| Package / Case                  | 208-BFQFP                                                    |
| Supplier Device Package         | 208-PQFP (28x28)                                             |
| Purchase URL                    | https://www.e-xfl.com/product-detail/intel/epm7512aeqi208-10 |
|                                 |                                                              |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

The MAX 7000A architecture supports 100% transistor-to-transistor logic (TTL) emulation and high-density integration of SSI, MSI, and LSI logic functions. It easily integrates multiple devices including PALs, GALs, and 22V10s devices. MAX 7000A devices are available in a wide range of packages, including PLCC, BGA, FineLine BGA, Ultra FineLine BGA, PQFP, and TQFP packages. See Table 3 and Table 4.

| Table 3. MAX 700 | OA Maximum U | lser I/O Pins | Note (1)                            |             |                 |                                |  |  |
|------------------|--------------|---------------|-------------------------------------|-------------|-----------------|--------------------------------|--|--|
| Device           | 44-Pin PLCC  | 44-Pin TQFP   | 49-Pin Ultra<br>FineLine<br>BGA (2) | 84-Pin PLCC | 100-Pin<br>TQFP | 100-Pin<br>FineLine<br>BGA (3) |  |  |
| EPM7032AE        | 36           | 36            |                                     |             |                 |                                |  |  |
| EPM7064AE        | 36           | 36            | 41                                  |             | 68              | 68                             |  |  |
| EPM7128A         |              |               |                                     | 68          | 84              | 84                             |  |  |
| EPM7128AE        |              |               |                                     | 68          | 84              | 84                             |  |  |
| EPM7256A         |              |               |                                     |             | 84              |                                |  |  |
| EPM7256AE        |              |               |                                     |             | 84              | 84                             |  |  |
| EPM7512AE        |              |               |                                     |             |                 |                                |  |  |

| Table 4. MAX 7000A Maximum User I/O PinsNote (1) |              |                                   |              |             |                             |  |  |  |  |
|--------------------------------------------------|--------------|-----------------------------------|--------------|-------------|-----------------------------|--|--|--|--|
| Device                                           | 144-Pin TQFP | 169-Pin Ultra<br>FineLine BGA (2) | 208-Pin PQFP | 256-Pin BGA | 256-Pin FineLine<br>BGA (3) |  |  |  |  |
| EPM7032AE                                        |              |                                   |              |             |                             |  |  |  |  |
| EPM7064AE                                        |              |                                   |              |             |                             |  |  |  |  |
| EPM7128A                                         | 100          |                                   |              |             | 100                         |  |  |  |  |
| EPM7128AE                                        | 100          | 100                               |              |             | 100                         |  |  |  |  |
| EPM7256A                                         | 120          |                                   | 164          |             | 164                         |  |  |  |  |
| EPM7256AE                                        | 120          |                                   | 164          |             | 164                         |  |  |  |  |
| EPM7512AE                                        | 120          |                                   | 176          | 212         | 212                         |  |  |  |  |

#### Notes to tables:

- (1) When the IEEE Std. 1149.1 (JTAG) interface is used for in-system programming or boundary-scan testing, four I/O pins become JTAG pins.
- (2) All Ultra FineLine BGA packages are footprint-compatible via the SameFrame<sup>TM</sup> feature. Therefore, designers can design a board to support a variety of devices, providing a flexible migration path across densities and pin counts. Device migration is fully supported by Altera development tools. See "SameFrame Pin-Outs" on page 15 for more details.
- (3) All FineLine BGA packages are footprint-compatible via the SameFrame feature. Therefore, designers can design a board to support a variety of devices, providing a flexible migration path across densities and pin counts. Device migration is fully supported by Altera development tools. See "SameFrame Pin-Outs" on page 15 for more details.

# Functional Description

The MAX 7000A architecture includes the following elements:

- Logic array blocks (LABs)
- Macrocells
- Expander product terms (shareable and parallel)
- Programmable interconnect array
- I/O control blocks

The MAX 7000A architecture includes four dedicated inputs that can be used as general-purpose inputs or as high-speed, global control signals (clock, clear, and two output enable signals) for each macrocell and I/O pin. Figure 1 shows the architecture of MAX 7000A devices.

Figure 6. I/O Control Block of MAX 7000A Devices



#### Note:

(1) EPM7032AE, EPM7064AE, EPM7128A, EPM7128AE, EPM7256A, and EPM7256AE devices have six output enable signals. EPM7512AE devices have 10 output enable signals.

When the tri-state buffer control is connected to ground, the output is tri-stated (high impedance) and the I/O pin can be used as a dedicated input. When the tri-state buffer control is connected to  $V_{CC}$ , the output is enabled.

The MAX 7000A architecture provides dual I/O feedback, in which macrocell and pin feedbacks are independent. When an I/O pin is configured as an input, the associated macrocell can be used for buried logic.

## SameFrame Pin-Outs

MAX 7000A devices support the SameFrame pin-out feature for FineLine BGA packages. The SameFrame pin-out feature is the arrangement of balls on FineLine BGA packages such that the lower-ballcount packages form a subset of the higher-ball-count packages. SameFrame pin-outs provide the flexibility to migrate not only from device to device within the same package, but also from one package to another. A given printed circuit board (PCB) layout can support multiple device density/package combinations. For example, a single board layout can support a range of devices from an EPM7128AE device in a 100-pin FineLine BGA package to an EPM7512AE device in a 256-pin FineLine BGA package.

The Altera design software provides support to design PCBs with SameFrame pin-out devices. Devices can be defined for present and future use. The software generates pin-outs describing how to lay out a board to take advantage of this migration (see Figure 7).





Printed Circuit Board Designed for 256-Pin FineLine BGA Package



 

 100-Pin FineLine BGA Package (Reduced I/O Count or Logic Requirements)
 256-Pin FineLine BGA Package (Increased I/O Count or Logic Requirements)

## **Programming Times**

The time required to implement each of the six programming stages can be broken into the following two elements:

- A pulse time to erase, program, or read the EEPROM cells.
- A shifting time based on the test clock (TCK) frequency and the number of TCK cycles to shift instructions, address, and data into the device.

By combining the pulse and shift times for each of the programming stages, the program or verify time can be derived as a function of the TCK frequency, the number of devices, and specific target device(s). Because different ISP-capable devices have a different number of EEPROM cells, both the total fixed and total variable times are unique for a single device.

## Programming a Single MAX 7000A Device

The time required to program a single MAX 7000A device in-system can be calculated from the following formula:

| $t_{PROG} = t_{PPU}$            | $LSE + \frac{Cycle_{PTCK}}{f_{TCK}}$                                                       |
|---------------------------------|--------------------------------------------------------------------------------------------|
| where: $t_{PROC}$<br>$t_{PPUL}$ |                                                                                            |
| Cycle<br>f <sub>TCK</sub>       | <ul> <li>PTCK = Number of TCK cycles to program a device</li> <li>TCK frequency</li> </ul> |

The ISP times for a stand-alone verification of a single MAX 7000A device can be calculated from the following formula:

| $t_{VER} = t_{VPULSE} + \frac{C_2}{2}$             | <sup>jcle</sup> VTCK<br><sup>f</sup> TCK                                                                                                      |
|----------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------|
| where: $t_{VER}$<br>$t_{VPULSE}$<br>$Cycle_{VTCK}$ | <ul><li>= Verify time</li><li>= Sum of the fixed times to verify the EEPROM cells</li><li>= Number of TCK cycles to verify a device</li></ul> |

# Programmable Speed/Power Control

MAX 7000A devices offer a power-saving mode that supports low-power operation across user-defined signal paths or the entire device. This feature allows total power dissipation to be reduced by 50% or more because most logic applications require only a small fraction of all gates to operate at maximum frequency.

The designer can program each individual macrocell in a MAX 7000A device for either high-speed (i.e., with the Turbo Bit<sup>TM</sup> option turned on) or low-power operation (i.e., with the Turbo Bit option turned off). As a result, speed-critical paths in the design can run at high speed, while the remaining paths can operate at reduced power. Macrocells that run at low power incur a nominal timing delay adder ( $t_{LPA}$ ) for the  $t_{LAD}$ ,  $t_{LAC}$ ,  $t_{IC}$ ,  $t_{EN}$ ,  $t_{SEXP}$ ,  $\mathbf{t}_{ACL}$ , and  $\mathbf{t_{CPPW}}$  parameters.

# Output Configuration

MAX 7000A device outputs can be programmed to meet a variety of system-level requirements.

## MultiVolt I/O Interface

The MAX 7000A device architecture supports the MultiVolt I/O interface feature, which allows MAX 7000A devices to connect to systems with differing supply voltages. MAX 7000A devices in all packages can be set for 2.5-V, 3.3-V, or 5.0-V I/O pin operation. These devices have one set of VCC pins for internal operation and input buffers (VCCINT), and another set for I/O output drivers (VCCIO).

The VCCIO pins can be connected to either a 3.3-V or 2.5-V power supply, depending on the output requirements. When the VCCIO pins are connected to a 2.5-V power supply, the output levels are compatible with 2.5-V systems. When the VCCIO pins are connected to a 3.3-V power supply, the output high is at 3.3 V and is therefore compatible with 3.3-V or 5.0-V systems. Devices operating with V<sub>CCIO</sub> levels lower than 3.0 V incur a slightly greater timing delay of  $t_{OD2}$  instead of  $t_{OD1}$ . Inputs can always be driven by 2.5-V, 3.3-V, or 5.0-V signals.

Table 12 describes the MAX 7000A MultiVolt I/O support.

| Table 12. MAX 7000A MultiVolt I/O Support |                                    |                      |                      |                      |              |              |  |  |  |
|-------------------------------------------|------------------------------------|----------------------|----------------------|----------------------|--------------|--------------|--|--|--|
| V <sub>CCIO</sub> Voltage                 | Input Signal (V) Output Signal (V) |                      |                      |                      |              |              |  |  |  |
|                                           | 2.5                                | 3.3                  | 5.0                  | 2.5                  | 3.3          | 5.0          |  |  |  |
| 2.5                                       | $\checkmark$                       | <ul> <li></li> </ul> | <ul> <li></li> </ul> | <ul> <li></li> </ul> |              |              |  |  |  |
| 3.3                                       | $\checkmark$                       | $\checkmark$         | $\checkmark$         |                      | $\checkmark$ | $\checkmark$ |  |  |  |

| Power<br>Sequencing &<br>Hot-Socketing | Because MAX 7000A devices can be used in a mixed-voltage environment, they have been designed specifically to tolerate any possible power-up sequence. The $\rm V_{CCIO}$ and $\rm V_{CCINT}$ power planes can be powered in any order.                                                                                                                                                                                                                                  |
|----------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|                                        | Signals can be driven into MAX 7000AE devices before and during power-<br>up (and power-down) without damaging the device. Additionally,<br>MAX 7000AE devices do not drive out during power-up. Once operating<br>conditions are reached, MAX 7000AE devices operate as specified by the<br>user.                                                                                                                                                                       |
|                                        | MAX 7000AE device I/O pins will not source or sink more than 300 $\mu A$ of DC current during power-up. All pins can be driven up to 5.75 V during hot-socketing, except the OE1 and GLCRn pins. The OE1 and GLCRn pins can be driven up to 3.6 V during hot-socketing. After V <sub>CCINT</sub> and V <sub>CCIO</sub> reach the recommended operating conditions, these two pins are 5.0-V tolerant.                                                                    |
|                                        | EPM7128A and EPM7256A devices do not support hot-socketing and may drive out during power-up.                                                                                                                                                                                                                                                                                                                                                                            |
| Design Security                        | All MAX 7000A devices contain a programmable security bit that controls access to the data programmed into the device. When this bit is programmed, a design implemented in the device cannot be copied or retrieved. This feature provides a high level of design security because programmed data within EEPROM cells is invisible. The security bit that controls this function, as well as all other programmed data, is reset only when the device is reprogrammed. |
| Generic Testing                        | MAX 7000A devices are fully tested. Complete testing of each<br>programmable EEPROM bit and all internal logic elements ensures 100%<br>programming yield. AC test measurements are taken under conditions<br>equivalent to those shown in Figure 9. Test patterns can be used and then<br>erased during early stages of the production flow.                                                                                                                            |

VCC

To Test

System

C1 (includes jig

Ŧ

capacitance)

#### Figure 9. MAX 7000A AC Test Conditions

Power supply transients can affect AC measurements. Simultaneous transitions of multiple outputs should be avoided for accurate measurement. Threshold tests 703 Ω [521 Ω] *≶* must not be performed under AC conditions. Large-amplitude, fast-ground-Device Output current transients normally occur as the device outputs discharge the load capacitances. When these transients flow through the parasitic inductance between 586 Ω [481 Ω] *≥* the device ground pin and the test system ground, significant reductions in Device input observable noise immunity can result. rise and fall Numbers in brackets are for 2.5-V times < 2 ns outputs. Numbers without brackets are for 3.3-V outputs.

# Operating Conditions

Tables 13 through 16 provide information on absolute maximum ratings, recommended operating conditions, operating conditions, and capacitance for MAX 7000A devices.

| Table 1          | Table 13. MAX 7000A Device Absolute Maximum Ratings       Note (1) |                                                        |      |      |      |  |  |  |  |  |
|------------------|--------------------------------------------------------------------|--------------------------------------------------------|------|------|------|--|--|--|--|--|
| Symbol           | Parameter                                                          | eter Conditions Mi                                     |      | Max  | Unit |  |  |  |  |  |
| V <sub>CC</sub>  | Supply voltage                                                     | With respect to ground (2)                             | -0.5 | 4.6  | V    |  |  |  |  |  |
| VI               | DC input voltage                                                   |                                                        | -2.0 | 5.75 | V    |  |  |  |  |  |
| I <sub>OUT</sub> | DC output current, per pin                                         |                                                        | -25  | 25   | mA   |  |  |  |  |  |
| T <sub>STG</sub> | Storage temperature                                                | No bias                                                | -65  | 150  | °C   |  |  |  |  |  |
| T <sub>A</sub>   | Ambient temperature                                                | Under bias                                             | -65  | 135  | °C   |  |  |  |  |  |
| Τ <sub>J</sub>   | Junction temperature                                               | BGA, FineLine BGA, PQFP, and TQFP packages, under bias |      | 135  | °C   |  |  |  |  |  |

| Table 1            | 4. MAX 7000A Device Recomm                          | ended Operating Conditions |      |                   |      |
|--------------------|-----------------------------------------------------|----------------------------|------|-------------------|------|
| Symbol             | Parameter                                           | Conditions                 | Min  | Max               | Unit |
| V <sub>CCINT</sub> | Supply voltage for internal logic and input buffers | (3), (13)                  | 3.0  | 3.6               | V    |
| V <sub>CCIO</sub>  | Supply voltage for output drivers, 3.3-V operation  | (3)                        | 3.0  | 3.6               | V    |
|                    | Supply voltage for output drivers, 2.5-V operation  | (3)                        | 2.3  | 3.0 3.6           | V    |
| V <sub>CCISP</sub> | Supply voltage during in-<br>system programming     |                            | 3.0  | 3.6               | V    |
| VI                 | Input voltage                                       | (4)                        | -0.5 | 5.75              | V    |
| Vo                 | Output voltage                                      |                            | 0    | V <sub>CCIO</sub> | V    |
| T <sub>A</sub>     | Ambient temperature                                 | Commercial range           | 0    | 70                | °C   |
|                    |                                                     | Industrial range (5)       | -40  | 85                | °C   |
| TJ                 | Junction temperature                                | Commercial range           | 0    | 90                | °C   |
|                    |                                                     | Industrial range (5)       | -40  | 105               | °C   |
|                    |                                                     | Extended range (5)         | -40  | 130               | °C   |
| t <sub>R</sub>     | Input rise time                                     |                            |      | 40                | ns   |
| t <sub>F</sub>     | Input fall time                                     |                            |      | 40                | ns   |

## Figure 12. MAX 7000A Switching Waveforms



| Symbol            | Parameter                                                                                   | Conditions        | Speed Grade |     |     |     |     |      | Unit |
|-------------------|---------------------------------------------------------------------------------------------|-------------------|-------------|-----|-----|-----|-----|------|------|
|                   |                                                                                             |                   | -           | 4   | -7  |     | -10 |      |      |
|                   |                                                                                             |                   | Min         | Max | Min | Max | Min | Max  | 1    |
| t <sub>IN</sub>   | Input pad and buffer delay                                                                  |                   |             | 0.7 |     | 1.2 |     | 1.5  | ns   |
| t <sub>IO</sub>   | I/O input pad and buffer delay                                                              |                   |             | 0.7 |     | 1.2 |     | 1.5  | ns   |
| t <sub>FIN</sub>  | Fast input delay                                                                            |                   |             | 2.3 |     | 2.8 |     | 3.4  | ns   |
| t <sub>SEXP</sub> | Shared expander delay                                                                       |                   |             | 1.9 |     | 3.1 |     | 4.0  | ns   |
| t <sub>PEXP</sub> | Parallel expander delay                                                                     |                   |             | 0.5 |     | 0.8 |     | 1.0  | ns   |
| t <sub>LAD</sub>  | Logic array delay                                                                           |                   |             | 1.5 |     | 2.5 |     | 3.3  | ns   |
| t <sub>LAC</sub>  | Logic control array delay                                                                   |                   |             | 0.6 |     | 1.0 |     | 1.2  | ns   |
| t <sub>IOE</sub>  | Internal output enable delay                                                                |                   |             | 0.0 |     | 0.0 |     | 0.0  | ns   |
| t <sub>OD1</sub>  | Output buffer and pad delay, slow slew rate = off $V_{CCIO} = 3.3 V$                        | C1 = 35 pF        |             | 0.8 |     | 1.3 |     | 1.8  | ns   |
| t <sub>OD2</sub>  | Output buffer and pad delay, slow slew rate = off $V_{CCIO} = 2.5 V$                        | C1 = 35 pF<br>(5) |             | 1.3 |     | 1.8 |     | 2.3  | ns   |
| t <sub>OD3</sub>  | Output buffer and pad<br>delay, slow slew rate = on<br>$V_{CCIO} = 2.5 V \text{ or } 3.3 V$ | C1 = 35 pF        |             | 5.8 |     | 6.3 |     | 6.8  | ns   |
| t <sub>ZX1</sub>  | Output buffer enable delay,<br>slow slew rate = off<br>$V_{CCIO} = 3.3 V$                   | C1 = 35 pF        |             | 4.0 |     | 4.0 |     | 5.0  | ns   |
| t <sub>ZX2</sub>  | Output buffer enable delay,<br>slow slew rate = off<br>$V_{CCIO} = 2.5 V$                   | C1 = 35 pF<br>(5) |             | 4.5 |     | 4.5 |     | 5.5  | ns   |
| t <sub>ZX3</sub>  | Output buffer enable delay,<br>slow slew rate = on<br>$V_{CCIO} = 3.3 V$                    | C1 = 35 pF        |             | 9.0 |     | 9.0 |     | 10.0 | ns   |
| t <sub>XZ</sub>   | Output buffer disable delay                                                                 | C1 = 5 pF         |             | 4.0 |     | 4.0 |     | 5.0  | ns   |
| t <sub>SU</sub>   | Register setup time                                                                         |                   | 1.3         |     | 2.0 |     | 2.8 |      | ns   |
| t <sub>H</sub>    | Register hold time                                                                          |                   | 0.6         |     | 1.0 |     | 1.3 |      | ns   |
| t <sub>FSU</sub>  | Register setup time of fast input                                                           |                   | 1.0         |     | 1.5 |     | 1.5 |      | ns   |
| t <sub>FH</sub>   | Register hold time of fast input                                                            |                   | 1.5         |     | 1.5 |     | 1.5 |      | ns   |
| t <sub>RD</sub>   | Register delay                                                                              |                   |             | 0.7 |     | 1.2 |     | 1.5  | ns   |
| t <sub>COMB</sub> | Combinatorial delay                                                                         |                   |             | 0.6 |     | 1.0 |     | 1.3  | ns   |

г

| Symbol            | Parameter            | Conditions |     |       | Speed | Grade |     |     | Unit |
|-------------------|----------------------|------------|-----|-------|-------|-------|-----|-----|------|
|                   |                      | -4         |     | -4 -7 |       | -7    |     | -10 |      |
|                   |                      |            | Min | Max   | Min   | Max   | Min | Max |      |
| t <sub>IC</sub>   | Array clock delay    |            |     | 1.2   |       | 2.0   |     | 2.5 | ns   |
| t <sub>EN</sub>   | Register enable time |            |     | 0.6   |       | 1.0   |     | 1.2 | ns   |
| t <sub>GLOB</sub> | Global control delay |            |     | 0.8   |       | 1.3   |     | 1.9 | ns   |
| t <sub>PRE</sub>  | Register preset time |            |     | 1.2   |       | 1.9   |     | 2.6 | ns   |
| t <sub>CLR</sub>  | Register clear time  |            |     | 1.2   |       | 1.9   |     | 2.6 | ns   |
| t <sub>PIA</sub>  | PIA delay            | (2)        |     | 0.9   |       | 1.5   |     | 2.1 | ns   |
| t <sub>LPA</sub>  | Low-power adder      | (6)        |     | 2.5   |       | 4.0   |     | 5.0 | ns   |

| Symbol            | Parameter                                                                             | Conditions        | Speed Grade |     |     |     |     |      | Unit |
|-------------------|---------------------------------------------------------------------------------------|-------------------|-------------|-----|-----|-----|-----|------|------|
|                   |                                                                                       |                   | -           | 4   | -7  |     | -10 |      |      |
|                   |                                                                                       |                   | Min         | Max | Min | Max | Min | Max  | 1    |
| t <sub>IN</sub>   | Input pad and buffer delay                                                            |                   |             | 0.6 |     | 1.1 |     | 1.4  | ns   |
| t <sub>IO</sub>   | I/O input pad and buffer delay                                                        |                   |             | 0.6 |     | 1.1 |     | 1.4  | ns   |
| t <sub>FIN</sub>  | Fast input delay                                                                      |                   |             | 2.5 |     | 3.0 |     | 3.7  | ns   |
| t <sub>SEXP</sub> | Shared expander delay                                                                 |                   |             | 1.8 |     | 3.0 |     | 3.9  | ns   |
| t <sub>PEXP</sub> | Parallel expander delay                                                               |                   |             | 0.4 |     | 0.7 |     | 0.9  | ns   |
| t <sub>LAD</sub>  | Logic array delay                                                                     |                   |             | 1.5 |     | 2.5 |     | 3.2  | ns   |
| t <sub>LAC</sub>  | Logic control array delay                                                             |                   |             | 0.6 |     | 1.0 |     | 1.2  | ns   |
| t <sub>IOE</sub>  | Internal output enable delay                                                          |                   |             | 0.0 |     | 0.0 |     | 0.0  | ns   |
| t <sub>OD1</sub>  | Output buffer and pad delay, slow slew rate = off $V_{CCIO} = 3.3 V$                  | C1 = 35 pF        |             | 0.8 |     | 1.3 |     | 1.8  | ns   |
| t <sub>OD2</sub>  | Output buffer and pad delay, slow slew rate = off $V_{CCIO} = 2.5 V$                  | C1 = 35 pF<br>(5) |             | 1.3 |     | 1.8 |     | 2.3  | ns   |
| t <sub>OD3</sub>  | Output buffer and pad delay, slow slew rate = on $V_{CCIO} = 2.5 V \text{ or } 3.3 V$ | C1 = 35 pF        |             | 5.8 |     | 6.3 |     | 6.8  | ns   |
| t <sub>ZX1</sub>  | Output buffer enable delay,<br>slow slew rate = off<br>$V_{CCIO} = 3.3 V$             | C1 = 35 pF        |             | 4.0 |     | 4.0 |     | 5.0  | ns   |
| t <sub>ZX2</sub>  | Output buffer enable delay,<br>slow slew rate = off<br>$V_{CCIO} = 2.5 V$             | C1 = 35 pF<br>(5) |             | 4.5 |     | 4.5 |     | 5.5  | ns   |
| t <sub>ZX3</sub>  | Output buffer enable delay,<br>slow slew rate = on<br>$V_{CCIO} = 3.3 V$              | C1 = 35 pF        |             | 9.0 |     | 9.0 |     | 10.0 | ns   |
| t <sub>XZ</sub>   | Output buffer disable delay                                                           | C1 = 5 pF         |             | 4.0 |     | 4.0 |     | 5.0  | ns   |
| t <sub>SU</sub>   | Register setup time                                                                   |                   | 1.3         |     | 2.0 |     | 2.9 |      | ns   |
| t <sub>H</sub>    | Register hold time                                                                    |                   | 0.6         |     | 1.0 |     | 1.3 |      | ns   |
| t <sub>FSU</sub>  | Register setup time of fast input                                                     |                   | 1.0         |     | 1.5 |     | 1.5 |      | ns   |
| t <sub>FH</sub>   | Register hold time of fast input                                                      |                   | 1.5         |     | 1.5 |     | 1.5 |      | ns   |
| t <sub>RD</sub>   | Register delay                                                                        |                   |             | 0.7 |     | 1.2 |     | 1.6  | ns   |
| t <sub>COMB</sub> | Combinatorial delay                                                                   |                   |             | 0.6 |     | 0.9 |     | 1.3  | ns   |
| t <sub>IC</sub>   | Array clock delay                                                                     |                   |             | 1.2 |     | 1.9 |     | 2.5  | ns   |

Altera Corporation

E

| Table 22. EPM7128AE Internal Timing Parameters (Part 2 of 2)       Note (1) |                      |            |             |     |     |     |     |     |    |  |  |
|-----------------------------------------------------------------------------|----------------------|------------|-------------|-----|-----|-----|-----|-----|----|--|--|
| Symbol                                                                      | Parameter            | Conditions | Speed Grade |     |     |     |     |     |    |  |  |
|                                                                             |                      |            | -5          |     | -7  |     | -10 |     |    |  |  |
|                                                                             |                      |            | Min         | Max | Min | Max | Min | Max |    |  |  |
| t <sub>EN</sub>                                                             | Register enable time |            |             | 0.7 |     | 1.0 |     | 1.3 | ns |  |  |
| t <sub>GLOB</sub>                                                           | Global control delay |            |             | 1.1 |     | 1.6 |     | 2.0 | ns |  |  |
| t <sub>PRE</sub>                                                            | Register preset time |            |             | 1.4 |     | 2.0 |     | 2.7 | ns |  |  |
| t <sub>CLR</sub>                                                            | Register clear time  |            |             | 1.4 |     | 2.0 |     | 2.7 | ns |  |  |
| t <sub>PIA</sub>                                                            | PIA delay            | (2)        |             | 1.4 |     | 2.0 |     | 2.6 | ns |  |  |
| t <sub>LPA</sub>                                                            | Low-power adder      | (6)        |             | 4.0 |     | 4.0 |     | 5.0 | ns |  |  |

г

| Symbol            | Parameter                                                                                   | Conditions        | Speed Grade |     |     |     |     |      |    |
|-------------------|---------------------------------------------------------------------------------------------|-------------------|-------------|-----|-----|-----|-----|------|----|
|                   |                                                                                             |                   | -5          |     | -7  |     | -10 |      | -  |
|                   |                                                                                             |                   | Min         | Max | Min | Max | Min | Max  | 1  |
| t <sub>IN</sub>   | Input pad and buffer delay                                                                  |                   |             | 0.7 |     | 0.9 |     | 1.2  | ns |
| t <sub>IO</sub>   | I/O input pad and buffer delay                                                              |                   |             | 0.7 |     | 0.9 |     | 1.2  | ns |
| t <sub>FIN</sub>  | Fast input delay                                                                            |                   |             | 2.4 |     | 2.9 |     | 3.4  | ns |
| t <sub>SEXP</sub> | Shared expander delay                                                                       |                   |             | 2.1 |     | 2.8 |     | 3.7  | ns |
| t <sub>PEXP</sub> | Parallel expander delay                                                                     |                   |             | 0.3 |     | 0.5 |     | 0.6  | ns |
| t <sub>LAD</sub>  | Logic array delay                                                                           |                   |             | 1.7 |     | 2.2 |     | 2.8  | ns |
| t <sub>LAC</sub>  | Logic control array delay                                                                   |                   |             | 0.8 |     | 1.0 |     | 1.3  | ns |
| t <sub>IOE</sub>  | Internal output enable delay                                                                |                   |             | 0.0 |     | 0.0 |     | 0.0  | ns |
| t <sub>OD1</sub>  | Output buffer and pad delay, slow slew rate = off $V_{CCIO} = 3.3 V$                        | C1 = 35 pF        |             | 0.9 |     | 1.2 |     | 1.6  | ns |
| t <sub>OD2</sub>  | Output buffer and pad<br>delay, slow slew rate = off<br>$V_{CCIO} = 2.5 V$                  | C1 = 35 pF<br>(5) |             | 1.4 |     | 1.7 |     | 2.1  | ns |
| t <sub>OD3</sub>  | Output buffer and pad<br>delay, slow slew rate = on<br>$V_{CCIO} = 2.5 V \text{ or } 3.3 V$ | C1 = 35 pF        |             | 5.9 |     | 6.2 |     | 6.6  | ns |
| t <sub>ZX1</sub>  | Output buffer enable delay,<br>slow slew rate = off<br>$V_{CCIO} = 3.3 V$                   | C1 = 35 pF        |             | 4.0 |     | 4.0 |     | 5.0  | ns |
| t <sub>ZX2</sub>  | Output buffer enable delay,<br>slow slew rate = off<br>$V_{CCIO} = 2.5 V$                   | C1 = 35 pF<br>(5) |             | 4.5 |     | 4.5 |     | 5.5  | ns |
| t <sub>ZX3</sub>  | Output buffer enable delay,<br>slow slew rate = on<br>$V_{CCIO} = 3.3 V$                    | C1 = 35 pF        |             | 9.0 |     | 9.0 |     | 10.0 | ns |
| t <sub>XZ</sub>   | Output buffer disable delay                                                                 | C1 = 5 pF         |             | 4.0 |     | 4.0 |     | 5.0  | ns |
| t <sub>SU</sub>   | Register setup time                                                                         |                   | 1.5         |     | 2.1 |     | 2.9 |      | ns |
| t <sub>H</sub>    | Register hold time                                                                          |                   | 0.7         |     | 0.9 |     | 1.2 |      | ns |
| t <sub>FSU</sub>  | Register setup time of fast input                                                           |                   | 1.1         |     | 1.6 |     | 1.6 |      | ns |
| t <sub>FH</sub>   | Register hold time of fast input                                                            |                   | 1.4         |     | 1.4 |     | 1.4 |      | ns |
| t <sub>RD</sub>   | Register delay                                                                              |                   |             | 0.9 |     | 1.2 |     | 1.6  | ns |
| t <sub>COMB</sub> | Combinatorial delay                                                                         |                   |             | 0.5 |     | 0.8 |     | 1.2  | ns |

7

E

| Symbol            | Parameter            | Conditions | Speed Grade |     |     |     |     |     |    |
|-------------------|----------------------|------------|-------------|-----|-----|-----|-----|-----|----|
|                   |                      |            | -7          |     | -10 |     | -12 |     | 1  |
|                   |                      |            | Min         | Max | Min | Max | Min | Max | 1  |
| t <sub>IC</sub>   | Array clock delay    |            |             | 1.8 |     | 2.3 |     | 2.9 | ns |
| t <sub>EN</sub>   | Register enable time |            |             | 1.0 |     | 1.3 |     | 1.7 | ns |
| t <sub>GLOB</sub> | Global control delay |            |             | 1.7 |     | 2.2 |     | 2.7 | ns |
| t <sub>PRE</sub>  | Register preset time |            |             | 1.0 |     | 1.4 |     | 1.7 | ns |
| t <sub>CLR</sub>  | Register clear time  |            |             | 1.0 |     | 1.4 |     | 1.7 | ns |
| t <sub>PIA</sub>  | PIA delay            | (2)        |             | 3.0 |     | 4.0 |     | 4.8 | ns |
| t <sub>LPA</sub>  | Low-power adder      | (6)        |             | 4.5 |     | 5.0 |     | 5.0 | ns |

| Symbol            | Parameter                                                                         | Conditions        | Speed Grade |     |     |     |     |      |     |      |    |
|-------------------|-----------------------------------------------------------------------------------|-------------------|-------------|-----|-----|-----|-----|------|-----|------|----|
|                   |                                                                                   |                   | -6          |     | -7  |     | -10 |      | -12 |      | 1  |
|                   |                                                                                   |                   | Min         | Max | Min | Max | Min | Max  | Min | Max  | 1  |
| t <sub>IN</sub>   | Input pad and buffer delay                                                        |                   |             | 0.3 |     | 0.4 |     | 0.5  |     | 0.6  | ns |
| t <sub>IO</sub>   | I/O input pad and buffer delay                                                    |                   |             | 0.3 |     | 0.4 |     | 0.5  |     | 0.6  | ns |
| t <sub>FIN</sub>  | Fast input delay                                                                  |                   |             | 2.4 |     | 3.0 |     | 3.4  |     | 3.8  | ns |
| t <sub>SEXP</sub> | Shared expander delay                                                             |                   |             | 2.8 |     | 3.5 |     | 4.7  |     | 5.6  | ns |
| t <sub>PEXP</sub> | Parallel expander delay                                                           |                   |             | 0.5 |     | 0.6 |     | 0.8  |     | 1.0  | ns |
| t <sub>LAD</sub>  | Logic array delay                                                                 |                   |             | 2.5 |     | 3.1 |     | 4.2  |     | 5.0  | ns |
| t <sub>LAC</sub>  | Logic control array delay                                                         |                   |             | 2.5 |     | 3.1 |     | 4.2  |     | 5.0  | ns |
| t <sub>IOE</sub>  | Internal output enable delay                                                      |                   |             | 0.2 |     | 0.3 |     | 0.4  |     | 0.5  | ns |
| t <sub>OD1</sub>  | Output buffer and pad delay, slow slew rate = off $V_{CCIO} = 3.3 V$              | C1 = 35 pF        |             | 0.3 |     | 0.4 |     | 0.5  |     | 0.6  | ns |
| t <sub>OD2</sub>  | Output buffer and pad<br>delay, slow slew rate = off<br>$V_{CCIO} = 2.5 V$        | C1 = 35 pF<br>(5) |             | 0.8 |     | 0.9 |     | 1.0  |     | 1.1  | ns |
| t <sub>OD3</sub>  | Output buffer and pad<br>delay slow slew rate = on<br>$V_{CCIO} = 2.5$ V or 3.3 V | C1 = 35 pF        |             | 5.3 |     | 5.4 |     | 5.5  |     | 5.6  | ns |
| t <sub>ZX1</sub>  | Output buffer enable<br>delay slow slew rate = off<br>$V_{CCIO} = 3.3 V$          | C1 = 35 pF        |             | 4.0 |     | 4.0 |     | 5.0  |     | 5.0  | ns |
| t <sub>ZX2</sub>  | Output buffer enable<br>delay slow slew rate = off<br>$V_{CCIO} = 2.5 V$          | C1 = 35 pF<br>(5) |             | 4.5 |     | 4.5 |     | 5.5  |     | 5.5  | ns |
| t <sub>ZX3</sub>  | Output buffer enable<br>delay slow slew rate = on<br>$V_{CCIO} = 2.5$ V or 3.3 V  | C1 = 35 pF        |             | 9.0 |     | 9.0 |     | 10.0 |     | 10.0 | ns |
| t <sub>XZ</sub>   | Output buffer disable<br>delay                                                    | C1 = 5 pF         |             | 4.0 |     | 4.0 |     | 5.0  |     | 5.0  | ns |
| t <sub>SU</sub>   | Register setup time                                                               |                   | 1.0         |     | 1.3 |     | 1.7 |      | 2.0 |      | ns |
| t <sub>H</sub>    | Register hold time                                                                |                   | 1.7         |     | 2.4 |     | 3.7 |      | 4.7 |      | ns |
| t <sub>FSU</sub>  | Register setup time of fast input                                                 |                   | 1.2         |     | 1.4 |     | 1.4 |      | 1.4 |      | ns |
| t <sub>FH</sub>   | Register hold time of fast input                                                  |                   | 1.3         |     | 1.6 |     | 1.6 |      | 1.6 |      | ns |
| t <sub>RD</sub>   | Register delay                                                                    |                   |             | 1.6 |     | 2.0 |     | 2.7  |     | 3.2  | ns |

Altera Corporation

Figure 17. 100-Pin TQFP Package Pin-Out Diagram

Package outline not drawn to scale.



Figure 18. 100-Pin FineLine BGA Package Pin-Out Diagram



Figure 23. 256-Pin FineLine BGA Package Pin-Out Diagram

Package outline not drawn to scale.



# Revision History

The information contained in the *MAX 7000A Programmable Logic Device Data Sheet* version 4.5 supersedes information published in previous versions.

## Version 4.5

The following changes were made in the *MAX 7000A Programmable Logic Device Data Sheet* version 4.5:

■ Updated text in the "Power Sequencing & Hot-Socketing" section.

## Version 4.4

The following changes were made in the *MAX 7000A Programmable Logic Device Data Sheet* version 4.4:

- Added Tables 5 through 7.
  - Added "Programming Sequence" on page 17 and "Programming Times" on page 18.

### Version 4.3

The following changes were made in the *MAX 7000A Programmable Logic Device Data Sheet* version 4.3:

- Added extended temperature devices to document
- Updated Table 14.

## Version 4.2

The following changes were made in the *MAX 7000A Programmable Logic Device Data Sheet* version 4.2:

- Removed *Note* (1) from Table 2.
- Removed *Note* (4) from Tables 3 and 4.

## Version 4.1

The following changes were made in the *MAX 7000A Programmable Logic Device Data Sheet* version 4.1:

- Updated leakage current information in Table 15.
- Updated Note (9) of Table 15.
- Updated *Note* (1) of Tables 17 through 30.



101 Innovation Drive San Jose, CA 95134 (408) 544-7000 http://www.altera.com Applications Hotline: (800) 800-EPLD Literature Services: lit\_req@altera.com Copyright © 2003 Altera Corporation. All rights reserved. Altera, The Programmable Solutions Company, the stylized Altera logo, specific device designations, and all other words and logos that are identified as trademarks and/or service marks are, unless noted otherwise, the trademarks and service marks of Altera Corporation in the U.S. and other countries. All other product or service names are the property of their respective holders. Altera products are protected under numerous U.S. and foreign patents and pending applications, maskwork rights, and copyrights. Altera warrants performance of its semiconductor products to current specifications in accordance with Altera's standard warranty, but reserves the right to make changes to any products and services at any time without notice. Altera assumes no responsibility or liability arising out of the application or use of any information, product, or service described herein except as expressly agreed to in writing by Altera Corporation. Altera valtera customers are advised to obtain the latest version of device specifications before relying on any published information and before placing orders for products or services. **Ex. EN ISO 9001** 

101 111 100 000

Altera Corporation