



Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

#### Details

| Product Status             | Active                                                                  |
|----------------------------|-------------------------------------------------------------------------|
| Core Processor             | e200z4                                                                  |
| Core Size                  | 32-Bit Single-Core                                                      |
| Speed                      | 160MHz                                                                  |
| Connectivity               | CANbus, Ethernet, FlexRay, I <sup>2</sup> C, LINbus, SPI                |
| Peripherals                | DMA, I <sup>2</sup> S, POR, WDT                                         |
| Number of I/O              | -                                                                       |
| Program Memory Size        | 2MB (2M x 8)                                                            |
| Program Memory Type        | FLASH                                                                   |
| EEPROM Size                | 64K x 8                                                                 |
| RAM Size                   | 256K x 8                                                                |
| Voltage - Supply (Vcc/Vdd) | 3.15V ~ 5.5V                                                            |
| Data Converters            | A/D 36x10b, 16x12b                                                      |
| Oscillator Type            | Internal                                                                |
| Operating Temperature      | -40°C ~ 125°C (TA)                                                      |
| Mounting Type              | Surface Mount                                                           |
| Package / Case             | 100-LFBGA                                                               |
| Supplier Device Package    | 100-MAPBGA (11x11)                                                      |
| Purchase URL               | https://www.e-xfl.com/product-detail/nxp-semiconductors/spc5745bk1mmh6r |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

- Debug functionality
  - e200z2 core:NDI per IEEE-ISTO 5001-2008 Class3+
  - e200z4 core: NDI per IEEE-ISTO 5001-2008 Class 3+
- Timer
  - 16 Periodic Interrupt Timers (PITs)
  - Two System Timer Modules (STM)
  - Three Software Watchdog Timers (SWT)
  - 64 Configurable Enhanced Modular Input Output Subsystem (eMIOS) channels
- Device/board boundary Scan testing supported with Joint Test Action Group (JTAG) of IEEE 1149.1 and IEEE 1149.7 (CJTAG)
- Security
  - Hardware Security Module (HSMv2)
  - Password and Device Security (PASS) supporting advanced censorship and life-cycle management
  - One Fault Collection and Control Unit (FCCU) to collect faults and issue interrupts
- Functional Safety
  - ISO26262 ASIL-B compliance
- Multiple operating modes
  - Includes enhanced low power operation

## 4.2 Recommended operating conditions

The following table describes the operating conditions for the device, and for which all specifications in the data sheet are valid, except where explicitly noted. The device operating conditions must not be exceeded in order to guarantee proper operation and reliability. The ranges in this table are design targets and actual data may vary in the given range.

## NOTE

- For normal device operations, all supplies must be within operating range corresponding to the range mentioned in following tables. This is required even if some of the features are not used.
- If VDD\_HV\_A is in 3.3V range, VDD\_HV\_FLA should be externally supplied using a 3.3V source. If VDD\_HV\_A is in 3.3V range, VDD\_HV\_FLA should be shorted to VDD\_HV\_A.
- VDD\_HV\_A, VDD\_HV\_B and VDD\_HV\_C are all independent supplies and can each be set to 3.3V or 5V. The following tables: 'Recommended operating conditions (VDD\_HV\_x = 3.3 V)' and table 'Recommended operating conditions (VDD\_HV\_x = 5 V)' specify their ranges when configured in 3.3V or 5V respectively.

| Symbol                                                     | Parameter                                                   | Conditions <sup>1</sup> | Min <sup>2</sup>                                   | Max  | Unit |
|------------------------------------------------------------|-------------------------------------------------------------|-------------------------|----------------------------------------------------|------|------|
| V <sub>DD_HV_A</sub>                                       | HV IO supply voltage                                        | —                       | 3.15                                               | 3.6  | V    |
| $V_{DD_HV_B}$                                              |                                                             |                         |                                                    |      |      |
| $V_{DD_HV_C}$                                              |                                                             |                         |                                                    |      |      |
| V <sub>DD_HV_FLA</sub> <sup>3</sup>                        | HV flash supply voltage                                     | _                       | 3.15                                               | 3.6  | V    |
| V <sub>DD_HV_ADC1_REF</sub> HV ADC1 high reference voltage |                                                             |                         | 3.0                                                | 5.5  | V    |
| V <sub>DD_HV_ADC0</sub><br>V <sub>DD_HV_ADC1</sub>         | HV ADC supply voltage                                       | _                       | max(VDD_H<br>V_A,VDD_H<br>V_B,VDD_H<br>V_C) - 0.05 | 3.6  | V    |
| V <sub>SS_HV_ADC0</sub><br>V <sub>SS_HV_ADC1</sub>         | HV ADC supply ground                                        | _                       | -0.1                                               | 0.1  | V    |
| V <sub>DD_LV</sub> <sup>4, 5</sup>                         | Core supply voltage                                         | _                       | 1.2                                                | 1.32 | V    |
| V <sub>IN1_CMP_REF</sub> <sup>6, 7</sup>                   | Analog Comparator DAC reference voltage                     | —                       | 3.15                                               | 3.6  | V    |
| I <sub>INJPAD</sub>                                        | Injected input current on any pin during overload condition | _                       | -3.0                                               | 3.0  | mA   |

### Table 6. Recommended operating conditions ( $V_{DD_HV_x} = 3.3 V$ )

Table continues on the next page...

#### General

### Table 6. Recommended operating conditions ( $V_{DD HV x} = 3.3 V$ ) (continued)

| Symbol                      | Parameter                       | Conditions <sup>1</sup>       | Min <sup>2</sup> | Мах | Unit |
|-----------------------------|---------------------------------|-------------------------------|------------------|-----|------|
| T <sub>A</sub> <sup>8</sup> | Ambient temperature under bias  | f <sub>CPU</sub> ≤ 160<br>MHz | -40              | 125 | °C   |
| TJ                          | Junction temperature under bias |                               | -40              | 150 | °C   |

1. All voltages are referred to  $V_{SS\ HV}$  unless otherwise specified

- 2. Device will be functional down (and electrical specifications as per various datasheet parameters will be guaranteed) to the point where one of the LVD/HVD resets the device. When voltage drops outside range for an LVD/HVD, device is reset.
- 3. VDD\_HV\_FLA must be connected to VDD\_HV\_A when VDD\_HV\_A = 3.3V
- 4. Only applicable when supplying from external source.
- 5. VDD\_LV supply pins should never be grounded (through a small impedance). If these are not driven, they should only be left floating.
- 6. VIN1\_CMP\_REF  $\leq$  VDD\_HV\_A
- 7. This supply is shorted VDD\_HV\_A on lower packages.
- 8.  $T_J$ =150°C. Assumes  $T_A$ =125°C
  - Assumes maximum  $\theta$ JA of 2s2p board. See Thermal attributes

## NOTE

If VDD\_HV\_A is in 5V range, it is necessary to use internal Flash supply 3.3V regulator. VDD\_HV\_FLA should not be supplied externally and should only have decoupling capacitor.

### Table 7. Recommended operating conditions ( $V_{DD_HV_x} = 5 V$ )

| Symbol                                             | Parameter                                                   | Conditions <sup>1</sup>       | Min <sup>2</sup>                                   | Max              | Unit |
|----------------------------------------------------|-------------------------------------------------------------|-------------------------------|----------------------------------------------------|------------------|------|
| V <sub>DD_HV_A</sub>                               | HV IO supply voltage                                        | —                             | 4.5                                                | 5.5              | V    |
| $V_{DD_HV_B}$                                      |                                                             |                               |                                                    |                  |      |
| V <sub>DD_HV_C</sub>                               |                                                             |                               |                                                    |                  |      |
| V <sub>DD_HV_FLA</sub> <sup>3</sup>                | HV flash supply voltage                                     | —                             | 3.15                                               | 3.6              | V    |
| V <sub>DD_HV_ADC1_REF</sub>                        | HV ADC1 high reference voltage                              | —                             | 3.15                                               | 5.5              | V    |
| V <sub>DD_HV_ADC0</sub><br>V <sub>DD_HV_ADC1</sub> | HV_ADC0 HV ADC supply voltage                               |                               | max(VDD_H<br>V_A,VDD_H<br>V_B,VDD_H<br>V_C) - 0.05 | 5.5              | V    |
| V <sub>SS_HV_ADC0</sub><br>V <sub>SS_HV_ADC1</sub> | HV ADC supply ground                                        | _                             | -0.1                                               | 0.1              | V    |
| V <sub>DD_LV</sub> <sup>4</sup>                    | Core supply voltage                                         |                               | 1.2                                                | 1.32             | V    |
| V <sub>IN1_CMP_REF</sub> <sup>5, 6</sup>           | Analog Comparator DAC reference voltage                     | _                             | 3.15                                               | 5.5 <sup>5</sup> | V    |
| I <sub>INJPAD</sub>                                | Injected input current on any pin during overload condition | _                             | -3.0                                               | 3.0              | mA   |
| T <sub>A</sub> <sup>7</sup>                        | Ambient temperature under bias                              | f <sub>CPU</sub> ≤ 160<br>MHz | -40                                                | 125              | °C   |
| TJ                                                 | Junction temperature under bias                             | _                             | -40                                                | 150              | °C   |

1. All voltages are referred to  $V_{\text{SS}\ \text{HV}}$  unless otherwise specified

2. Device will be functional down (and electrical specifications as per various datasheet parameters will be guaranteed) to the point where one of the LVD/HVD resets the device. When voltage drops outside range for an LVD/HVD, device is reset.

3. When VDD\_HV is in 5 V range, VDD\_HV\_FLA cannot be supplied externally. This pin is decoupled with  $C_{flash_{reg}}$ .

| Table 8. Voltage regulator electrical specifications (continued) | Table 8. | Voltage regulator | electrical s | specifications ( | (continued) |
|------------------------------------------------------------------|----------|-------------------|--------------|------------------|-------------|
|------------------------------------------------------------------|----------|-------------------|--------------|------------------|-------------|

| Symbol                                       | Parameter                                                                           | Conditions                                                                                                                                                                                                              | Min   | Тур | Max  | Unit |
|----------------------------------------------|-------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|-----|------|------|
| C <sub>flash_reg</sub> <sup>4</sup>          | External decoupling / stability<br>capacitor for internal Flash<br>regulators       | Min, max values shall be granted<br>with respect to tolerance, voltage,<br>temperature, and aging<br>variations.                                                                                                        | 1.32  | 2.2 | 3    | μF   |
|                                              | Combined ESR of external<br>capacitor                                               | —                                                                                                                                                                                                                       | 0.001 |     | 0.03 | Ohm  |
| $C_{_{HV\_VDD\_A}}$                          | VDD_HV_A supply capacitor <sup>5, 5</sup>                                           | Min, max values shall be granted<br>with respect to tolerance, voltage,<br>temperature, and aging<br>variations.                                                                                                        | 1     |     | _    | μF   |
| $C_{_{HV\_VDD\_B}}$                          | VDD_HV_B supply capacitor <sup>5</sup>                                              | Min, max values shall be granted<br>with respect to tolerance, voltage,<br>temperature, and aging<br>variations.                                                                                                        | 1     |     | _    | μF   |
| $C_{_{HV\_VDD\_C}}$                          | VDD_HV_C supply capacitor <sup>5</sup>                                              | Min, max values shall be granted<br>with respect to tolerance, voltage,<br>temperature, and aging<br>variations.                                                                                                        | 1     |     | _    | μF   |
| C <sub>HV_ADC0</sub><br>C <sub>HV_ADC1</sub> | HV ADC supply decoupling<br>capacitances                                            | Min, max values shall be granted<br>with respect to tolerance, voltage,<br>temperature, and aging<br>variations.                                                                                                        | 1     |     | _    | μF   |
| C <sub>HV_ADR</sub> <sup>6</sup>             | HV ADC SAR reference supply<br>decoupling capacitances                              | Min, max values shall be granted<br>with respect to tolerance, voltage,<br>temperature, and aging<br>variations.                                                                                                        | 0.47  |     | _    | μF   |
| V <sub>DD_HV_BALL</sub>                      | FPREG Ballast collector supply voltage                                              | When collector of NPN ballast is<br>directly supplied by an on board<br>supply source (not shared with<br>VDD_HV_A supply pin) without<br>any series resistance, that is,<br>R <sub>C_BALLAST</sub> less than 0.01 Ohm. | 2.25  | _   | 5.5  | V    |
| R <sub>C_BALLAST</sub>                       | Series resistor on collector of<br>FPREG ballast                                    | When VDD_HV_BALLAST is<br>shorted to VDD_HV_A on the<br>board                                                                                                                                                           | _     | _   | 0.1  | Ohm  |
| t <sub>SU</sub>                              | Start-up time with external<br>ballastafter main supply<br>(VDD_HV_A) stabilization | Cfp_reg = 3 μF                                                                                                                                                                                                          | _     | 74  |      | μs   |
| t <sub>SU_int</sub>                          | Start-up time with internal ballast after main supply (VDD_HV_A) stabilization      | Cfp_reg = 3 μF                                                                                                                                                                                                          | _     | 103 |      | μs   |
| t <sub>ramp</sub>                            | Load current transient                                                              | lload from 15% to 55%<br>$C_{fp_{reg}} = 3 \ \mu F$                                                                                                                                                                     |       | 1.0 |      | μs   |

- Split capacitance on each pair VDD\_LV pin should sum up to a total value of C<sub>fp\_reg</sub>
   Typical values will vary over temperature, voltage, tolerance, drift, but total variation must not exceed minimum and maximum values.
- 3. Ceramic X7R or X5R type with capacitance-temperature characteristics +/-15% of -55 degC to +125degC is recommended. The tolerance +/-20% is acceptable.
- 4. It is required to minimize the board parasitic inductance from decoupling capacitor to VDD\_HV\_FLA pin and the routing inductance should be less than 1nH.

General

| Symbol   | Parameter    | Conditions <sup>1</sup>   | Min | Тур | Max  | Unit |
|----------|--------------|---------------------------|-----|-----|------|------|
| STANDBY2 | STANDBY with | T <sub>a</sub> = 25 °C    | —   | 75  | _    | μA   |
|          | 128K RAM     | T <sub>a</sub> = 85 °C    | —   | 155 | 730  |      |
|          |              | $T_a = 105 \ ^{\circ}C$   | —   | 255 | 1350 |      |
|          |              | $T_a = 125 \ ^{\circ}C^2$ | —   | 396 | 2600 |      |
| STANDBY3 | STANDBY with | $T_a = 25 \text{ °C}$     | —   | 80  | _    | μA   |
|          | 256K RAM     | T <sub>a</sub> = 85 °C    | —   | 180 | 800  |      |
|          |              | $T_a = 105 \ ^{\circ}C$   | —   | 290 | 1425 | ]    |
|          |              | $T_a = 125 \ ^{\circ}C^2$ | —   | 465 | 2900 | 1    |
| STANDBY3 | FIRC ON      | $T_a = 25 \text{ °C}$     | _   | 500 | —    | μA   |

# Table 12. STANDBY Current consumption characteristics (continued)

1. The content of the Conditions column identifies the components that draw the specific current.

 Assuming Ta=Tj, as the device is in static (fully clock gated) mode. Assumes maximum θJA of 2s2p board. SeeThermal attributes

## 4.6 Electrostatic discharge (ESD) characteristics

Electrostatic discharges (a positive then a negative pulse separated by 1 second) are applied to the pins of each sample according to each pin combination. The sample size depends on the number of supply pins in the device (3 parts  $\times$  (n + 1) supply pin). This test conforms to the AEC-Q100-002/-003/-011 standard.

## NOTE

A device will be defined as a failure if after exposure to ESD pulses the device no longer meets the device specification requirements. Complete DC parametric and functional testing shall be performed per applicable device specification at room temperature followed by hot temperature, unless specified otherwise in the device specification.

| Symbol                | Parameter               | Conditions <sup>1</sup>        | Class | Max value <sup>2</sup> | Unit |
|-----------------------|-------------------------|--------------------------------|-------|------------------------|------|
| V <sub>ESD(HBM)</sub> | Electrostatic discharge | T <sub>A</sub> = 25 °C         | H1C   | 2000                   | V    |
|                       | (Human Body Model)      | conforming to AEC-<br>Q100-002 |       |                        |      |
| V <sub>ESD(CDM)</sub> | Electrostatic discharge | T <sub>A</sub> = 25 °C         | C3A   | 500                    | V    |
|                       | (Charged Device Model)  | conforming to AEC-<br>Q100-011 |       | 750 (corners)          |      |

Table 13. ESD ratings

1. All ESD testing is in conformity with CDF-AEC-Q100 Stress Test Qualification for Automotive Grade Integrated Circuits.

2. Data based on characterization results, not tested in production.

## 5.3 AC specifications @ 5 V Range

### Table 16. Functional Pad AC Specifications @ 5 V Range

| Symbol                 | Prop. D | elay (ns) <sup>1</sup> | Rise/Fal | l Edge (ns) | Drive Load (pF) | SIUL2_MSCRn[SRC 1:0] |  |  |  |
|------------------------|---------|------------------------|----------|-------------|-----------------|----------------------|--|--|--|
|                        | L>H/H>L |                        | L>H/H>L  |             | L>H/H>L         |                      |  |  |  |
|                        | Min     | Max                    | Min      | Мах         | ] [             | MSB,LSB              |  |  |  |
| pad_sr_hv              |         | 4.5/4.5                |          | 1.3/1.2     | 25              | 11                   |  |  |  |
| (output)               |         | 6/6                    |          | 2.5/2       | 50              |                      |  |  |  |
| (output)               |         | 13/13                  |          | 9/9         | 200             |                      |  |  |  |
|                        |         | 5.25/5.25              |          | 3/2         | 25              | 10                   |  |  |  |
|                        |         | 9/8                    |          | 5/4         | 50              |                      |  |  |  |
|                        |         | 22/22                  |          | 18/16       | 200             |                      |  |  |  |
|                        |         | 27/27                  |          | 13/13       | 50              | 01 <sup>2, 2</sup>   |  |  |  |
|                        |         | 40/40                  |          | 24/24       | 200             |                      |  |  |  |
|                        |         | 40/40                  |          | 24/24       | 50              | 00 <sup>2</sup>      |  |  |  |
|                        |         | 65/65                  |          | 40/40       | 200             |                      |  |  |  |
| pad_i_hv/<br>pad_sr_hv |         | 1.5/1.5                |          | 0.5/0.5     | 0.5             | NA                   |  |  |  |
| (input)                |         |                        |          |             |                 |                      |  |  |  |

1. As measured from 50% of core side input to Voh/Vol of the output

2. Slew rate control modes

## NOTE

The above specification is based on simulation data into an ideal lumped capacitor. Customer should use IBIS models for their specific board/loading conditions to simulate the expected signal integrity and edge rates of their system.

### NOTE

The above specification is measured between 20% / 80%.

## 5.4 DC electrical specifications @ 5 V Range

### Table 17. DC electrical specifications @ 5 V Range

| Symbol         | Parameter                          | Value        |                   | Unit |
|----------------|------------------------------------|--------------|-------------------|------|
|                |                                    | Min          | Мах               |      |
| Vih (pad_i_hv) | pad_i_hv Input Buffer High Voltage | 0.7*VDD_HV_x | VDD_HV_x +<br>0.3 | V    |

Table continues on the next page...



Figure 5. ADC characteristics and error definitions

## 6.2 Clocks and PLL interfaces modules

## 6.2.1 Main oscillator electrical characteristics

This device provides a driver for oscillator in pierce configuration with amplitude control. Controlling the amplitude allows a more sinusoidal oscillation, reducing in this way the EMI. Other benefits arises by reducing the power consumption. This Loop Controlled Pierce (LCP mode) requires good practices to reduce the stray capacitance of traces between crystal and MCU.

An operation in Full Swing Pierce (FSP mode), implemented by an inverter is also available in case of parasitic capacitances and cannot be reduced by using crystal with high equivalent series resistance. For this mode, a special care needs to be taken regarding the serial resistance used to avoid the crystal overdrive.

Other two modes called External (EXT Wave) and disable (OFF mode) are provided. For EXT Wave, the drive is disabled and an external source of clock within CMOS level based in analog oscillator supply can be used. When OFF, EXTAL is pulled down by 240 Kohms resistor and the feedback resistor remains active connecting XTAL through EXTAL by 1M resistor.



Figure 7. Oscillator connections scheme

| Table 23. | Main oscillator electrical characteristics |
|-----------|--------------------------------------------|
|-----------|--------------------------------------------|

| Symbol                      | Parameter               | Mode                      | Conditions | Min | Тур    | Max | Unit            |  |  |
|-----------------------------|-------------------------|---------------------------|------------|-----|--------|-----|-----------------|--|--|
| f <sub>XOSCHS</sub>         | Oscillator<br>frequency | FSP/LCP                   |            | 8   |        | 40  | MHz             |  |  |
| <b>g</b> <sub>mXOSCHS</sub> | Driver                  | LCP                       |            |     | 23     |     | mA/V            |  |  |
|                             | Transconduct ance       | FSP                       |            |     | 33     | _   |                 |  |  |
| V <sub>XOSCHS</sub>         | Oscillation             | LCP <sup>1, 2, 1, 2</sup> | 8 MHz      |     | 1.0    |     | V <sub>PP</sub> |  |  |
|                             | Amplitude               | Amplitude                 | Amplitude  |     | 16 MHz |     | 1.0             |  |  |
|                             |                         |                           | 40 MHz     |     | 0.8    |     | -               |  |  |
| T <sub>XOSCHSSU</sub>       | Startup time            | FSP/LCP <sup>1</sup>      | 8 MHz      |     | 2      |     | ms              |  |  |
|                             |                         |                           | 16 MHz     |     | 1      |     |                 |  |  |
|                             |                         |                           | 40 MHz     |     | 0.5    |     |                 |  |  |

Table continues on the next page...

## NOTE

The above start up time of 1 us is equivalent to 16 cycles of 16 MHz.

## 6.2.4 128 KHz Internal RC oscillator Electrical specifications Table 26. 128 KHz Internal RC oscillator electrical specifications

| Symbol                         | Parameter               | Condition     | Min | Тур | Мах   | Unit  |
|--------------------------------|-------------------------|---------------|-----|-----|-------|-------|
| F <sub>oscu</sub> <sup>1</sup> | Oscillator<br>frequency | Calibrated    | 119 | 128 | 136.5 | KHz   |
|                                | Temperature dependence  |               |     |     | 600   | ppm/C |
|                                | Supply dependence       |               |     |     | 18    | %/V   |
|                                | Supply current          | Clock running |     |     | 2.75  | μA    |
|                                |                         | Clock stopped |     |     | 200   | nA    |

1. Vdd=1.2 V, 1.32V, T<sub>a</sub>=-40 C, 125 C

## 6.2.5 PLL electrical specifications

### Table 27. PLL electrical specifications

| Parameter                        | Min       | Тур | Max          | Unit | Comments                                                    |
|----------------------------------|-----------|-----|--------------|------|-------------------------------------------------------------|
| Input Frequency                  | 8         |     | 40           | MHz  |                                                             |
| VCO Frequency Range              | 600       |     | 1280         | MHz  |                                                             |
| Duty Cycle at pllclkout          | 48%       |     | 52%          |      | This specification is guaranteed at PLL IP boundary         |
| Period Jitter                    |           |     | See Table 28 | ps   | NON SSCG mode                                               |
| TIE                              |           |     | See Table 28 |      | at 960 M Integrated over 1MHz offset not valid in SSCG mode |
| Modulation Depth (Center Spread) | +/- 0.25% |     | +/- 3.0%     |      |                                                             |
| Modulation Frequency             |           |     | 32           | KHz  |                                                             |
| Lock Time                        |           |     | 60           | μs   | Calibration mode                                            |

### Table 28. Jitter calculation

| Type of jitter | Jitter due to<br>Supply<br>Noise (ps)<br>J <sub>SN</sub> <sup>1</sup> | Jitter due to<br>Fractional Mode<br>(ps) J <sub>SDM</sub> <sup>2</sup> | Jitter due to<br>Fractional Mode<br>J <sub>SSCG</sub> (ps) <sup>3</sup> | 1 Sigma<br>Random<br>Jitter J <sub>RJ</sub><br>(ps) <sup>4</sup> | Total Period Jitter (ps)                                        |
|----------------|-----------------------------------------------------------------------|------------------------------------------------------------------------|-------------------------------------------------------------------------|------------------------------------------------------------------|-----------------------------------------------------------------|
| Period Jitter  | 60 ps                                                                 | 3% of pllclkout1,2                                                     | Modulation depth                                                        |                                                                  | +/-( $J_{SN}$ + $J_{SDM}$ + $J_{SSCG}$ + $N^{[4]}$ × $J_{RJ}$ ) |

Table continues on the next page...

#### Memory interfaces

| Symbol                 | Characteristic                                                | Min    | Typical | Max <sup>1, 1</sup>          | Units<br>2, 2 |
|------------------------|---------------------------------------------------------------|--------|---------|------------------------------|---------------|
| tai256kseq             | Array Integrity time for sequential sequence on 256 KB block. | -      | _       | 8192 x<br>Tperiod x<br>Nread | _             |
| t <sub>mr16kseq</sub>  | Margin Read time for sequential sequence on 16 KB block.      | 73.81  | _       | 110.7                        | μs            |
| t <sub>mr32kseq</sub>  | Margin Read time for sequential sequence on 32 KB block.      | 128.43 | _       | 192.6                        | μs            |
| t <sub>mr64kseq</sub>  | Margin Read time for sequential sequence on 64 KB block.      | 237.65 | —       | 356.5                        | μs            |
| t <sub>mr256kseq</sub> | Margin Read time for sequential sequence on 256 KB block.     | 893.01 |         | 1,339.5                      | μs            |

### Table 31. Flash memory Array Integrity and Margin Read specifications (continued)

- Array Integrity times need to be calculated and is dependent on system frequency and number of clocks per read. The
  equation presented require Tperiod (which is the unit accurate period, thus for 200 MHz, Tperiod would equal 5e-9) and
  Nread (which is the number of clocks required for read, including pipeline contribution. Thus for a read setup that requires
  6 clocks to read with no pipeline, Nread would equal 6. For a read setup that requires 6 clocks to read, and has the
  address pipeline set to 2, Nread would equal 4 (or 6 2).)
- 2. The units for Array Integrity are determined by the period of the system clock. If unit accurate period is used in the equation, the results of the equation are also unit accurate.

### 6.3.3 Flash memory module life specifications Table 32. Flash memory module life specifications

| Symbol              | Characteristic                                                                                 | Conditions                        | Min     | Typical | Units         |
|---------------------|------------------------------------------------------------------------------------------------|-----------------------------------|---------|---------|---------------|
| Array P/E<br>cycles | Number of program/erase cycles per block<br>for 16 KB, 32 KB and 64 KB blocks. <sup>1, 1</sup> | —                                 | 250,000 | _       | P/E<br>cycles |
|                     | Number of program/erase cycles per block for 256 KB blocks. <sup>2, 2</sup>                    | —                                 | 1,000   | 250,000 | P/E<br>cycles |
| Data<br>retention   | Minimum data retention.                                                                        | Blocks with 0 - 1,000 P/E cycles. | 50      | -       | Years         |
|                     |                                                                                                | Blocks with 100,000 P/E cycles.   | 20      | -       | Years         |
|                     |                                                                                                | Blocks with 250,000 P/E cycles.   | 10      | -       | Years         |

1. Program and erase supported across standard temperature specs.

2. Program and erase supported across standard temperature specs.

## 6.3.4 Data retention vs program/erase cycles

Graphically, Data Retention versus Program/Erase Cycles can be represented by the following figure. The spec window represents qualified limits. The extrapolated dotted line demonstrates technology capability, however is beyond the qualification limits.



## 6.3.5 Flash memory AC timing specifications Table 33. Flash memory AC timing specifications

| Symbol             | Characteristic                                                                                                | Min | Typical                                        | Max                                             | Units |
|--------------------|---------------------------------------------------------------------------------------------------------------|-----|------------------------------------------------|-------------------------------------------------|-------|
| t <sub>psus</sub>  | Time from setting the MCR-PSUS bit until MCR-DONE bit is set to a 1.                                          | _   | 9.4<br>plus four<br>system<br>clock<br>periods | 11.5<br>plus four<br>system<br>clock<br>periods | μs    |
| t <sub>esus</sub>  | Time from setting the MCR-ESUS bit until MCR-DONE bit is set to a 1.                                          | _   | 16<br>plus four<br>system<br>clock<br>periods  | 20.8<br>plus four<br>system<br>clock<br>periods | μs    |
| t <sub>res</sub>   | Time from clearing the MCR-ESUS or PSUS bit with EHV = 1 until DONE goes low.                                 |     | _                                              | 100                                             | ns    |
| t <sub>done</sub>  | Time from 0 to 1 transition on the MCR-EHV bit initiating a program/erase until the MCR-DONE bit is cleared.  | —   | _                                              | 5                                               | ns    |
| t <sub>dones</sub> | Time from 1 to 0 transition on the MCR-EHV bit aborting a program/erase until the MCR-DONE bit is set to a 1. |     | 16<br>plus four<br>system<br>clock<br>periods  | 20.8<br>plus four<br>system<br>clock<br>periods | μs    |

Table continues on the next page...



Figure 10. DSPI classic SPI timing — slave, CPHA = 0



Figure 11. DSPI classic SPI timing — slave, CPHA = 1



Figure 14. DSPI modified transfer format timing – slave, CPHA = 0



Figure 15. DSPI modified transfer format timing — slave, CPHA = 1



Figure 16. DSPI PCS strobe (PCSS) timing



### Figure 22. RMII/MII receive signal timing diagram

## 6.4.3.2 RMII signal switching specifications

The following timing specs meet the requirements for RMII style interfaces for a range of transceiver devices.

| Num   | Description                                 | Min. | Max. | Unit               |
|-------|---------------------------------------------|------|------|--------------------|
| —     | EXTAL frequency (RMII input clock RMII_CLK) | —    | 50   | MHz                |
| RMII1 | RMII_CLK pulse width high                   | 35%  | 65%  | RMII_CLK<br>period |
| RMII2 | RMII_CLK pulse width low                    | 35%  | 65%  | RMII_CLK<br>period |
| RMII3 | RXD[1:0], CRS_DV, RXER to RMII_CLK setup    | 4    | _    | ns                 |
| RMII4 | RMII_CLK to RXD[1:0], CRS_DV, RXER hold     | 2    | _    | ns                 |
| RMII7 | RMII_CLK to TXD[1:0], TXEN invalid          | 4    | —    | ns                 |
| RMII8 | RMII_CLK to TXD[1:0], TXEN valid            | _    | 15   | ns                 |

 Table 42. RMII signal switching specifications

## 6.4.4 SAI electrical specifications

All timing requirements are specified relative to the clock period or to the minimum allowed clock period of a device

| no | Parameter           | Va  | Unit |    |
|----|---------------------|-----|------|----|
|    |                     | Min | Мах  |    |
|    | Operating Voltage   | 2.7 | 3.6  | V  |
| S1 | SAI_MCLK cycle time | 40  | -    | ns |

Table 43. Master mode SAI Timing

Table continues on the next page...

#### **Debug specifications**

### Table 45. JTAG pin AC electrical characteristics <sup>1</sup> (continued)

| #  | Symbol             | Characteristic                                            | Min | Max | Unit |
|----|--------------------|-----------------------------------------------------------|-----|-----|------|
| 12 | t <sub>BSDVZ</sub> | TCK Falling Edge to Output Valid out of High<br>Impedance | —   | 600 | ns   |
| 13 | t <sub>BSDHZ</sub> | TCK Falling Edge to Output High Impedance                 | —   | 600 | ns   |
| 14 | t <sub>BSDST</sub> | Boundary Scan Input Valid to TCK Rising Edge              | 15  |     | ns   |
| 15 | t <sub>BSDHT</sub> | TCK Rising Edge to Boundary Scan Input Invalid            | 15  | _   | ns   |

- 1. These specifications apply to JTAG boundary scan only.
- 2. This timing applies to TDI, TDO, TMS pins, however, actual frequency is limited by pad type for EXTEST instructions. Refer to pad specification for allowed transition frequency
- 3. Timing includes TCK pad delay, clock tree delay, logic delay and TDO output pad delay.
- 4. Applies to all pins, limited by pad slew rate. Refer to IO delay and transition specification and add 20 ns for JTAG delay.



Figure 25. JTAG test clock input timing

## 6.5.4 External interrupt timing (IRQ pin) Table 48. External interrupt timing specifications

| No. | Symbol            | Parameter             | Conditions | Min | Max | Unit             |
|-----|-------------------|-----------------------|------------|-----|-----|------------------|
| 1   | t <sub>IPWL</sub> | IRQ pulse width low   | —          | 3   | —   | t <sub>CYC</sub> |
| 2   | t <sub>IPWH</sub> | IRQ pulse width high  | —          | 3   | _   | t <sub>CYC</sub> |
| 3   | t <sub>ICYC</sub> | IRQ edge to edge time |            | 6   |     | t <sub>CYC</sub> |

These values applies when IRQ pins are configured for rising edge or falling edge events, but not both.



Figure 31. External interrupt timing

## 7 Thermal attributes

## 7.1 Thermal attributes

| Board type        | Symbol            | Description                                                                | 176LQFP | Unit | Notes    |
|-------------------|-------------------|----------------------------------------------------------------------------|---------|------|----------|
| Single-layer (1s) | R <sub>θJA</sub>  | Thermal<br>resistance, junction<br>to ambient (natural<br>convection)      | 50.7    | °C/W | 11, 22   |
| Four-layer (2s2p) | R <sub>θJA</sub>  | Thermal<br>resistance, junction<br>to ambient (natural<br>convection)      | 24.2    | °C/W | 1, 2, 33 |
| Single-layer (1s) | R <sub>ejma</sub> | Thermal<br>resistance, junction<br>to ambient (200 ft./<br>min. air speed) | 38.1    | °C/W | 1, 3     |

Table continues on the next page ...

#### **Thermal attributes**

| Board type | Symbol           | Description                                                                                   | 324 MAPBGA | Unit | Notes |
|------------|------------------|-----------------------------------------------------------------------------------------------|------------|------|-------|
| _          | R <sub>θJB</sub> | Thermal<br>resistance, junction<br>to board                                                   | 16.8       | °C/W | 44    |
| _          | R <sub>θJC</sub> | Thermal<br>resistance, junction<br>to case                                                    | 7.4        | °C/W | 55    |
| _          | Ψ <sub>JT</sub>  | Thermal<br>characterization<br>parameter, junction<br>to package top<br>natural convection    | 0.2        | °C/W | 66    |
|            | Ψ <sub>JB</sub>  | Thermal<br>characterization<br>parameter, junction<br>to package bottom<br>natural convection | 7.3        | °C/W | 77    |

- 1. Junction temperature is a function of die size, on-chip power dissipation, package thermal resistance, mounting site (board) temperature, ambient temperature, air flow, power dissipation of other components on the board, and board thermal resistance.
- 2. Per JEDEC JESD51-2 with the single layer board horizontal. Board meets JESD51-9 specification.
- 3. Per JEDEC JESD51-6 with the board horizontal
- 4. Thermal resistance between the die and the printed circuit board per JEDEC JESD51-8. Board temperature is measured on the top surface of the board near the package.
- 5. Thermal resistance between the die and the case top surface as measured by the cold plate method (MIL SPEC-883 Method 1012.1).
- 6. Thermal characterization parameter indicating the temperature difference between package top and the junction temperature per JEDEC JESD51-2.
- 7. Thermal characterization parameter indicating the temperature difference between package bottom center and the junction temperature per JEDEC JESD51-12. When Greek letters are not available, the thermal characterization parameter is written as Psi-JB.

| Board type        | Symbol            | Description                                                                | 256 MAPBGA | Unit | Notes  |
|-------------------|-------------------|----------------------------------------------------------------------------|------------|------|--------|
| Single-layer (1s) | R <sub>0JA</sub>  | Thermal<br>resistance, junction<br>to ambient (natural<br>convection)      | 42.6       | °C/W | 11, 22 |
| Four-layer (2s2p) | R <sub>eJA</sub>  | Thermal<br>resistance, junction<br>to ambient (natural<br>convection)      | 26.0       | °C/W | 1,2,33 |
| Single-layer (1s) | R <sub>ejma</sub> | Thermal<br>resistance, junction<br>to ambient (200 ft./<br>min. air speed) | 31.0       | °C/W | 1,3    |
| Four-layer (2s2p) | R <sub>ejma</sub> | Thermal<br>resistance, junction<br>to ambient (200 ft./<br>min. air speed) | 21.3       | °C/W | 1,3    |
|                   | R <sub>0JB</sub>  | Thermal<br>resistance, junction<br>to board                                | 12.8       | °C/W | 44     |

Table continues on the next page...

| Rev. No. | Date | Substantial Changes                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |  |  |
|----------|------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
|          |      | <ul> <li>In section: Reset pad electrical characteristics         <ul> <li>Revised table, Reset electrical characteristics</li> <li>Deleted note, There are some specific ports that supports TTL functionality. These ports are, PB[4], PB[5], PB[6], PB[7], PB[8], PB[9], PD[0], PD[1], PD[2], PD[3], PD[4], PD[5], PD[6], PD[7], PD[8], PD[9], PD[10], and PD[11].</li> </ul> </li> <li>In section: PORST electrical specifications         <ul> <li>In table: PORST electrical specifications</li> <li>Updated 'Min' value for W<sub>NFPORST</sub></li> </ul> </li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |  |  |
|          |      | <ul> <li>In section: Peripheral operating requirements and behaviours</li> <li>Changed section title from Input impedance and ADC accuracy to Input equivalent circuit and ADC conversion characteristics.</li> <li>Revised table: ADC conversion characteristics (for 12-bit) and ADC conversion characteristics (for 10-bit)</li> <li>Removed table, ADC supply configurations.</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |  |  |
|          |      | <ul> <li>In section: Analogue Comparator (CMP) electrical specifications         <ul> <li>In table: Comparator and 6-bit DAC electrical specifications</li> <li>Updated 'Max' value of I<sub>DDLS</sub></li> <li>Updated 'Min' and 'Max' for V<sub>AIO</sub> and DNL</li> <li>Updated 'Descripton' 'Min' 'Max' od V<sub>H</sub></li> <li>Updated row for t<sub>DHS</sub></li> <li>Added row for t<sub>DLS</sub></li> <li>Removed row for V<sub>CMPOh</sub> and V<sub>CMPOI</sub></li> </ul> </li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |  |  |
|          |      | <ul> <li>In section: Clocks and PLL interfaces modules         <ul> <li>In table: Main oscillator electrical characteristics</li> <li>V<sub>XOSCHS</sub>: Removed values for 4 MHz.</li> <li>T<sub>XOSCHSSU</sub>: Updated range to 8-40 MHz.</li> </ul> </li> <li>In table: 16 MHz RC Oscillator electrical specifications         <ul> <li>Updated 'Max' for T<sub>startup</sub> and T<sub>LTJIT</sub></li> <li>Removed F<sub>Untrimmed</sub> row</li> </ul> </li> <li>In table: 128 KHz Internal RC oscillator electrical specifications         <ul> <li>Fosc: Removed Uncaliberated 'Condition' and updated 'Min', 'Typ', and 'Max' for Caliberated condition</li> <li>Fosc: Updated 'Temperature dependence' and 'Supply dependence' Max values</li> </ul> </li> <li>In table: PLL electrical specifications         <ul> <li>Removed entries for Input Clock Low Level, Input Clock High Level, Power consumption, Regulator Maximum Output Current, Analog Supply, Digital Supply (V<sub>DD_LV</sub>), Modulation Depth (Down Spread), PLL reset assertion time, and Power Consumption</li> <li>Removed 'Typ' value for Duty Cycle at pllclkout</li> <li>Removed 'Min' value for Lock Time in calibration mode.</li> </ul> </li></ul> |  |  |
|          |      | <ul> <li>In table: Jitter calculation</li> <li>Added 1 Sigma Random Jitter and Total Period Jitter values for Long Term<br/>Jitter (Interger and Fractional Mode) rows.</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |  |  |
|          |      | <ul> <li>In section Flash read wait state and address pipeline control settings</li> <li>In Flash Read Wait State and Address Pipeline Control: Updated APC for 40 MHz.</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |  |  |
|          |      | Removed section: On-chip peripherals                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |  |  |

## Table 51. Revision History (continued)

Table continues on the next page ...

| Rev. No. | Date | Substantial Changes                                                                                         |  |  |
|----------|------|-------------------------------------------------------------------------------------------------------------|--|--|
|          |      | <ul> <li>In section, Thermal attributes</li> <li>Added table for 100 MAPBGA</li> </ul>                      |  |  |
|          |      | <ul> <li>In section Obtaining package dimensions</li> <li>Updated package details for 100 MAPBGA</li> </ul> |  |  |
|          |      | Editoral updates throughtout including correction of various module names.                                  |  |  |

## Table 51. Revision History (continued)

Table continues on the next page...