



Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

#### Details

| Product Status             | Active                                                                 |
|----------------------------|------------------------------------------------------------------------|
| Core Processor             | e200z2, e200z4                                                         |
| Core Size                  | 32-Bit Dual-Core                                                       |
| Speed                      | 80MHz/160MHz                                                           |
| Connectivity               | CANbus, Ethernet, I <sup>2</sup> C, LINbus, SAI, SPI, USB, USB OTG     |
| Peripherals                | DMA, LVD, POR, WDT                                                     |
| Number of I/O              | 178                                                                    |
| Program Memory Size        | 3MB (3M × 8)                                                           |
| Program Memory Type        | FLASH                                                                  |
| EEPROM Size                | -                                                                      |
| RAM Size                   | 512K x 8                                                               |
| Voltage - Supply (Vcc/Vdd) | 3V ~ 5.5V                                                              |
| Data Converters            | A/D 80x10b, 64x12b                                                     |
| Oscillator Type            | Internal                                                               |
| Operating Temperature      | -40°C ~ 125°C (TA)                                                     |
| Mounting Type              | Surface Mount                                                          |
| Package / Case             | 256-LBGA                                                               |
| Supplier Device Package    | 256-MAPPBGA (17x17)                                                    |
| Purchase URL               | https://www.e-xfl.com/product-detail/nxp-semiconductors/spc5746ck1mmj6 |
|                            |                                                                        |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

- Debug functionality
  - e200z2 core:NDI per IEEE-ISTO 5001-2008 Class3+
  - e200z4 core: NDI per IEEE-ISTO 5001-2008 Class 3+
- Timer
  - 16 Periodic Interrupt Timers (PITs)
  - Two System Timer Modules (STM)
  - Three Software Watchdog Timers (SWT)
  - 64 Configurable Enhanced Modular Input Output Subsystem (eMIOS) channels
- Device/board boundary Scan testing supported with Joint Test Action Group (JTAG) of IEEE 1149.1 and IEEE 1149.7 (CJTAG)
- Security
  - Hardware Security Module (HSMv2)
  - Password and Device Security (PASS) supporting advanced censorship and life-cycle management
  - One Fault Collection and Control Unit (FCCU) to collect faults and issue interrupts
- Functional Safety
  - ISO26262 ASIL-B compliance
- Multiple operating modes
  - Includes enhanced low power operation

# NOTE

All optional features (Flash memory, RAM, Peripherals) start with lowest number or address (e.g., FlexCAN0) and end at highest available number or address (e.g., MPC574xB/C have 6 CAN, ending with FlexCAN5).

| Feature                                        | MPC5745B        | MPC5744B                              | MPC5746B                                      | MPC5744C                  | MPC5745C                              | MPC5746C                                   |
|------------------------------------------------|-----------------|---------------------------------------|-----------------------------------------------|---------------------------|---------------------------------------|--------------------------------------------|
| CPUs                                           | e200z4          | e200z4                                | e200z4                                        | e200z4                    | e200z4                                | e200z4                                     |
|                                                |                 |                                       |                                               | e200z2                    | e200z2                                | e200z2                                     |
| FPU                                            | e200z4          | e200z4                                | e200z4                                        | e200z4                    | e200z4                                | e200z4                                     |
| Maximum<br>Operating<br>Frequency <sup>2</sup> | 160MHz (Z4)     | 160MHz (Z4)                           | 160MHz (Z4)                                   | 160MHz (Z4)<br>80MHz (Z2) | 160MHz (Z4)<br>80MHz (Z2)             | 160MHz (Z4<br>80MHz (Z2)                   |
| Flash memory                                   | 2 MB            | 1.5 MB                                | 3 MB                                          | 1.5 MB                    | 2 MB                                  | 3 MB                                       |
| EEPROM<br>support                              | E               | Emulated up to 64                     | K                                             | E                         | Emulated up to 64                     | <                                          |
| RAM                                            | 256 KB          | 192 KB                                | 384 KB<br>(Optional<br>512KB) <sup>3, 3</sup> | 192 KB                    | 256 KB                                | 384 KB<br>(Optional<br>512KB) <sup>3</sup> |
| ECC                                            |                 |                                       | End t                                         | o End                     |                                       |                                            |
| SMPU                                           |                 |                                       | 16 e                                          | entry                     |                                       |                                            |
| DMA                                            |                 |                                       | 32 ch                                         | annels                    |                                       |                                            |
| 10-bit ADC                                     |                 |                                       | 36 Standar                                    | d channels                |                                       |                                            |
|                                                |                 |                                       | 32 Externa                                    | al channels               |                                       |                                            |
| 12-bit ADC                                     |                 |                                       | 15 Precisio                                   | n channels                |                                       |                                            |
|                                                |                 |                                       | 16 Standar                                    | d channels                |                                       |                                            |
| Analog<br>Comparator                           |                 |                                       | :                                             | 3                         |                                       |                                            |
| BCTU                                           |                 |                                       | -                                             | 1                         |                                       |                                            |
| SWT                                            |                 | 1, SWT[0] <sup>4</sup>                |                                               |                           | 2 <sup>4</sup>                        |                                            |
| STM                                            |                 | 1, STM[0]                             |                                               |                           | 2                                     |                                            |
| PIT-RTI                                        |                 |                                       | 16 chan                                       | nels PIT                  |                                       |                                            |
|                                                |                 |                                       | 1 chanr                                       | nels RTI                  |                                       |                                            |
| RTC/API                                        |                 |                                       |                                               | 1                         |                                       |                                            |
| Total Timer I/O <sup>5</sup>                   |                 |                                       | 64 ch                                         | annels                    |                                       |                                            |
|                                                |                 |                                       | 16-                                           | bits                      |                                       |                                            |
| LINFlexD                                       |                 | 1                                     |                                               |                           | 1                                     |                                            |
|                                                | Master and      | Slave (LINFlexD[0<br>(LINFlexD[1:11]) | )], 11 Master                                 | Master and                | Slave (LINFlexD[0<br>(LINFlexD[1:15]) | ], 15 Master                               |
| FlexCAN                                        | 6 with optional | CAN FD support                        | (FlexCAN[0:5])                                | 8 with optional           | CAN FD support                        | (FlexCAN[0:7])                             |
| DSPI/SPI                                       |                 |                                       | 4 x [                                         | DSPI                      |                                       |                                            |
|                                                |                 |                                       | 4 x                                           | SPI                       |                                       |                                            |

Table 1. MPC5746C Family Comparison1

Table continues on the next page...

#### Family comparison

### Table 1. MPC5746C Family Comparison1 (continued)

| Feature                                                      | MPC5745B    | MPC5744B    | MPC5746B            | MPC5744C           | MPC5745C    | MPC5746C                         |  |
|--------------------------------------------------------------|-------------|-------------|---------------------|--------------------|-------------|----------------------------------|--|
| l <sup>2</sup> C                                             | 4           | 4           | 4                   |                    | 4           |                                  |  |
| SAI/I <sup>2</sup> S                                         | 3           | 3           | 3                   |                    | 3           |                                  |  |
| FXOSC                                                        |             |             | 8 - 40              | ) MHz              |             |                                  |  |
| SXOSC                                                        |             |             | 32                  | KHz                |             |                                  |  |
| FIRC                                                         |             |             | 16                  | MHz                |             |                                  |  |
| SIRC                                                         |             | 128 KHz     |                     |                    |             |                                  |  |
| FMPLL                                                        |             |             |                     | 1                  |             |                                  |  |
| Low Power Unit<br>(LPU)                                      |             |             | Y                   | es                 |             |                                  |  |
| FlexRay 2.1<br>(dual channel)                                | Yes, 128 MB | Yes, 128 MB | Yes, 128 MB         |                    | Yes, 128 MB |                                  |  |
| Ethernet (RMII,<br>MII + 1588, Muti<br>queue AVB<br>support) | 1           | 1           | 1                   | 1                  |             |                                  |  |
| CRC                                                          |             |             |                     | 1                  |             |                                  |  |
| MEMU                                                         |             |             | 2                   | 2                  |             |                                  |  |
| STCU2                                                        |             |             |                     | 1                  |             |                                  |  |
| HSM-v2<br>(security)                                         |             |             | Opti                | onal               |             |                                  |  |
| Censorship                                                   |             |             | Y                   | es                 |             |                                  |  |
| FCCU                                                         |             |             |                     | 1                  |             |                                  |  |
| Safety level                                                 |             |             | Specific functions  | ASIL-B certifiable |             |                                  |  |
| User MBIST                                                   |             |             | Y                   | es                 |             |                                  |  |
| I/O Retention in<br>Standby                                  |             |             | Y                   | es                 |             |                                  |  |
| GPIO <sup>6</sup>                                            |             |             | Up to 264 GPI an    | d up to 246 GPIO   |             |                                  |  |
| Debug                                                        |             |             | JTA                 | GC,                |             |                                  |  |
|                                                              |             |             | cJT                 | AG                 |             |                                  |  |
| Nexus                                                        |             | Z4 N3+ (C   | Only available on 3 | 24BGA (developm    | ent only))  |                                  |  |
|                                                              |             | Z2 N3+ (C   | Only available on 3 | 24BGA (developm    | ent only))  |                                  |  |
| Packages                                                     | 176 LQFP-EP | 176 LQFP-EP | 176 LQFP-EP         | 176 LQFP-EP        | 176 LQFP-EP | 176 LQFP-EP                      |  |
|                                                              | 256 BGA     | 256 BGA     | 256 BGA             | 256 BGA            | 256 BGA     | 256 BGA,                         |  |
|                                                              | 100 BGA     | 100 BGA     | 100 BGA             | 100 BGA            | 100 BGA     | 324 BGA<br>(development<br>only) |  |
|                                                              |             |             |                     |                    |             | 100 BGA                          |  |

1. Feature set dependent on selected peripheral multiplexing, table shows example. Peripheral availability is package dependent.

- 2. Based on 125°C ambient operating temperature and subject to full device characterization.
- 3. Contact NXP representative for part number
- 4. Additional SWT included when HSM option selected
- 5. See device datasheet and reference manual for information on to timer channel configuration and functions.
- 6. Estimated I/O count for largest proposed packages based on multiplexing with peripherals.

Stress beyond the listed maximum values may affect device reliability or cause permanent damage to the device.

| Symbol                                                                                   | Parameter                                                                          | Conditions <sup>1</sup>                                                                 | Min         | Max                                                                                            | Unit |
|------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------|-------------|------------------------------------------------------------------------------------------------|------|
| $\begin{array}{c} V_{DD\_HV\_A},  V_{DD\_HV\_B}, \\ V_{DD\_HV\_C}{}^{2,  3} \end{array}$ | 3.3 V - 5. 5V input/output supply voltage                                          |                                                                                         | -0.3        | 6.0                                                                                            | V    |
| V <sub>DD_HV_FLA</sub> <sup>4, 5</sup>                                                   | 3.3 V flash supply voltage (when supplying from an external source in bypass mode) |                                                                                         | -0.3        | 3.63                                                                                           | V    |
| V <sub>DD_LP_DEC</sub> <sup>6</sup>                                                      | Decoupling pin for low power regulators <sup>7</sup>                               | _                                                                                       | -0.3        | 1.32                                                                                           | V    |
| V <sub>DD_HV_ADC1_REF</sub> <sup>8</sup>                                                 | 3.3 V / 5.0 V ADC1 high reference voltage                                          | —                                                                                       | -0.3        | 6                                                                                              | V    |
| V <sub>DD_HV_ADC0</sub><br>V <sub>DD_HV_ADC1</sub>                                       | 3.3 V to 5.5V ADC supply voltage                                                   | _                                                                                       | -0.3        | 6.0                                                                                            | V    |
| V <sub>SS_HV_ADC0</sub><br>V <sub>SS_HV_ADC1</sub>                                       | 3.3V to 5.5V ADC supply ground                                                     | _                                                                                       | -0.1        | 0.1                                                                                            | V    |
| V <sub>DD_LV</sub> <sup>9, 10, 10, 11, 11, 12</sup>                                      | Core logic supply voltage                                                          | _                                                                                       | -0.3        | 1.32                                                                                           | V    |
| V <sub>INA</sub>                                                                         | Voltage on analog pin with respect to ground (V <sub>SS_HV</sub> )                 | _                                                                                       | -0.3        | Min (V <sub>DD_HV_x</sub> ,<br>V <sub>DD_HV_ADCx</sub> ,<br>V <sub>DD_ADCx_REF</sub> )<br>+0.3 | V    |
| V <sub>IN</sub>                                                                          | Voltage on any digital pin with respect to ground ( $V_{SS_HV}$ )                  | Relative to<br>V <sub>DD_HV_A</sub> ,<br>V <sub>DD_HV_B</sub> ,<br>V <sub>DD_HV_C</sub> | -0.3        | V <sub>DD_HV_x</sub> + 0.3                                                                     | V    |
| I <sub>INJPAD</sub>                                                                      | Injected input current on any pin during overload condition                        | Always                                                                                  | -5          | 5                                                                                              | mA   |
| I <sub>INJSUM</sub>                                                                      | Absolute sum of all injected input currents during overload condition              | _                                                                                       | -50         | 50                                                                                             | mA   |
| T <sub>ramp</sub>                                                                        | Supply ramp rate                                                                   | _                                                                                       | 0.5 V / min | 100V/ms                                                                                        | —    |
| T <sub>A</sub> <sup>13</sup>                                                             | Ambient temperature                                                                | —                                                                                       | -40         | 125                                                                                            | °C   |
| T <sub>STG</sub>                                                                         | Storage temperature                                                                | _                                                                                       | -55         | 165                                                                                            | °C   |

| Table 5. | Absolute | maximum | ratings |
|----------|----------|---------|---------|
|----------|----------|---------|---------|

- 1. All voltages are referred to VSS\_HV unless otherwise specified
- 2. VDD\_HV\_B and VDD\_HV\_C are common together on the 176 LQFP-EP package.
- Allowed V<sub>DD\_HV\_x</sub> = 5.5–6.0 V for 60 seconds cumulative time with no restrictions, for 10 hours cumulative time device in reset, T<sub>J</sub>= 150 °C, remaining time at or below 5.5 V.
- 4. VDD\_HV\_FLA must be connected to VDD\_HV\_A when VDD\_HV\_A = 3.3V
- 5. VDD\_HV\_FLA must be disconnected from ANY power sources when VDD\_HV\_A = 5V
- 6. This pin should be decoupled with low ESR 1  $\mu$ F capacitor.
- 7. Not available for input voltage, only for decoupling internal regulators
- 8. 10-bit ADC does not have dedicated reference and its reference is bonded to 10-bit ADC supply(VDD\_HV\_ADC0) inside the package.
- Allowed 1.45 1.5 V for 60 seconds cumulative time at maximum T<sub>J</sub> = 150 °C, remaining time as defined in footnotes 10 and 11.
- 10. Allowed 1.38 1.45 V- for 10 hours cumulative time at maximum T<sub>J</sub> = 150 °C, remaining time as defined in footnote 11.
- 11. 1.32 1.38 V range allowed periodically for supply with sinusoidal shape and average supply value below 1.326 V at maximum T<sub>J</sub> = 150 °C.
- 12. If HVD on core supply (V<sub>HVD LV x</sub>) is enabled, it will generate a reset when supply goes above threshold.
- 13.  $T_J=150^{\circ}C$ . Assumes  $T_A=125^{\circ}C$ 
  - Assumes maximum θJA for 2s2p board. See Thermal attributes

# 4.2 Recommended operating conditions

The following table describes the operating conditions for the device, and for which all specifications in the data sheet are valid, except where explicitly noted. The device operating conditions must not be exceeded in order to guarantee proper operation and reliability. The ranges in this table are design targets and actual data may vary in the given range.

### NOTE

- For normal device operations, all supplies must be within operating range corresponding to the range mentioned in following tables. This is required even if some of the features are not used.
- If VDD\_HV\_A is in 3.3V range, VDD\_HV\_FLA should be externally supplied using a 3.3V source. If VDD\_HV\_A is in 3.3V range, VDD\_HV\_FLA should be shorted to VDD\_HV\_A.
- VDD\_HV\_A, VDD\_HV\_B and VDD\_HV\_C are all independent supplies and can each be set to 3.3V or 5V. The following tables: 'Recommended operating conditions (VDD\_HV\_x = 3.3 V)' and table 'Recommended operating conditions (VDD\_HV\_x = 5 V)' specify their ranges when configured in 3.3V or 5V respectively.

| Symbol                                             | Parameter                                                   | Conditions <sup>1</sup> | Min <sup>2</sup>                                   | Max  | Unit |
|----------------------------------------------------|-------------------------------------------------------------|-------------------------|----------------------------------------------------|------|------|
| V <sub>DD_HV_A</sub>                               | HV IO supply voltage                                        | —                       | 3.15                                               | 3.6  | V    |
| $V_{DD_HV_B}$                                      |                                                             |                         |                                                    |      |      |
| $V_{DD_HV_C}$                                      |                                                             |                         |                                                    |      |      |
| V <sub>DD_HV_FLA</sub> <sup>3</sup>                | HV flash supply voltage                                     | _                       | 3.15                                               | 3.6  | V    |
| V <sub>DD_HV_ADC1_REF</sub>                        | HV ADC1 high reference voltage                              | _                       | 3.0                                                | 5.5  | V    |
| V <sub>DD_HV_ADC0</sub><br>V <sub>DD_HV_ADC1</sub> | HV ADC supply voltage                                       | _                       | max(VDD_H<br>V_A,VDD_H<br>V_B,VDD_H<br>V_C) - 0.05 | 3.6  | V    |
| V <sub>SS_HV_ADC0</sub><br>V <sub>SS_HV_ADC1</sub> | HV ADC supply ground                                        | _                       | -0.1                                               | 0.1  | V    |
| V <sub>DD_LV</sub> <sup>4, 5</sup>                 | Core supply voltage                                         | _                       | 1.2                                                | 1.32 | V    |
| V <sub>IN1_CMP_REF</sub> <sup>6, 7</sup>           | Analog Comparator DAC reference voltage                     | —                       | 3.15                                               | 3.6  | V    |
| I <sub>INJPAD</sub>                                | Injected input current on any pin during overload condition | _                       | -3.0                                               | 3.0  | mA   |

### Table 6. Recommended operating conditions ( $V_{DD_HV_x} = 3.3 V$ )

Table continues on the next page...

#### General

| Symbol                                 | Parameter                           | Conditions <sup>1</sup>              | Min | Тур | Max | Unit |
|----------------------------------------|-------------------------------------|--------------------------------------|-----|-----|-----|------|
| DD_HV_ADC_REF <sup>10,</sup><br>11, 11 | ADC REF Operating current           | T <sub>a</sub> = 125 °C <sup>5</sup> |     | 200 | 400 | μA   |
| 11, 11                                 |                                     | 2 ADCs operating at 80 MHz           |     |     |     |      |
|                                        |                                     | $V_{DD_{HV}ADC_{REF}} = 5.5 V$       |     |     |     |      |
|                                        |                                     | T <sub>a</sub> = 105 °C              | _   | 200 | _   |      |
|                                        |                                     | 2 ADCs operating at 80 MHz           |     |     |     |      |
|                                        |                                     | $V_{DD_{HV}ADC_{REF}} = 5.5 V$       |     |     |     |      |
|                                        |                                     | T <sub>a</sub> = 85 °C               | _   | 200 | _   |      |
|                                        |                                     | 2 ADCs operating at 80 MHz           |     |     |     |      |
|                                        |                                     | $V_{DD_{HV}ADC_{REF}} = 5.5 V$       |     |     |     |      |
|                                        |                                     | T <sub>a</sub> = 25 °C               | _   | 200 | _   |      |
|                                        |                                     | 2 ADCs operating at 80 MHz           |     |     |     |      |
|                                        |                                     | $V_{DD_{HV}ADC_{REF}} = 3.6 V$       |     |     |     |      |
| I <sub>DD_HV_ADCx</sub> <sup>11</sup>  | ADC HV Operating current            | T <sub>a</sub> = 125 °C <sup>5</sup> | _   | 1.2 | 2   | m/   |
|                                        |                                     | ADC operating at 80 MHz              |     |     |     |      |
|                                        |                                     | $V_{DD_HV_ADC} = 5.5 V$              |     |     |     |      |
|                                        |                                     | T <sub>a</sub> = 25 °C               | _   | 1   | 2   |      |
|                                        |                                     | ADC operating at 80 MHz              |     |     |     |      |
|                                        |                                     | $V_{DD_HV_ADC} = 3.6 V$              |     |     |     |      |
| I <sub>DD_HV_FLASH</sub> 12            | Flash Operating current during read | T <sub>a</sub> = 125 °C <sup>5</sup> |     | 40  | 45  | mA   |
|                                        | access                              | 3.3 V supplies                       |     |     |     |      |
|                                        |                                     | 160 MHz frequency                    |     |     |     |      |
|                                        |                                     | T <sub>a</sub> = 105 °C              | _   | 40  | 45  |      |
|                                        |                                     | 3.3 V supplies                       |     |     |     |      |
|                                        |                                     | 160 MHz frequency                    |     |     |     |      |
|                                        |                                     | T <sub>a</sub> = 85 °C               | —   | 40  | 45  | 1    |
|                                        |                                     | 3.3 V supplies                       |     |     |     |      |
|                                        |                                     | 160 MHz frequency                    |     |     |     |      |
|                                        | 1                                   |                                      |     | -   |     | I    |

### Table 10. Current consumption characteristics (continued)

- 1. The content of the Conditions column identifies the components that draw the specific current.
- Single e200Z4 core cache disabled @80 MHz, no FlexRay, no ENET, 2 x CAN, 8 LINFlexD, 2 SPI, ADC0 and 1 used constantly, no HSM, Memory: 2M flash, 128K RAM RUN mode, Clocks: FIRC on, XOSC, PLL on, SIRC on for TOD, no 32KHz crystal (TOD runs off SIRC).
- 3. Recommended Transistors:MJD31 @ 85°C, 105°C and 125°C. In case of internal ballast mode, it is expected that the external ballast is not mounted and BAL\_SELECT\_INT pin is tied to VDD\_HV\_A supply on board. Internal ballast can be used for all use cases with current consumption upto 150mA
- 4. The power consumption does not consider the dynamic current of I/Os
- 5. Tj=150°C. Assumes Ta=125°C
  - Assumes maximum θJA of 2s2p board. SeeThermal attributes
- e200Z4 core, 160MHz, cache enabled; e200Z2 core, 80MHz, no FlexRay, no ENET, 7 CAN, 16 LINFlexD, 4 SPI, 1x ADC used constantly, includes HSM at start-up / periodic use, Memory: 3M flash, 256K RAM, Clocks: FIRC on, XOSC on, PLL on, SIRC on, no 32KHz crystal
- e200Z4 core, 120MHz, cache enabled; e200Z2 core, 60MHz; no FlexRay, no ENET, 7 CAN, 16 LINFlexD, 4 SPI, 1x ADC used constantly, includes HSM at start-up / periodic use, Memory: 3M flash, 128K RAM, Clocks: FIRC on, XOSC on, PLL on, SIRC on, no 32KHz crystal

- e200Z4 core, 160MHz, cache enabled; e200Z4 core, 80MHz; HSM fully operational (Z0 core @80MHz) FlexRay, 5x CAN, 5x LINFlexD, 2x SPI, 1x ADC used constantly, 1xeMIOS (5 ch), Memory: 3M flash, 384K RAM, Clocks: FIRC on, XOSC on, PLL on, SIRC on, no 32KHz crystal
- 9. Assuming Ta=Tj, as the device is in Stop mode. Assumes maximum θJA of 2s2p board. SeeThermal attributes.
- 10. Internal structures hold the input voltage less than V<sub>DD\_HV\_ADC\_REF</sub> + 1.0 V on all pads powered by V<sub>DDA</sub> supplies, if the maximum injection current specification is met (3 mA for all pins) and V<sub>DDA</sub> is within the operating voltage specifications.
- 11. This value is the total current for two ADCs.Each ADC might consume upto 2mA at max.
- 12. This assumes the default configuration of flash controller register. For more details, refer to Flash memory program and erase specifications

Table 11. Low Power Unit (LPU) Current consumption characteristics

| Symbol   | Parameter     | Conditions <sup>1</sup>                        | Min | Тур  | Мах  | Unit |
|----------|---------------|------------------------------------------------|-----|------|------|------|
| LPU_RUN  | with 256K RAM | $T_a = 25 \text{ °C}$                          | -   | 10   | —    | mA   |
|          |               | SYS_CLK = 16MHz                                |     |      |      |      |
|          |               | ADC0 = OFF, SPI0 = OFF, LIN0 = OFF, CAN0 = OFF |     |      |      |      |
|          |               | T <sub>a</sub> = 85 °C                         | —   | 10.5 | —    |      |
|          |               | SYS_CLK = 16MHz                                |     |      |      |      |
|          |               | ADC0 = ON, SPI0 = ON, LIN0 = ON, CAN0 = ON     |     |      |      |      |
|          |               | T <sub>a</sub> = 105 °C                        | —   | 11   | —    |      |
|          |               | SYS_CLK = 16MHz                                |     |      |      |      |
|          |               | ADC0 = ON, SPI0 = ON, LIN0 = ON, CAN0 = ON     |     |      |      |      |
|          |               | $T_a = 125 \ ^{\circ}C^{2, 2}$                 | —   | —    | 26   |      |
|          |               | SYS_CLK = 16MHz                                |     |      |      |      |
|          |               | ADC0 = ON, SPI0 = ON, LIN0 = ON, CAN0 = ON     |     |      |      |      |
| LPU_STOP | with 256K RAM | $T_a = 25 \text{ °C}$                          | —   | 0.18 | —    | mA   |
|          |               | T <sub>a</sub> = 85 °C                         | —   | 0.60 | —    |      |
|          |               | T <sub>a</sub> = 105 °C                        | —   | 1.00 |      |      |
|          |               | $T_{a} = 125 \ ^{\circ}C^{2}$                  | —   | _    | 10.6 |      |

- 1. The content of the Conditions column identifies the components that draw the specific current.
- Assuming Ta=Tj, as the device is in static (fully clock gated) mode. Assumes maximum θJA of 2s2p board. SeeThermal attributes

Table 12. STANDBY Current consumption characteristics

| Symbol   | Parameter    | Conditions <sup>1</sup>       | Min | Тур | Max  | Unit |
|----------|--------------|-------------------------------|-----|-----|------|------|
| STANDBY0 | STANDBY with | T <sub>a</sub> = 25 °C        | —   | 71  | —    | μA   |
|          | 8K RAM       | T <sub>a</sub> = 85 °C        | —   | 125 | 700  |      |
|          |              | T <sub>a</sub> = 105 °C       | —   | 195 | 1225 |      |
|          |              | $T_a = 125 \text{ °C}^{2, 2}$ | —   | 314 | 2100 |      |
| STANDBY1 | STANDBY with | $T_a = 25 \text{ °C}$         | —   | 72  |      | μA   |
|          | 64K RAM      | T <sub>a</sub> = 85 °C        | —   | 140 | 715  |      |
|          |              | T <sub>a</sub> = 105 °C       | —   | 225 | 1275 |      |
|          |              | $T_a = 125 \ ^{\circ}C^2$     | —   | 358 | 2250 | 1    |

Table continues on the next page...

General

| Symbol   | Parameter    | Conditions <sup>1</sup>   | Min | Тур | Max  | Unit |
|----------|--------------|---------------------------|-----|-----|------|------|
| STANDBY2 | STANDBY with | T <sub>a</sub> = 25 °C    | —   | 75  | _    | μA   |
|          | 128K RAM     | T <sub>a</sub> = 85 °C    | —   | 155 | 730  |      |
|          |              | $T_a = 105 \ ^{\circ}C$   | —   | 255 | 1350 |      |
|          |              | $T_a = 125 \ ^{\circ}C^2$ | —   | 396 | 2600 |      |
| STANDBY3 | STANDBY with | $T_a = 25 \text{ °C}$     | —   | 80  | _    | μA   |
|          | 256K RAM     | T <sub>a</sub> = 85 °C    | —   | 180 | 800  |      |
|          |              | $T_a = 105 \ ^{\circ}C$   | —   | 290 | 1425 | ]    |
|          |              | $T_a = 125 \ ^{\circ}C^2$ | —   | 465 | 2900 | 1    |
| STANDBY3 | FIRC ON      | $T_a = 25 \text{ °C}$     | _   | 500 | —    | μA   |

# Table 12. STANDBY Current consumption characteristics (continued)

1. The content of the Conditions column identifies the components that draw the specific current.

 Assuming Ta=Tj, as the device is in static (fully clock gated) mode. Assumes maximum θJA of 2s2p board. SeeThermal attributes

# 4.6 Electrostatic discharge (ESD) characteristics

Electrostatic discharges (a positive then a negative pulse separated by 1 second) are applied to the pins of each sample according to each pin combination. The sample size depends on the number of supply pins in the device (3 parts  $\times$  (n + 1) supply pin). This test conforms to the AEC-Q100-002/-003/-011 standard.

### NOTE

A device will be defined as a failure if after exposure to ESD pulses the device no longer meets the device specification requirements. Complete DC parametric and functional testing shall be performed per applicable device specification at room temperature followed by hot temperature, unless specified otherwise in the device specification.

| Symbol                | Parameter               | Conditions <sup>1</sup>        | Class | Max value <sup>2</sup> | Unit |
|-----------------------|-------------------------|--------------------------------|-------|------------------------|------|
| V <sub>ESD(HBM)</sub> | Electrostatic discharge | T <sub>A</sub> = 25 °C         | H1C   | 2000                   | V    |
|                       | (Human Body Model)      | conforming to AEC-<br>Q100-002 |       |                        |      |
| V <sub>ESD(CDM)</sub> | Electrostatic discharge | T <sub>A</sub> = 25 °C         | C3A   | 500                    | V    |
|                       | (Charged Device Model)  | conforming to AEC-<br>Q100-011 |       | 750 (corners)          |      |

Table 13. ESD ratings

1. All ESD testing is in conformity with CDF-AEC-Q100 Stress Test Qualification for Automotive Grade Integrated Circuits.

2. Data based on characterization results, not tested in production.

#### Peripheral operating requirements and behaviours

| Symbol              | Parameter                                      | Conditions                                                                                       |      | Value |     |    |
|---------------------|------------------------------------------------|--------------------------------------------------------------------------------------------------|------|-------|-----|----|
|                     |                                                |                                                                                                  | Min  | Тур   | Max |    |
| V <sub>HYS</sub>    | CMOS Input Buffer hysterisis                   | —                                                                                                | 300  | —     | _   | mV |
| V <sub>DD_POR</sub> | Minimum supply for strong pull-down activation | -                                                                                                | —    | _     | 1.2 | V  |
| I <sub>OL_R</sub>   | Strong pull-down current <sup>1, 1</sup>       | $\label{eq:Device under power-on reset} $V_{DD_HV_A} = V_{DD_POR}$$V_{OL} = 0.35^*V_{DD_HV_A}$$$ | 0.2  | _     | _   | mA |
|                     |                                                | Device under power-on reset<br>$V_{DD_{HV}A} = V_{DD_{POR}}$<br>$V_{OL} = 0.35^*V_{DD_{HV}IO}$   | 11   | _     |     | mA |
| W <sub>FRST</sub>   | RESET input filtered pulse                     | —                                                                                                | _    | _     | 500 | ns |
| W <sub>NFRST</sub>  | RESET input not filtered pulse                 | -                                                                                                | 2000 | —     | _   | ns |
| ll <sub>WPU</sub> l | Weak pull-up current absolute value            | RESET pin V <sub>IN</sub> = V <sub>DD</sub>                                                      | 23   | —     | 82  | μA |

 Table 18.
 Functional reset pad electrical specifications (continued)

1. Strong pull-down is active on PHASE0, PHASE1, PHASE2, and the beginning of PHASE3 for RESET.

# 5.6 PORST electrical specifications

### Table 19. PORST electrical specifications

| Symbol              | Parameter                      |                                | Value |                                |    |
|---------------------|--------------------------------|--------------------------------|-------|--------------------------------|----|
|                     |                                | Min                            | Тур   | Max                            |    |
| W <sub>FPORST</sub> | PORST input filtered pulse     |                                | —     | 200                            | ns |
| WNFPORST            | PORST input not filtered pulse | 1000                           | —     | _                              | ns |
| V <sub>IH</sub>     | Input high level               | 0.65 x<br>V <sub>DD_HV_A</sub> | _     | _                              | V  |
| V <sub>IL</sub>     | Input low level                | -                              | _     | 0.35 x<br>V <sub>DD_HV_A</sub> | V  |

# 6 Peripheral operating requirements and behaviours

# 6.1 Analog

# 6.1.1 ADC electrical specifications

The device provides a 12-bit Successive Approximation Register (SAR) Analog-to-Digital Converter.

| Symbol                                  | Parameter                                 | Conditions                             | Min | Typ <sup>1</sup> | Max  | Unit |
|-----------------------------------------|-------------------------------------------|----------------------------------------|-----|------------------|------|------|
| R <sub>AD</sub> <sup>6</sup>            | Internal resistance of analog source      | —                                      | -   | _                | 825  | Ω    |
| INL                                     | Integral non-linearity (precise channel)  | —                                      | -2  | _                | 2    | LSB  |
| INL                                     | Integral non-linearity (standard channel) | —                                      | -3  | _                | 3    | LSB  |
| DNL                                     | Differential non-linearity                | —                                      | -1  |                  | 1    | LSB  |
| OFS                                     | Offset error                              | —                                      | -6  | _                | 6    | LSB  |
| GNE                                     | Gain error                                | —                                      | -4  | _                | 4    | LSB  |
| ADC Analog Pad                          | Max leakage (precision channel)           | 150 °C                                 | —   | _                | 250  | nA   |
| (pad going to one ADC)                  | Max leakage (standard channel)            | 150 °C                                 | _   | _                | 2500 | nA   |
| ,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,, | Max leakage (standard channel)            | 105 °C <sub>TA</sub>                   | _   | 5                | 250  | nA   |
|                                         | Max positive/negative injection           |                                        | -5  | _                | 5    | mA   |
| TUEprecision channels                   | Total unadjusted error for precision      | Without current injection              | -6  | +/-4             | 6    | LSB  |
|                                         | channels                                  | With current injection <sup>7, 7</sup> |     | +/-5             |      | LSB  |
| TUE <sub>standard/extended</sub>        | Total unadjusted error for standard/      | Without current injection              | -8  | +/-6             | 8    | LSB  |
| channels                                | extended channels                         | With current injection <sup>7</sup>    |     | +/-8             |      | LSB  |
| t <sub>recovery</sub>                   | STOP mode to Run mode recovery time       |                                        |     |                  | < 1  | μs   |

#### Table 20. ADC conversion characteristics (for 12-bit) (continued)

- Active ADC input, VinA < [min(ADC\_VrefH, ADC\_ADV, VDD\_HV\_IOx)]. VDD\_HV\_IOx refers to I/O segment supply voltage. Violation of this condition would lead to degradation of ADC performance. Please refer to Table: 'Absolute maximum ratings' to avoid damage. Refer to Table: 'Recommended operating conditions (VDD\_HV\_x = 3.3 V)' for required relation between IO\_supply\_A,B,C and ADC\_Supply.</li>
- 2. The internally generated clock (known as AD\_clk or ADCK) could be same as the peripheral clock or half of the peripheral clock based on register configuration in the ADC.
- During the sample time the input capacitance C<sub>S</sub> can be charged/discharged by the external source. The internal
  resistance of the analog source must allow the capacitance to reach its final voltage level within t<sub>sample</sub>. After the end of the
  sample time t<sub>sample</sub>, changes of the analog input voltage have no effect on the conversion result. Values for the sample
  clock t<sub>sample</sub> depend on programming.
- This parameter does not include the sample time t<sub>sample</sub>, but only the time for determining the digital result and the time to load the result register with the conversion result.
- 5. Apart from tsample and tconv, few cycles are used up in ADC digital interface and hence the overall throughput from the ADC is lower.
- 6. See Figure 6.
- 7. Current injection condition for ADC channels is defined for an inactive ADC channel (on which conversion is NOT being performed), and this occurs when voltage on the ADC pin exceeds the I/O supply or ground. However, absolute maximum voltage spec on pad input (VINA, see Table: Absolute maximum ratings) must be honored to meet TUE spec quoted here

### Table 21. ADC conversion characteristics (for 10-bit)

| Symbol              | Parameter                                                                                                    | Conditions                          | Min  | Typ <sup>1</sup> | Max  | Unit |
|---------------------|--------------------------------------------------------------------------------------------------------------|-------------------------------------|------|------------------|------|------|
| f <sub>CK</sub>     | ADC Clock frequency (depends on ADC configuration) (The duty cycle depends on AD_CK <sup>2</sup> frequency.) | _                                   | 15.2 | 80               | 80   | MHz  |
| f <sub>s</sub>      | Sampling frequency                                                                                           | —                                   | —    | _                | 1.00 | MHz  |
| t <sub>sample</sub> | Sample time <sup>3</sup>                                                                                     | 80 MHz@ 100 ohm source<br>impedance | 275  | _                | _    | ns   |

Table continues on the next page...

### NOTE

The above start up time of 1 us is equivalent to 16 cycles of 16 MHz.

### 6.2.4 128 KHz Internal RC oscillator Electrical specifications Table 26. 128 KHz Internal RC oscillator electrical specifications

| Symbol                         | Parameter               | Condition     | Min | Тур | Мах   | Unit  |
|--------------------------------|-------------------------|---------------|-----|-----|-------|-------|
| F <sub>oscu</sub> <sup>1</sup> | Oscillator<br>frequency | Calibrated    | 119 | 128 | 136.5 | KHz   |
|                                | Temperature dependence  |               |     |     | 600   | ppm/C |
|                                | Supply dependence       |               |     |     | 18    | %/V   |
|                                | Supply current          | Clock running |     |     | 2.75  | μA    |
|                                |                         | Clock stopped |     |     | 200   | nA    |

1. Vdd=1.2 V, 1.32V, T<sub>a</sub>=-40 C, 125 C

# 6.2.5 PLL electrical specifications

### Table 27. PLL electrical specifications

| Parameter                        | Min       | Тур | Max          | Unit | Comments                                                    |
|----------------------------------|-----------|-----|--------------|------|-------------------------------------------------------------|
| Input Frequency                  | 8         |     | 40           | MHz  |                                                             |
| VCO Frequency Range              | 600       |     | 1280         | MHz  |                                                             |
| Duty Cycle at pllclkout          | 48%       |     | 52%          |      | This specification is guaranteed at PLL IP boundary         |
| Period Jitter                    |           |     | See Table 28 | ps   | NON SSCG mode                                               |
| TIE                              |           |     | See Table 28 |      | at 960 M Integrated over 1MHz offset not valid in SSCG mode |
| Modulation Depth (Center Spread) | +/- 0.25% |     | +/- 3.0%     |      |                                                             |
| Modulation Frequency             |           |     | 32           | KHz  |                                                             |
| Lock Time                        |           |     | 60           | μs   | Calibration mode                                            |

### Table 28. Jitter calculation

| Type of jitter | Jitter due to<br>Supply<br>Noise (ps)<br>J <sub>SN</sub> <sup>1</sup> | Jitter due to<br>Fractional Mode<br>(ps) J <sub>SDM</sub> <sup>2</sup> | Jitter due to<br>Fractional Mode<br>J <sub>SSCG</sub> (ps) <sup>3</sup> | 1 Sigma<br>Random<br>Jitter J <sub>RJ</sub><br>(ps) <sup>4</sup> | Total Period Jitter (ps)                                        |
|----------------|-----------------------------------------------------------------------|------------------------------------------------------------------------|-------------------------------------------------------------------------|------------------------------------------------------------------|-----------------------------------------------------------------|
| Period Jitter  | 60 ps                                                                 | 3% of pllclkout1,2                                                     | Modulation depth                                                        |                                                                  | +/-( $J_{SN}$ + $J_{SDM}$ + $J_{SSCG}$ + $N^{[4]}$ × $J_{RJ}$ ) |

Table continues on the next page...

#### Memory interfaces

| Symbol                 | Characteristic                                                | Min    | Typical | Max <sup>1, 1</sup>          | Units<br>2, 2 |
|------------------------|---------------------------------------------------------------|--------|---------|------------------------------|---------------|
| tai256kseq             | Array Integrity time for sequential sequence on 256 KB block. | -      | _       | 8192 x<br>Tperiod x<br>Nread | _             |
| t <sub>mr16kseq</sub>  | Margin Read time for sequential sequence on 16 KB block.      | 73.81  | _       | 110.7                        | μs            |
| t <sub>mr32kseq</sub>  | Margin Read time for sequential sequence on 32 KB block.      | 128.43 | _       | 192.6                        | μs            |
| t <sub>mr64kseq</sub>  | Margin Read time for sequential sequence on 64 KB block.      | 237.65 | —       | 356.5                        | μs            |
| t <sub>mr256kseq</sub> | Margin Read time for sequential sequence on 256 KB block.     | 893.01 |         | 1,339.5                      | μs            |

### Table 31. Flash memory Array Integrity and Margin Read specifications (continued)

- Array Integrity times need to be calculated and is dependent on system frequency and number of clocks per read. The
  equation presented require Tperiod (which is the unit accurate period, thus for 200 MHz, Tperiod would equal 5e-9) and
  Nread (which is the number of clocks required for read, including pipeline contribution. Thus for a read setup that requires
  6 clocks to read with no pipeline, Nread would equal 6. For a read setup that requires 6 clocks to read, and has the
  address pipeline set to 2, Nread would equal 4 (or 6 2).)
- 2. The units for Array Integrity are determined by the period of the system clock. If unit accurate period is used in the equation, the results of the equation are also unit accurate.

### 6.3.3 Flash memory module life specifications Table 32. Flash memory module life specifications

| Symbol              | Characteristic                                                                                 | Conditions                        | Min     | Typical | Units         |
|---------------------|------------------------------------------------------------------------------------------------|-----------------------------------|---------|---------|---------------|
| Array P/E<br>cycles | Number of program/erase cycles per block<br>for 16 KB, 32 KB and 64 KB blocks. <sup>1, 1</sup> | —                                 | 250,000 | _       | P/E<br>cycles |
|                     | Number of program/erase cycles per block for 256 KB blocks. <sup>2, 2</sup>                    | —                                 | 1,000   | 250,000 | P/E<br>cycles |
| Data<br>retention   | Minimum data retention.                                                                        | Blocks with 0 - 1,000 P/E cycles. | 50      | -       | Years         |
|                     |                                                                                                | Blocks with 100,000 P/E cycles.   | 20      | -       | Years         |
|                     |                                                                                                | Blocks with 250,000 P/E cycles.   | 10      | -       | Years         |

1. Program and erase supported across standard temperature specs.

2. Program and erase supported across standard temperature specs.

# 6.3.4 Data retention vs program/erase cycles

Graphically, Data Retention versus Program/Erase Cycles can be represented by the following figure. The spec window represents qualified limits. The extrapolated dotted line demonstrates technology capability, however is beyond the qualification limits.

| Symbol               | Characteristic                                                                                                                                                                                                                        | Min                                              | Typical | Max                                              | Units |
|----------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------|---------|--------------------------------------------------|-------|
| t <sub>drcv</sub>    | Time to recover once exiting low power mode.                                                                                                                                                                                          | 16<br>plus seven<br>system<br>clock<br>periods.  | _       | 45<br>plus seven<br>system<br>clock<br>periods   | μs    |
| t <sub>aistart</sub> | Time from 0 to 1 transition of UT0-AIE initiating a Margin Read<br>or Array Integrity until the UT0-AID bit is cleared. This time also<br>applies to the resuming from a suspend or breakpoint by<br>clearing AISUS or clearing NAIBP | _                                                | _       | 5                                                | ns    |
| t <sub>aistop</sub>  | Time from 1 to 0 transition of UT0-AIE initiating an Array<br>Integrity abort until the UT0-AID bit is set. This time also applies<br>to the UT0-AISUS to UT0-AID setting in the event of a Array<br>Integrity suspend request.       | _                                                | —       | 80<br>plus fifteen<br>system<br>clock<br>periods | ns    |
| t <sub>mrstop</sub>  | Time from 1 to 0 transition of UT0-AIE initiating a Margin Read<br>abort until the UT0-AID bit is set. This time also applies to the<br>UT0-AISUS to UT0-AID setting in the event of a Margin Read<br>suspend request.                | 10.36<br>plus four<br>system<br>clock<br>periods | _       | 20.42<br>plus four<br>system<br>clock<br>periods | μs    |

 Table 33.
 Flash memory AC timing specifications (continued)

# 6.3.6 Flash read wait state and address pipeline control settings

The following table describes the recommended RWSC and APC settings at various operating frequencies based on specified intrinsic flash access times of the flash module controller array at 125 °C.

 Table 34.
 Flash Read Wait State and Address Pipeline Control Combinations

| Flash frequency             | RWSC setting | APC setting |
|-----------------------------|--------------|-------------|
| 0 MHz < fFlash <= 33 MHz    | 0            | 0           |
| 33 MHz < fFlash <= 100 MHz  | 2            | 1           |
| 100 MHz < fFlash <= 133 MHz | 3            | 1           |
| 133 MHz < fFlash <= 160 MHz | 4            | 1           |

# 6.4.2 FlexRay electrical specifications

### 6.4.2.1 FlexRay timing

This section provides the FlexRay Interface timing characteristics for the input and output signals. It should be noted that these are recommended numbers as per the FlexRay EPL v3.0 specification, and subject to change per the final timing analysis of the device.

### 6.4.2.2 TxEN



### Figure 17. TxEN signal

| Table 38. | TxEN output | characteristics <sup>1</sup> |
|-----------|-------------|------------------------------|
|-----------|-------------|------------------------------|

| Name                      | Description                                                                            | Min | Max | Unit |
|---------------------------|----------------------------------------------------------------------------------------|-----|-----|------|
| dCCTxEN <sub>RISE25</sub> | Rise time of TxEN signal at CC                                                         | —   | 9   | ns   |
| dCCTxEN <sub>FALL25</sub> | Fall time of TxEN signal at CC                                                         | —   | 9   | ns   |
| dCCTxEN <sub>01</sub>     | Sum of delay between Clk to Q of the last FF and the final output buffer, rising edge  | _   | 25  | ns   |
| dCCTxEN <sub>10</sub>     | Sum of delay between Clk to Q of the last FF and the final output buffer, falling edge |     | 25  | ns   |

1. All parameters specified for  $V_{DD_HV_IOx}$  = 3.3 V -5%, +±10%, TJ = -40 °C / 150 °C, TxEN pin load maximum 25 pF

#### FlexRay electrical specifications

| no  | Parameter                                  | Va  | Unit |                |
|-----|--------------------------------------------|-----|------|----------------|
|     |                                            | Min | Max  |                |
| S2  | SAI_MCLK pulse width high/low              | 45% | 55%  | MCLK<br>period |
| S3  | SAI_BCLK cycle time                        | 80  | -    | BCLK<br>period |
| S4  | SAI_BCLK pulse width high/low              | 45% | 55%  | ns             |
| S5  | SAI_BCLK to SAI_FS output valid            | -   | 15   | ns             |
| S6  | SAI_BCLK to SAI_FS output invalid          | 0   | -    | ns             |
| S7  | SAI_BCLK to SAI_TXD valid                  | -   | 15   | ns             |
| S8  | SAI_BCLK to SAI_TXD invalid                | 0   | -    | ns             |
| S9  | SAI_RXD/SAI_FS input setup before SAI_BCLK | 28  | -    | ns             |
| S10 | SAI_RXD/SAI_FS input hold after SAI_BCLK   | 0   | -    | ns             |

Table 43. Master mode SAI Timing (continued)





| Table 44. | Slave | mode | SAI | Timing |
|-----------|-------|------|-----|--------|
|-----------|-------|------|-----|--------|

| No  | Parameter                             | Va     | Unit |             |
|-----|---------------------------------------|--------|------|-------------|
|     |                                       | Min    | Мах  |             |
|     | Operating Voltage                     | 2.7    | 3.6  | V           |
| S11 | SAI_BCLK cycle time (input)           | 80     | -    | ns          |
| S12 | SAI_BCLK pulse width high/low (input) | 45%    | 55%  | BCLK period |
| S13 | SAI_FS input setup before SAI_BCLK    | 10     | -    | ns          |
| S14 | SAI_FS input hold after SAI_BCLK      | 2 - ns |      | ns          |

Table continues on the next page...

#### **Thermal attributes**

| Board type | Symbol           | Description                                                                                   | 324 MAPBGA | Unit | Notes |
|------------|------------------|-----------------------------------------------------------------------------------------------|------------|------|-------|
| _          | R <sub>θJB</sub> | Thermal<br>resistance, junction<br>to board                                                   | 16.8       | °C/W | 44    |
| _          | R <sub>θJC</sub> | Thermal<br>resistance, junction<br>to case                                                    | 7.4        | °C/W | 55    |
| _          | Ψ <sub>JT</sub>  | Thermal<br>characterization<br>parameter, junction<br>to package top<br>natural convection    | 0.2        | °C/W | 66    |
|            | Ψ <sub>JB</sub>  | Thermal<br>characterization<br>parameter, junction<br>to package bottom<br>natural convection | 7.3        | °C/W | 77    |

- 1. Junction temperature is a function of die size, on-chip power dissipation, package thermal resistance, mounting site (board) temperature, ambient temperature, air flow, power dissipation of other components on the board, and board thermal resistance.
- 2. Per JEDEC JESD51-2 with the single layer board horizontal. Board meets JESD51-9 specification.
- 3. Per JEDEC JESD51-6 with the board horizontal
- 4. Thermal resistance between the die and the printed circuit board per JEDEC JESD51-8. Board temperature is measured on the top surface of the board near the package.
- 5. Thermal resistance between the die and the case top surface as measured by the cold plate method (MIL SPEC-883 Method 1012.1).
- 6. Thermal characterization parameter indicating the temperature difference between package top and the junction temperature per JEDEC JESD51-2.
- 7. Thermal characterization parameter indicating the temperature difference between package bottom center and the junction temperature per JEDEC JESD51-12. When Greek letters are not available, the thermal characterization parameter is written as Psi-JB.

| Board type        | Symbol            | Description                                                                | 256 MAPBGA | Unit | Notes  |
|-------------------|-------------------|----------------------------------------------------------------------------|------------|------|--------|
| Single-layer (1s) | R <sub>0JA</sub>  | Thermal<br>resistance, junction<br>to ambient (natural<br>convection)      | 42.6       | °C/W | 11, 22 |
| Four-layer (2s2p) | R <sub>eJA</sub>  | Thermal<br>resistance, junction<br>to ambient (natural<br>convection)      | 26.0       | °C/W | 1,2,33 |
| Single-layer (1s) | R <sub>ejma</sub> | Thermal<br>resistance, junction<br>to ambient (200 ft./<br>min. air speed) | 31.0       | °C/W | 1,3    |
| Four-layer (2s2p) | R <sub>ejma</sub> | Thermal<br>resistance, junction<br>to ambient (200 ft./<br>min. air speed) | 21.3       | °C/W | 1,3    |
|                   | R <sub>0JB</sub>  | Thermal<br>resistance, junction<br>to board                                | 12.8       | °C/W | 44     |

Table continues on the next page...

#### Thermal attributes

| Board type | Symbol               | Description                                                                                                          | 256 MAPBGA | Unit | Notes |
|------------|----------------------|----------------------------------------------------------------------------------------------------------------------|------------|------|-------|
| -          | R <sub>θJC</sub>     | Thermal<br>resistance, junction<br>to case                                                                           | 7.9        | °C/W | 55    |
|            | Ψ <sub>JT</sub>      | Thermal<br>characterization<br>parameter, junction<br>to package top<br>outside center<br>(natural<br>convection)    | 0.2        | °C/W | 66    |
| _          | R <sub>0JB_CSB</sub> | Thermal<br>characterization<br>parameter, junction<br>to package bottom<br>outside center<br>(natural<br>convection) | 9.0        | °C/W | 77    |

- 1. Junction temperature is a function of die size, on-chip power dissipation, package thermal resistance, mounting site (board) temperature, ambient temperature, air flow, power dissipation of other components on the board, and board thermal resistance.
- 2. Per SEMI G38-87 and JEDEC JESD51-2 with the single layer board horizontal.
- 3. Per JEDEC JESD51-6 with the board horizontal
- 4. Thermal resistance between the die and the printed circuit board per JEDEC JESD51-8. Board temperature is measured on the top surface of the board near the package.
- 5. Thermal resistance between the die and the case top surface as measured by the cold plate method (MIL SPEC-883 Method 1012.1).
- 6. Thermal characterization parameter indicating the temperature difference between package top and the junction temperature per JEDEC JESD51-2. When Greek letters are not available, the thermal characterization parameter is written as Psi-JT.
- 7. Thermal characterization parameter indicating the temperature difference between package bottom center and the junction temperature per JEDEC JESD51-12. When Greek letters are not available, the thermal characterization parameter is written as Psi-JB.

| Board type        | Symbol            | Description                                                                | 100 MAPBGA | Unit | Notes   |
|-------------------|-------------------|----------------------------------------------------------------------------|------------|------|---------|
| Single-layer (1s) | R <sub>0JA</sub>  | Thermal<br>resistance, junction<br>to ambient (natural<br>convection)      | 50.9       | °C/W | 1, 21,2 |
| Four-layer (2s2p) | R <sub>0JA</sub>  | Thermal<br>resistance, junction<br>to ambient (natural<br>convection)      | 27.0       | °C/W | 1,2,33  |
| Single-layer (1s) | R <sub>0JMA</sub> | Thermal<br>resistance, junction<br>to ambient (200 ft./<br>min. air speed) | 38.0       | °C/W | 1,3     |
| Four-layer (2s2p) | R <sub>0JMA</sub> | Thermal<br>resistance, junction<br>to ambient (200 ft./<br>min. air speed) | 22.2       | °C/W | 1,3     |

Table continues on the next page ...

| Board type | Symbol           | Description                                                                                                          | 100 MAPBGA | Unit | Notes |
|------------|------------------|----------------------------------------------------------------------------------------------------------------------|------------|------|-------|
| -          | R <sub>θJB</sub> | Thermal<br>resistance, junction<br>to board                                                                          | 10.8       | °C/W | 44    |
| -          | R <sub>θJC</sub> | Thermal<br>resistance, junction<br>to case                                                                           | 8.2        | °C/W | 55    |
|            | Ψ <sub>JT</sub>  | Thermal<br>characterization<br>parameter, junction<br>to package top<br>outside center<br>(natural<br>convection)    | 0.2        | °C/W | 66    |
| _          | Ψ <sub>JB</sub>  | Thermal<br>characterization<br>parameter, junction<br>to package bottom<br>outside center<br>(natural<br>convection) | 7.8        | °C/W | 77    |

- 1. Junction temperature is a function of die size, on-chip power dissipation, package thermal resistance, mounting site (board) temperature, ambient temperature, air flow, power dissipation of other components on the board, and board thermal resistance.
- 2. Per SEMI G38-87 and JEDEC JESD51-2 with the single layer board horizontal.
- 3. Per JEDEC JESD51-6 with the board horizontal
- 4. Thermal resistance between the die and the printed circuit board per JEDEC JESD51-8. Board temperature is measured on the top surface of the board near the package.
- 5. Thermal resistance between the die and the case top surface as measured by the cold plate method (MIL SPEC-883 Method 1012.1).
- 6. Thermal characterization parameter indicating the temperature difference between package top and the junction temperature per JEDEC JESD51-2. When Greek letters are not available, the thermal characterization parameter is written as Psi-JT.
- 7. Thermal characterization parameter indicating the temperature difference between package bottom center and the junction temperature per JEDEC JESD51-12. When Greek letters are not available, the thermal characterization parameter is written as Psi-JB.

# 8 Dimensions

# 8.1 Obtaining package dimensions

Package dimensions are provided in package drawing.

To find a package drawing, go to www.nxp.com and perform a keyword search for the drawing's document number:

| Package    | NXP Document Number |
|------------|---------------------|
| 100 MAPBGA | 98ASA00802D         |

Table continues on the next page...

| Rev. No. | Date | Substantial Changes                                                                                         |
|----------|------|-------------------------------------------------------------------------------------------------------------|
|          |      | <ul> <li>In section, Thermal attributes</li> <li>Added table for 100 MAPBGA</li> </ul>                      |
|          |      | <ul> <li>In section Obtaining package dimensions</li> <li>Updated package details for 100 MAPBGA</li> </ul> |
|          |      | Editoral updates throughtout including correction of various module names.                                  |

### Table 51. Revision History (continued)

Table continues on the next page...

| Rev. No. | Date         | Substantial Changes                                                                                                                                                         |
|----------|--------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Rev 3    | 2 March 2016 | In section, Recommended operating conditions                                                                                                                                |
|          |              | Added a new Note                                                                                                                                                            |
|          |              | In section, Voltage regulator electrical characteristics                                                                                                                    |
|          |              | <ul> <li>In table, Voltage regulator electrical specifications:</li> </ul>                                                                                                  |
|          |              | <ul> <li>Added a new row for C<sub>HV_VDD_B</sub></li> <li>Added a factorite on V/</li> </ul>                                                                               |
|          |              | <ul> <li>Added a footnote on V<sub>DD_HV_BALLAST</sub></li> <li>Added a new Note at the end of this section</li> </ul>                                                      |
|          |              |                                                                                                                                                                             |
|          |              | In section, Voltage monitor electrical characteristics                                                                                                                      |
|          |              | <ul> <li>In table, Voltage monitor electrical characteristics:</li> <li>Removed "V<sub>LVD FLASH</sub>" and "V<sub>LVD FLASH</sub> during low power mode using</li> </ul>   |
|          |              | LPBG as reference" rows                                                                                                                                                     |
|          |              | <ul> <li>Updated Fall and Rise trimmed Minimum values for V<sub>HVD_LV_cold</sub></li> </ul>                                                                                |
|          |              | In section, Supply current characteristics                                                                                                                                  |
|          |              | In table, Current consumption characteristics:                                                                                                                              |
|          |              | <ul> <li>Updated the footnote mentioned in the Condition column of I<sub>DD_STOP</sub> row</li> </ul>                                                                       |
|          |              | Updated all TBD values     In table Law Power Unit (LBL) Current consumption above staristics:                                                                              |
|          |              | <ul> <li>In table, Low Power Unit (LPU) Current consumption characteristics:</li> <li>Updated the typical value of LPU_STOP to 0.18 mA</li> </ul>                           |
|          |              | Updated all TBD values                                                                                                                                                      |
|          |              | <ul> <li>In table, STANDBY Current consumption characteristics:</li> </ul>                                                                                                  |
|          |              | Updated all TBD values                                                                                                                                                      |
|          |              | In section, AC specifications @ 3.3 V Range                                                                                                                                 |
|          |              | In table, Functional Pad AC Specifications @ 3.3 V Range:                                                                                                                   |
|          |              | Updated Rise/Fall Edge values                                                                                                                                               |
|          |              | In section, DC electrical specifications @ 3.3V Range                                                                                                                       |
|          |              | In table, DC electrical specifications @ 3.3V Range:                                                                                                                        |
|          |              | <ul> <li>Updated Max value for Vol to 0.1 * VDD_HV_x</li> </ul>                                                                                                             |
|          |              | In section, AC specifications @ 5 V Range                                                                                                                                   |
|          |              | In table, Functional Pad AC Specifications @ 5 V Range:                                                                                                                     |
|          |              | Updated Rise/Fall Edge values                                                                                                                                               |
|          |              | <ul> <li>In section, DC electrical specifications @ 5 V Range</li> </ul>                                                                                                    |
|          |              | In table, DC electrical specifications @ 5 V Range:                                                                                                                         |
|          |              | <ul> <li>Updated Min and Max values for Pull_Ioh and Pull_Iol rows</li> <li>Updated Max value for Vol to 0.1 * VDD_HV_x</li> </ul>                                          |
|          |              |                                                                                                                                                                             |
|          |              | In section, Reset pad electrical characteristics                                                                                                                            |
|          |              | <ul> <li>In table, Functional reset pad electrical specifications:</li> <li>Updated parameter column for V<sub>IH</sub>, V<sub>IL</sub> and V<sub>HYS</sub> rows</li> </ul> |
|          |              | • Updated Min and Max values for $V_{IH}$ and $V_{IL}$ rows                                                                                                                 |
|          |              |                                                                                                                                                                             |
|          |              | <ul> <li>In section, PORST electrical specifications</li> <li>In table, PORST electrical specifications:</li> </ul>                                                         |
|          |              | <ul> <li>Updated Unit and Min/Max values for V<sub>IH</sub> and V<sub>IL</sub> rows</li> </ul>                                                                              |
|          |              | . In contrast, land a subscience discuit and ADO companying share staristics                                                                                                |
|          |              | <ul> <li>In section, Input equivalent circuit and ADC conversion characteristics</li> <li>In table, ADC conversion characteristics (for 12-bit):</li> </ul>                 |
|          |              | <ul> <li>Updated "ADC Analog Pad (pad going to one ADC)" row</li> </ul>                                                                                                     |
|          |              | <ul> <li>In table, ADC conversion characteristics (for 10-bit):</li> </ul>                                                                                                  |
|          |              | <ul> <li>Updated "ADC Analog Pad (pad going to one ADC)" row</li> </ul>                                                                                                     |
|          |              | In section, Analog Comparator (CMP) electrical specifications                                                                                                               |
|          |              | In table, Comparator and 6-bit DAC electrical specifications:                                                                                                               |
|          | MPC57        | • Updated Min and Max values for Valo to ±47 mV<br>46C Microcontroller Datasneet Data Sheet, Rev. 5.1, 05/2017.                                                             |
| 74       |              | NXP Semiconductors                                                                                                                                                          |
|          |              | In section, Main oscillator electrical characteristics                                                                                                                      |