Welcome to **E-XFL.COM** What is "Embedded - Microcontrollers"? "Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications. Applications of "<u>Embedded - Microcontrollers</u>" | Details | | |----------------------------|----------------------------------------------------------------------------| | Product Status | Active | | Core Processor | PIC | | Core Size | 8-Bit | | Speed | 4MHz | | Connectivity | - | | Peripherals | Brown-out Detect/Reset, POR, WDT | | Number of I/O | 13 | | Program Memory Size | 896B (512 x 14) | | Program Memory Type | OTP | | EEPROM Size | - | | RAM Size | 36 x 8 | | Voltage - Supply (Vcc/Vdd) | 4V ~ 6V | | Data Converters | A/D 4x8b | | Oscillator Type | External | | Operating Temperature | -40°C ~ 125°C (TA) | | Mounting Type | Surface Mount | | Package / Case | 18-SOIC (0.295", 7.50mm Width) | | Supplier Device Package | 18-SOIC | | Purchase URL | https://www.e-xfl.com/product-detail/microchip-technology/pic16c710-04e-so | ### 1.0 GENERAL DESCRIPTION The PIC16C71X is a family of low-cost, high-performance, CMOS, fully-static, 8-bit microcontrollers with integrated analog-to-digital (A/D) converters, in the PIC16CXX mid-range family. All PIC16/17 microcontrollers employ an advanced RISC architecture. The PIC16CXX microcontroller family has enhanced core features, eight-level deep stack, and multiple internal and external interrupt sources. The separate instruction and data buses of the Harvard architecture allow a 14-bit wide instruction word with the separate 8-bit wide data. The two stage instruction pipeline allows all instructions to execute in a single cycle, except for program branches which require two cycles. A total of 35 instructions (reduced instruction set) are available. Additionally, a large register set gives some of the architectural innovations used to achieve a very high performance. PIC16CXX microcontrollers typically achieve a 2:1 code compression and a 4:1 speed improvement over other 8-bit microcontrollers in their class. The PIC16C710/71 devices have 36 bytes of RAM, the PIC16C711 has 68 bytes of RAM and the PIC16C715 has 128 bytes of RAM. Each device has 13 I/O pins. In addition a timer/counter is available. Also a 4-channel high-speed 8-bit A/D is provided. The 8-bit resolution is ideally suited for applications requiring low-cost analog interface, e.g. thermostat control, pressure sensing, etc. The PIC16C71X family has special features to reduce external components, thus reducing cost, enhancing system reliability and reducing power consumption. There are four oscillator options, of which the single pin RC oscillator provides a low-cost solution, the LP oscillator minimizes power consumption, XT is a standard crystal, and the HS is for High Speed crystals. The SLEEP (power-down) feature provides a power saving mode. The user can wake up the chip from SLEEP through several external and internal interrupts and resets. A highly reliable Watchdog Timer with its own on-chip RC oscillator provides protection against software lock-up. A UV erasable CERDIP packaged version is ideal for code development while the cost-effective One-Time-Programmable (OTP) version is suitable for production in any volume. The PIC16C71X family fits perfectly in applications ranging from security and remote sensors to appliance control and automotive. The EPROM technology makes customization of application programs (transmitter codes, motor speeds, receiver frequencies, etc.) extremely fast and convenient. The small footprint packages make this microcontroller series perfect for all applications with space limitations. Low cost, low power, high performance, ease of use and I/O flexibility make the PIC16C71X very versatile even in areas where no microcontroller use has been considered before (e.g. timer functions, serial communication, capture and compare, PWM functions and coprocessor applications). ### 1.1 Family and Upward Compatibility Users familiar with the PIC16C5X microcontroller family will realize that this is an enhanced version of the PIC16C5X architecture. Please refer to Appendix A for a detailed list of enhancements. Code written for the PIC16C5X can be easily ported to the PIC16CXX family of devices (Appendix B). ## 1.2 <u>Development Support</u> PIC16C71X devices are supported by the complete line of Microchip Development tools. Please refer to Section 10.0 for more details about Microchip's development tools. TABLE 1-1: PIC16C71X FAMILY OF DEVICES | | | PIC16C710 | PIC16C71 | PIC16C711 | PIC16C715 | PIC16C72 | PIC16CR72 <sup>(1)</sup> | |-------------|-------------------------------------------------|-------------------------------------|---------------------|-------------------------------------|-------------------------------------|----------------------------|----------------------------| | Clock | Maximum Frequency of Operation (MHz) | 20 | 20 | 20 | 20 | 20 | 20 | | | EPROM Program Memory (x14 words) | 512 | 1K | 1K | 2K | 2K | _ | | Memory | ROM Program Memory<br>(14K words) | _ | _ | _ | _ | _ | 2K | | | Data Memory (bytes) | 36 | 36 | 68 | 128 | 128 | 128 | | | Timer Module(s) | TMR0 | TMR0 | TMR0 | TMR0 | TMR0,<br>TMR1,<br>TMR2 | TMR0,<br>TMR1,<br>TMR2 | | Peripherals | Capture/Compare/PWM<br>Module(s) | _ | _ | _ | _ | 1 | 1 | | | Serial Port(s)<br>(SPI/I <sup>2</sup> C, USART) | _ | _ | _ | _ | SPI/I <sup>2</sup> C | SPI/I <sup>2</sup> C | | | Parallel Slave Port | _ | _ | _ | _ | _ | _ | | | A/D Converter (8-bit) Channels | 4 | 4 | 4 | 4 | 5 | 5 | | | Interrupt Sources | 4 | 4 | 4 | 4 | 8 | 8 | | | I/O Pins | 13 | 13 | 13 | 13 | 22 | 22 | | | Voltage Range (Volts) | 2.5-6.0 | 3.0-6.0 | 2.5-6.0 | 2.5-5.5 | 2.5-6.0 | 3.0-5.5 | | Features | In-Circuit Serial Programming | Yes | Yes | Yes | Yes | Yes | Yes | | | Brown-out Reset | Yes | _ | Yes | Yes | Yes | Yes | | | Packages | 18-pin DIP,<br>SOIC;<br>20-pin SSOP | 18-pin DIP,<br>SOIC | 18-pin DIP,<br>SOIC;<br>20-pin SSOP | 18-pin DIP,<br>SOIC;<br>20-pin SSOP | 28-pin SDIP,<br>SOIC, SSOP | 28-pin SDIP,<br>SOIC, SSOP | | | | PIC16C73A | PIC16C74A | PIC16C76 | PIC16C77 | |-------------|-------------------------------------------------|-----------------------------|-------------------------------------------|-----------------------------|-------------------------------------------| | Clock | Maximum Frequency of Operation (MHz) | 20 | 20 | 20 | 20 | | Memory | EPROM Program Memory (x14 words) | 4K | 4K | 8K | 8K | | | Data Memory (bytes) | 192 | 192 | 376 | 376 | | | Timer Module(s) | TMR0,<br>TMR1,<br>TMR2 | TMR0,<br>TMR1,<br>TMR2 | TMR0,<br>TMR1,<br>TMR2 | TMR0,<br>TMR1,<br>TMR2 | | Peripherals | Capture/Compare/PWM<br>Module(s) | 2 | 2 | 2 | 2 | | | Serial Port(s)<br>(SPI/I <sup>2</sup> C, USART) | SPI/I <sup>2</sup> C, USART | SPI/I <sup>2</sup> C, USART | SPI/I <sup>2</sup> C, USART | SPI/I <sup>2</sup> C, USART | | | Parallel Slave Port | _ | Yes | _ | Yes | | | A/D Converter (8-bit) Channels | 5 | 8 | 5 | 8 | | | Interrupt Sources | 11 | 12 | 11 | 12 | | | I/O Pins | 22 | 33 | 22 | 33 | | | Voltage Range (Volts) | 2.5-6.0 | 2.5-6.0 | 2.5-6.0 | 2.5-6.0 | | Features | In-Circuit Serial Programming | Yes | Yes | Yes | Yes | | | Brown-out Reset | Yes | Yes | Yes | Yes | | | Packages | 28-pin SDIP,<br>SOIC | 40-pin DIP;<br>44-pin PLCC,<br>MQFP, TQFP | 28-pin SDIP,<br>SOIC | 40-pin DIP;<br>44-pin PLCC,<br>MQFP, TQFP | All PIC16/17 Family devices have Power-on Reset, selectable Watchdog Timer, selectable code protect and high I/O current capability. All PIC16C7XX Family devices use serial programming with clock pin RB6 and data pin RB7. Note 1: Please contact your local Microchip sales office for availability of these devices. # 4.0 MEMORY ORGANIZATION ## 4.1 **Program Memory Organization** The PIC16C71X family has a 13-bit program counter capable of addressing an 8K x 14 program memory space. The amount of program memory available to each device is listed below: | Device | Program<br>Memory | Address Range | |-----------|-------------------|---------------| | PIC16C710 | 512 x 14 | 0000h-01FFh | | PIC16C71 | 1K x 14 | 0000h-03FFh | | PIC16C711 | 1K x 14 | 0000h-03FFh | | PIC16C715 | 2K x 14 | 0000h-07FFh | For those devices with less than 8K program memory, accessing a location above the physically implemented address will cause a wraparound. The reset vector is at 0000h and the interrupt vector is at 0004h. FIGURE 4-1: PIC16C710 PROGRAM MEMORY MAP AND STACK FIGURE 4-2: PIC16C71/711 PROGRAM MEMORY MAP AND STACK FIGURE 4-3: PIC16C715 PROGRAM MEMORY MAP AND STACK # PIC16C71X TABLE 4-2: PIC16C715 SPECIAL FUNCTION REGISTER SUMMARY (Cont.'d) | Address | Name | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | Value on:<br>POR,<br>BOR, PER | Value on all other resets (3) | |----------------------|--------|--------------------|--------------------|--------------|---------------|----------------|-----------------|---------------|-----------|-------------------------------|-------------------------------| | Bank 1 | | | | | | | | | | | | | 80h <sup>(1)</sup> | INDF | Addressing | this location | uses conten | ts of FSR to | address data | a memory (n | ot a physical | register) | 0000 0000 | 0000 0000 | | 81h | OPTION | RBPU | INTEDG | T0CS | T0SE | PSA | PS2 | PS1 | PS0 | 1111 1111 | 1111 1111 | | 82h <sup>(1)</sup> | PCL | Program Co | ounter's (PC) | Least Signif | ficant Byte | | | | | 0000 0000 | 0000 0000 | | 83h <sup>(1)</sup> | STATUS | IRP <sup>(4)</sup> | RP1 <sup>(4)</sup> | RP0 | TO | PD | Z | DC | С | 0001 1xxx | 000q quuu | | 84h <sup>(1)</sup> | FSR | Indirect data | a memory ac | dress pointe | er | | | | | xxxx xxxx | uuuu uuuu | | 85h | TRISA | _ | _ | PORTA Dat | a Direction F | Register | | | | 11 1111 | 11 1111 | | 86h | TRISB | PORTB Da | ta Direction F | Register | | | | | | 1111 1111 | 1111 1111 | | 87h | _ | Unimpleme | nted | | | | | | | _ | _ | | 88h | _ | Unimpleme | nted | | | | | | | _ | _ | | 89h | _ | Unimpleme | nted | | | | | | | _ | _ | | 8Ah <sup>(1,2)</sup> | PCLATH | _ | _ | _ | Write Buffe | r for the uppe | er 5 bits of th | e PC | | 0 0000 | 0 0000 | | 8Bh <sup>(1)</sup> | INTCON | GIE | PEIE | TOIE | INTE | RBIE | TOIF | INTF | RBIF | 0000 000x | 0000 000u | | 8Ch | PIE1 | _ | ADIE | _ | _ | _ | _ | _ | _ | -0 | -0 | | 8Dh | _ | Unimpleme | nted | | | | | | | _ | _ | | 8Eh | PCON | MPEEN | _ | _ | _ | _ | PER | POR | BOR | u1qq | u1uu | | 8Fh | _ | Unimpleme | nted | | | | | | | _ | _ | | 90h | _ | Unimpleme | nted | | | | | | | _ | _ | | 91h | _ | Unimpleme | nted | | | | | | | _ | _ | | 92h | _ | Unimpleme | nted | | | | | | | _ | _ | | 93h | _ | Unimpleme | nted | | | | | | | _ | _ | | 94h | _ | Unimpleme | nted | | | | | | | _ | _ | | 95h | _ | Unimpleme | nted | | | | | | | _ | _ | | 96h | _ | Unimpleme | nted | | | | | | | _ | _ | | 97h | _ | Unimpleme | nted | | | | | | | _ | _ | | 98h | _ | Unimpleme | nted | | | | | | | _ | _ | | 99h | _ | Unimpleme | nted | | | | | | | _ | _ | | 9Ah | _ | Unimpleme | nted | | | | | | | _ | _ | | 9Bh | _ | Unimpleme | nted | | | | | | | _ | _ | | 9Ch | _ | Unimpleme | nted | | | | | | | _ | _ | | 9Dh | _ | Unimplemented | | | | | | | | _ | _ | | 9Eh | _ | Unimpleme | nted | | | | | | | _ | _ | | 9Fh | ADCON1 | _ | _ | _ | _ | _ | _ | PCFG1 | PCFG0 | 00 | 00 | Legend: x = unknown, u = unchanged, q = value depends on condition, - = unimplemented read as '0'. Shaded locations are unimplemented, read as '0'. Note 1: These registers can be addressed from either bank. - 2: The upper byte of the program counter is not directly accessible. PCLATH is a holding register for the PC<12:8> whose contents are transferred to the upper byte of the program counter. - 3: Other (non power-up) resets include external reset through MCLR and Watchdog Timer Reset. - 4: The IRP and RP1 bits are reserved on the PIC16C715, always maintain these bits clear. ## 6.0 TIMERO MODULE # Applicable Devices 710 71 711 715 The Timer0 module timer/counter has the following features: - 8-bit timer/counter - · Readable and writable - · 8-bit software programmable prescaler - · Internal or external clock select - · Interrupt on overflow from FFh to 00h - · Edge select for external clock Figure 6-1 is a simplified block diagram of the Timer0 module. Timer mode is selected by clearing bit TOCS (OPTION<5>). In timer mode, the Timer0 module will increment every instruction cycle (without prescaler). If the TMR0 register is written, the increment is inhibited for the following two instruction cycles (Figure 6-2 and Figure 6-3). The user can work around this by writing an adjusted value to the TMR0 register. Counter mode is selected by setting bit T0CS (OPTION<5>). In counter mode, Timer0 will increment either on every rising or falling edge of pin RA4/T0CKI. The incrementing edge is determined by the Timer0 Source Edge Select bit T0SE (OPTION<4>). Clearing bit T0SE selects the rising edge. Restrictions on the external clock input are discussed in detail in Section 6.2. The prescaler is mutually exclusively shared between the Timer0 module and the Watchdog Timer. The prescaler assignment is controlled in software by control bit PSA (OPTION<3>). Clearing bit PSA will assign the prescaler to the Timer0 module. The prescaler is not readable or writable. When the prescaler is assigned to the Timer0 module, prescale values of 1:2, 1:4, ..., 1:256 are selectable. Section 6.3 details the operation of the prescaler. ## 6.1 Timer0 Interrupt The TMR0 interrupt is generated when the TMR0 register overflows from FFh to 00h. This overflow sets bit T0IF (INTCON<2>). The interrupt can be masked by clearing bit T0IE (INTCON<5>). Bit T0IF must be cleared in software by the Timer0 module interrupt service routine before re-enabling this interrupt. The TMR0 interrupt cannot awaken the processor from SLEEP since the timer is shut off during SLEEP. See Figure 6-4 for Timer0 interrupt timing. FIGURE 6-1: TIMERO BLOCK DIAGRAM FIGURE 6-2: TIMERO TIMING: INTERNAL CLOCK/NO PRESCALE ## 6.3 Prescaler An 8-bit counter is available as a prescaler for the Timer0 module, or as a postscaler for the Watchdog Timer, respectively (Figure 6-6). For simplicity, this counter is being referred to as "prescaler" throughout this data sheet. Note that there is only one prescaler available which is mutually exclusively shared between the Timer0 module and the Watchdog Timer. Thus, a prescaler assignment for the Timer0 module means that there is no prescaler for the Watchdog Timer, and vice-versa. The PSA and PS2:PS0 bits (OPTION<3:0>) determine the prescaler assignment and prescale ratio. When assigned to the Timer0 module, all instructions writing to the TMR0 register (e.g. CLRF 1, MOVWF 1, BSF 1,x....etc.) will clear the prescaler. When assigned to WDT, a CLRWDT instruction will clear the prescaler along with the Watchdog Timer. The prescaler is not readable or writable. Writing to TMR0 when the prescaler is assigned to Timer0 will clear the prescaler count, but will not change the prescaler assignment. FIGURE 6-6: BLOCK DIAGRAM OF THE TIMERO/WDT PRESCALER Note: #### 8.4.5 TIME-OUT SEQUENCE # **Applicable Devices** | 710 | 71 | 711 | 715 On power-up the time-out sequence is as follows: First PWRT time-out is invoked after the POR time delay has expired. Then OST is activated. The total time-out will vary based on oscillator configuration and the status of the PWRT. For example, in RC mode with the PWRT disabled, there will be no time-out at all. Figure 8-11, Figure 8-12, and Figure 8-13 depict time-out sequences on power-up. Since the time-outs occur from the POR pulse, if MCLR is kept low long enough, the time-outs will expire. Then bringing MCLR high will begin execution immediately (Figure 8-12). This is useful for testing purposes or to synchronize more than one PIC16CXX device operating in parallel. Table 8-10 and Table 8-11 show the reset conditions for some special function registers, while Table 8-12 and Table 8-13 show the reset conditions for all the registers. # 8.4.6 POWER CONTROL/STATUS REGISTER (PCON) # Applicable Devices 710 71 711 715 The Power Control/Status Register, PCON has up to two bits, depending upon the device. Bit0 is Brown-out Reset Status bit, $\overline{BOR}$ . Bit $\overline{BOR}$ is unknown on a Power-on Reset. It must then be set by the user and checked on subsequent resets to see if bit $\overline{BOR}$ cleared, indicating a BOR occurred. The $\overline{BOR}$ bit is a "Don't Care" bit and is not necessarily predictable if the Brown-out Reset circuitry is disabled (by clearing bit BODEN in the Configuration Word). Bit1 is POR (Power-on Reset Status bit). It is cleared on a Power-on Reset and unaffected otherwise. The user must set this bit following a Power-on Reset. For the PIC16C715, bit2 is $\overline{\text{PER}}$ (Parity Error Reset). It is cleared on a Parity Error Reset and must be set by user software. It will also be set on a Power-on Reset. For the PIC16C715, bit7 is MPEEN (Memory Parity Error Enable). This bit reflects the status of the MPEEN bit in configuration word. It is unaffected by any reset of interrupt. ### 8.4.7 PARITY ERROR RESET (PER) # **Applicable Devices** | 710 | 71 | 711 | 715 The PIC16C715 has on-chip parity bits that can be used to verify the contents of program memory. Parity bits may be useful in applications in order to increase overall reliability of a system. There are two parity bits for each word of Program Memory. The parity bits are computed on alternating bits of the program word. One computation is performed using even parity, the other using odd parity. As a program executes, the parity is verified. The even parity bit is XOR'd with the even bits in the program memory word. The odd parity bit is negated and XOR'd with the odd bits in the program memory word. When an error is detected, a reset is generated and the PER flag bit 2 in the PCON register is cleared (logic '0'). This indication can allow software to act on a failure. However, there is no indication of the program memory location of the failure in Program Memory. This flag can only be set (logic '1') by software. The parity array is user selectable during programming. Bit 7 of the configuration word located at address 2007h can be programmed (read as '0') to disable parity. If left unprogrammed (read as '1'), parity is enabled. TABLE 8-5: TIME-OUT IN VARIOUS SITUATIONS, PIC16C71 | Oscillator Configuration | Powe | Wake-up from SLEEP | | |--------------------------|------------------|--------------------|-----------| | | PWRTE = 1 | PWRTE = 0 | | | XT, HS, LP | 72 ms + 1024Tosc | 1024Tosc | 1024 Tosc | | RC | 72 ms | _ | _ | ## TABLE 8-6: TIME-OUT IN VARIOUS SITUATIONS, PIC16C710/711/715 | Oscillator Configuration | Power-up | | Brown out | Wake-up from SLEEP | |--------------------------|------------------|-----------|------------------|--------------------| | | PWRTE = 0 | PWRTE = 1 | Brown-out | | | XT, HS, LP | 72 ms + 1024Tosc | 1024Tosc | 72 ms + 1024Tosc | 1024Tosc | | RC | 72 ms | <u> </u> | 72 ms | _ | TABLE 8-10: RESET CONDITION FOR SPECIAL REGISTERS, PIC16C710/71/711 | Condition | Program<br>Counter | STATUS<br>Register | PCON<br>Register<br>PIC16C710/711 | |------------------------------------|-----------------------|--------------------|-----------------------------------| | Power-on Reset | 000h | 0001 1xxx | 0x | | MCLR Reset during normal operation | 000h | 000u uuuu | uu | | MCLR Reset during SLEEP | 000h | 0001 0uuu | uu | | WDT Reset | 000h | 0000 1uuu | uu | | WDT Wake-up | PC + 1 | uuu0 0uuu | uu | | Brown-out Reset (PIC16C710/711) | 000h | 0001 1uuu | u0 | | Interrupt wake-up from SLEEP | PC + 1 <sup>(1)</sup> | uuu1 0uuu | uu | Legend: u = unchanged, x = unknown, - = unimplemented bit read as '0'. Note 1: When the wake-up is due to an interrupt and the GIE bit is set, the PC is loaded with the interrupt vector (0004h). TABLE 8-11: RESET CONDITION FOR SPECIAL REGISTERS, PIC16C715 | Condition | Program<br>Counter | STATUS<br>Register | PCON<br>Register | |------------------------------------|-----------------------|--------------------|------------------| | Power-on Reset | 000h | 0001 1xxx | u10x | | MCLR Reset during normal operation | 000h | 000u uuuu | uuuu | | MCLR Reset during SLEEP | 000h | 0001 0uuu | uuuu | | WDT Reset | 000h | 0000 1uuu | uuuu | | WDT Wake-up | PC + 1 | uuu0 0uuu | uuuu | | Brown-out Reset | 000h | 0001 1uuu | uuu0 | | Parity Error Reset | 000h | uuu1 0uuu | u0uu | | Interrupt wake-up from SLEEP | PC + 1 <sup>(1)</sup> | uuu1 0uuu | uuuu | Legend: u = unchanged, x = unknown, - = unimplemented bit read as '0'. Note 1: When the wake-up is due to an interrupt and the GIE bit is set, the PC is loaded with the interrupt vector (0004h). NOP **No Operation** Syntax: [label] NOP Operands: None Operation: No operation Status Affected: None Encoding: 0000 00 0xx00000 Description: No operation. Words: 1 1 Cycles: Q Cycle Activity: Q1 Q2 Q3 Q4 NOP NOP NOP Decode E | Example | NOP | | | | C | Cycles: | | 2 | |------------------|-------------------------------------------------------------------------|------------------------------|----------------------------------------------------|-----------------------------------------|---|---------|-----------|-----------| | | | | | | C | Q Cycle | Activity: | Q1 | | | | | | | | | 1st Cycle | Decode | | | | | | | | | 2nd Cycle | NOP | | | | | | | E | xampl | e | RETFI | | | | | | | | | | After Int | | | | | | | | | | | | OPTION | Load Op | tion Reg | gister | | | | | | | Syntax: | [ label ] | OPTIO | 7 | | | | | | | Operands: | None | | | | | | | | | Operation: | $(W) \rightarrow O$ | PTION | | | | | | | | Status Affected: | None | | | | | | | | | Encoding: | 00 | 0000 | 0110 | 0010 | | | | | | Description: | The conterloaded in tinstruction patibility w Since OPT register, thit. | he OPTION is supposith PIC16 | ON registe<br>rted for co<br>C5X prod<br>readable/ | r. This<br>de com-<br>ucts.<br>writable | | | | | | RETFIE | Return from Interrupt | | | | | | | | | |-------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|-----|-----|--|--|--|--|--| | Syntax: | [ label ] RETFIE | | | | | | | | | | Operands: | None | | | | | | | | | | Operation: | $ TOS \rightarrow PC, $ $ 1 \rightarrow GIE $ | | | | | | | | | | Status Affected: | None | | | | | | | | | | Encoding: | 00 0000 0000 1001 | | | | | | | | | | Description: | Return from Interrupt. Stack is POPed and Top of Stack (TOS) is loaded in the PC. Interrupts are enabled by setting Global Interrupt Enable bit, GIE (INTCON<7>). This is a two cycle instruction. | | | | | | | | | | Words: | 1 | | | | | | | | | | Cycles: | 2 | | | | | | | | | | Q Cycle Activity: | Q1 | Q2 | Q3 | Q4 | | | | | | | 1st Cycle | e Decode NOP Set the Pop fr<br>GIE bit the St | | | | | | | | | | 2nd Cycle | NOP | NOP | NOP | NOP | | | | | | terrupt PC = TOS GIE = 1 Words: Cycles: Example 1 1 To maintain upward compatibility with future PIC16CXX products, do not use this instruction. # 10.6 PICDEM-1 Low-Cost PIC16/17 Demonstration Board The PICDEM-1 is a simple board which demonstrates the capabilities of several of Microchip's microcontrollers. The microcontrollers supported are: PIC16C5X (PIC16C54 to PIC16C58A), PIC16C61, PIC16C62X, PIC16C71, PIC16C8X, PIC17C42, PIC17C43 and PIC17C44. All necessary hardware and software is included to run basic demo programs. The users can program the sample microcontrollers provided with the PICDEM-1 board, on a PRO MATE II or PICSTART-Plus programmer, and easily test firmware. The user can also connect the PICDEM-1 board to the PICMASTER emulator and download the firmware to the emulator for testing. Additional prototype area is available for the user to build some additional hardware and connect it to the microcontroller socket(s). Some of the features include an RS-232 interface, a potentiometer for simulated analog input, push-button switches and eight LEDs connected to PORTB. # 10.7 PICDEM-2 Low-Cost PIC16CXX Demonstration Board The PICDEM-2 is a simple demonstration board that supports the PIC16C62, PIC16C64, PIC16C65, PIC16C73 and PIC16C74 microcontrollers. All the necessary hardware and software is included to run the basic demonstration programs. The user can program the sample microcontrollers provided with the PICDEM-2 board, on a PRO MATE II programmer or PICSTART-Plus, and easily test firmware. The PICMASTER emulator may also be used with the PICDEM-2 board to test firmware. Additional prototype area has been provided to the user for adding additional hardware and connecting it to the microcontroller socket(s). Some of the features include a RS-232 interface, push-button switches, a potentiometer for simulated analog input, a Serial EEPROM to demonstrate usage of the I<sup>2</sup>C bus and separate headers for connection to an LCD module and a keypad. # 10.8 PICDEM-3 Low-Cost PIC16CXXX Demonstration Board The PICDEM-3 is a simple demonstration board that supports the PIC16C923 and PIC16C924 in the PLCC package. It will also support future 44-pin PLCC microcontrollers with a LCD Module. All the necessary hardware and software is included to run the basic demonstration programs. The user can program the sample microcontrollers provided with the PICDEM-3 board, on a PRO MATE II programmer or PICSTART Plus with an adapter socket, and easily test firmware. The PICMASTER emulator may also be used with the PICDEM-3 board to test firmware. Additional prototype area has been provided to the user for adding hardware and connecting it to the microcontroller socket(s). Some of the features include an RS-232 interface, push-button switches, a potentiometer for simulated analog input, a thermistor and separate headers for connection to an external LCD module and a keypad. Also provided on the PICDEM-3 board is an LCD panel, with 4 commons and 12 segments, that is capable of displaying time, temperature and day of the week. The PICDEM-3 provides an additional RS-232 interface and Windows 3.1 software for showing the demultiplexed LCD signals on a PC. A simple serial interface allows the user to construct a hardware demultiplexer for the LCD signals. # 10.9 MPLAB Integrated Development Environment Software The MPLAB IDE Software brings an ease of software development previously unseen in the 8-bit microcontroller market. MPLAB is a windows based application which contains: - · A full featured editor - · Three operating modes - editor - emulator - simulator - · A project manager - · Customizable tool bar and key mapping - · A status bar with project information - Extensive on-line help MPLAB allows you to: - Edit your source files (either assembly or 'C') - One touch assemble (or compile) and download to PIC16/17 tools (automatically updates all project information) - · Debug using: - source files - absolute listing file - Transfer data dynamically via DDE (soon to be replaced by OLE) - · Run up to four emulators on the same PC The ability to use MPLAB with Microchip's simulator allows a consistent platform and the ability to easily switch from the low cost simulator to the full featured emulator with minimal retraining due to development tools. #### 10.10 Assembler (MPASM) The MPASM Universal Macro Assembler is a PC-hosted symbolic assembler. It supports all microcontroller series including the PIC12C5XX, PIC14000, PIC16C5X, PIC16CXXX, and PIC17CXX families. MPASM offers full featured Macro capabilities, conditional assembly, and several source and listing formats. It generates various object code formats to support Microchip's development tools as well as third party programmers. MPASM allows full symbolic debugging from PICMASTER, Microchip's Universal Emulator System. FIGURE 12-25: TYPICAL IDD vs. FREQUENCY (LP MODE, 25°C) FIGURE 12-26: MAXIMUM IDD vs. FREQUENCY (LP MODE, 85°C TO -40°C) FIGURE 12-27: TYPICAL IDD vs. FREQUENCY (XT MODE, 25°C) FIGURE 12-28: MAXIMUM IDD vs. FREQUENCY (XT MODE, -40°C TO 85°C) TABLE 13-1: **Applicable Devices** | 710 | 71 | 711 | 715 CROSS REFERENCE OF DEVICE SPECS FOR OSCILLATOR CONFIGURATIONS AND FREQUENCIES OF OPERATION (COMMERCIAL DEVICES) | | | | | ( | | | | | | | |------|-------|------------------------------|--------|----------------------|--------|----------------------|--------|----------------------------|-------|----------------------------| | osc | | PIC16C715-04 | ļ · | PIC16C7/15-10 | | PIC16C715-20 | | PIC16LC715-04 | | PIC16C715/JW | | | VDD: | 4.0V to 5.5V | VDD: | 4.5V to 5.5V | VDD: | 4.5V to 5.5V | VDD: | 2.5V to 5.5V | VDD: | 4.0V to 5.5V | | RC | IDD: | 5 mA max. at 5.5V | IDD: | 2.7 mA typ. at \$.5) | IDD: | 2.7 mA typ. at 5.5V | IDD: | 2.0 mA typ. at 3.0V | IDD: | 5 mA max. at 5.5V | | INC. | IPD: | 21 μA max. at 4V | IPD: | 1.5 μA typ. at 4V | IPD: | 1.5 μA typ. at 4V | IPD: | 0.9 μA typ. at 3V | IPD: | 21 μA max. at 4V | | | Freq: | 4 MHz max. | Freq: | 4 MHz max. | Freq: | 4 MHz max. | Freq: | 4 MHz max. | Freq: | 4 MHz max. | | | VDD: | 4.0V to 5.5V | VDD: | 4.5V to 5.5V / | VDD: | 4.5V to 5.5V | VDD: | 2.5V to 5.5V | VDD: | 4.0V to 5.5V | | XT | IDD: | 5 mA max. at 5.5V | IDD: | 2.7 mA typ. at 5.5V | IDD: | 2.7 mA typ. at 5.5V | IDD: | 2.0 mA typ. at 3.0V | IDD: | 5 mA max. at 5.5V | | ^1 | IPD: | 21 μA max. at 4V | IPD: | 1.5 μA typ. at 4V \ | NPD: | 1.5 μA typ at 4V | IPD: | 0.9 μA typ. at 3V | IPD: | 21 μA max. at 4V | | | Freq: | 4 MHz max. | Freq: | 4 MHz max. | Freg. | 4 MHz max, | Freq: | 4 MHz max. | Freq: | 4 MHz max. | | | VDD: | 4.5V to 5.5V | VDD: | 4.5V to 5.5V | V&p: | 4.51/to 5/5V/ | | | VDD: | 4.5V to 5.5V | | HS | IDD: | 13.5 mA typ. at 5.5V | IDD: | 30 mA max. at 5.5V | IDD: | 30 m/k max. at 5.5V | 00.00 | t use in HS mode | IDD: | 30 mA max. at 5.5V | | ПЭ | IPD: | 1.5 μA typ. at 4.5V | IPD: | 1.5 μA typ. at 4.5V | IPD: | 1.5 μA typ. at 4.5V | | it use in no mode | IPD: | 1.5 μA typ. at 4.5V | | | Freq: | 4 MHz max. | Freq: | 10 MHz max. | Freq: | 20 MHz max. | / > | | Freq: | 10 MHz max. | | | VDD: | 4.0V to 5.5V | | | | | YOD: | 2:5V to 5.5V | VDD: | 2.5V to 5.5V | | IP | IDD: | 52.5 μA typ. at 32 kHz, 4.0V | Do no | t use in LP mode | Dono | ot use in LP mode | IDD;/ | 48 μA max. at 32 kHz, 3.0V | IDD: | 48 μA max. at 32 kHz, 3.0V | | | IPD: | 0.9 μA typ. at 4.0V | סוו טע | use iii Lr iiilode | סוו טם | it use iii LF 11100e | IPO: / | ∕15.0 μA max. at 3.0V | IPD: | 5.0 μA max. at 3.0V | | | Freq: | 200 kHz max. | | | | · / | 1/ / | / 200 kHz max. | Freq: | 200 kHz max. | The shaded sections indicate oscillator selections which are tested for functionality, but not for MIN/MAX specifications. It is recommended that the user select the device type that ensures the specifications required. ## 13.2 DC Characteristics: PIC16LC715-04 (Commercial, Industrial) | | | | | Standard Operating Conditions (unless otherwise stated) Operating temperature $0^{\circ}C \leq TA \leq +70^{\circ}C$ (commercial) $-40^{\circ}C \leq TA \leq +85^{\circ}C$ (industrial) | | | | | |-----------------------|---------------------------------------------------------------------|---------------|------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------|----------------------------------------|-------------------------------------------------------------------------------------------------------------------------|--| | Param<br>No. | Characteristic | Sym | Min | Тур† | Max | Units | Conditions | | | D001 | Supply Voltage | VDD | 2.5 | - | 5.5 | V | LP, XT, RC osc configuration (DC - 4 MHz) | | | D002* | RAM Data Retention<br>Voltage (Note 1) | VDR | - | 1.5 | - | V | Device in SLEEP mode | | | D003 | VDD start voltage to<br>ensure internal<br>Power-on Reset<br>signal | VPOR | - | Vss | - | V | See section on Power-on Reset for details | | | D004* | VDD rise rate to<br>ensure internal<br>Power-on Reset<br>signal | SVDD | 0.05 | - | - | V/ms | See section on Rower-on Reset for details | | | D005 | Brown-out Reset<br>Voltage | BVDD | 3.7 | 4.0 | 4.3 | V | BODEN configuration bit is enabled | | | D010 | Supply Current (Note 2) | IDD | - | 2.0 | 3.8 | mA | XT, RC osc configuration<br>Fosc 4 MHz, VDD = 3.0V (Note 4) | | | D010A | | | - | 22.5 | 48 | βA | LP osc configuration<br>Fosc = 32 kHz, VDD = 3.0V, WDT disabled | | | D015 | Brown-out Reset<br>Current (Note 5) | $\Delta IBOR$ | - | 300* | 500 | μΑ | BOR enabled VDD = 5.0V | | | D020<br>D021<br>D021A | Power-down Current (Note 3) | IPD | - | 7.5<br>0.9<br>0.9 | 30<br>5<br>5 | μ <b>Α</b><br>μ <b>Α</b><br>μ <b>Α</b> | VDD = 3.0V, WDT enabled, -40°C to +85°C VDD = 3.0V, WDT disabled, 0°C to +70°C VDD = 3.0V, WDT disabled, -40°C to +85°C | | | D023 | Brown-out Reset<br>Current (Note 5) | ΔIBOR | - | 300* | 500 | μΑ | BOR enabled VDD = 5.0V | | - \* These parameters are sharacterized but not tested. - † Data in "Typ" column is at 5V, 25°C unless otherwise stated. These parameters are for design guidance only and are not tested. - Note 1: This is the limit to which YDD can be lowered in SLEEP mode without losing RAM data. - 2: The supply current is mainly a function of the operating voltage and frequency. Other factors such as I/O pin loading and switching rate, escillator type, internal code execution pattern, and temperature also have an impact on the current consumption. - The test conditions for all IDD measurements in active operation mode are: - DSC1 = external square wave, from rail to rail; all I/O pins tristated, pulled to VDD - MCLR > VDD; WDT enabled/disabled as specified. - 3: The power-down current in SLEEP mode does not depend on the oscillator type. Power-down current is measured with the part in SLEEP mode, with all I/O pins in hi-impedance state and tied to VDD and Vss. - 4: For RC osc configuration, current through Rext is not included. The current through the resistor can be estimated by the formula Ir = VDD/2Rext (mA) with Rext in kOhm. - 5: The $\Delta$ current is the additional current consumed when this peripheral is enabled. This current should be added to the base IDD or IPD measurement. FIGURE 14-18: TYPICAL IDD vs. CAPACITANCE @ 500 kHz (RC MODE) TABLE 14-1: RC OSCILLATOR FREQUENCIES | Cext | Rext | Average<br>Fosc @ 5V, 25°C | | | | |--------|------|----------------------------|--------|--|--| | Cext | Kext | | | | | | 22 pF | 5k | 4.12 MHz | ± 1.4% | | | | | 10k | 2.35 MHz | ± 1.4% | | | | | 100k | 268 kHz | ±1,1% | | | | 100 pF | 3.3k | 1.80 MHz | ±1.0% | | | | | 5k | 1.27 MHz | ± 1.0% | | | | | 10k | 688 kHz | ± 1.2% | | | | | 100k | 77.2 kH2 | ± 1.0% | | | | 300 pF | 3.3k | 707 kHz | ± 1.4% | | | | | 5k | 501 kHz | ± 1.2% | | | | | 10k | 269 kHz | ± 1.6% | | | | | 100k | 28.3 kHz | ± 1.1% | | | The percentage variation indicated here is part to part variation due to normal process distribution. The variation indicated is ±3 standard deviation from average value for VDD = 5V. FIGURE 14-19: TRANSCONDUCTANCE(gm) OF HS OSCILLATOR vs. VDD FIGURE 14-20: TRANSCONDUCTANCE(gm) OF LP OSCILLATOR vs. VDD FIGURE 14-21: TRANSCONDUCTANCE(gm) OF XT OSCILLATOR vs. VDD FIGURE 14-22: TYPICAL XTAL STARTUP TIME vs. Vdd (LP MODE, 25°C) FIGURE 14-23: TYPICAL XTAL STARTUP TIME vs. Vdd (HS MODE, $25^{\circ}\text{C}$ ) FIGURE 14-24: TYPICAL XTAL STARTUP TIME vs. VDD (XT MODE, 25°C) TABLE 14-2: CAPACITOR SELECTION FOR CRYSTAL OSCILLATORS | $\rightarrow$ | | | | |------------------|-----------------|------------------|------------------| | Osc Type | Crystal<br>Freq | Cap. Range<br>C1 | Cap. Range<br>C2 | | LP | 32 kHz | 33 pF | 33 pF | | | 200 kHz | 15 pF | 15 pF | | XT | 200 kHz | 47-68 pF | 47-68 pF | | | 1 MHz | 15 pF | 15 pF | | | 4 MHz | 15 pF | 15 pF | | HS | 4 MHz | 15 pF | 15 pF | | | 8 MHz | 15-33 pF | 15-33 pF | | | 20 MHz | 15-33 pF | 15-33 pF | | | • | | | | Crystals<br>Used | | | | | 32 kHz | Epson C-00 | ± 20 PPM | | | 200 kHz | STD XTL 2 | ± 20 PPM | | | 1 MHz | ECS ECS- | ± 50 PPM | | | 4 MHz | ECS ECS-4 | ± 50 PPM | | | 8 MHz | EPSON CA | ± 30 PPM | | | 20 MHz | EPSON CA | ± 30 PPM | | | | | | | # PIC16C71X # Applicable Devices 710 71 711 715 15.1 DC Characteristics: PIC16C71-04 (Commercial, Industrial) PIC16C71-20 (Commercial, Industrial) | DC CH | | Standard Operating Conditions (unless otherwise stated) Operating temperature $0^{\circ}\text{C} \leq \text{TA} \leq +70^{\circ}\text{C}$ (commercial) $-40^{\circ}\text{C} \leq \text{TA} \leq +85^{\circ}\text{C}$ (industrial) | | | | | | |-----------------------|------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|-----------------|----------------|----------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Param<br>No. | Characteristic | Sym | Min | Typ† | Max | Units | Conditions | | D001<br>D001A | Supply Voltage | VDD | 4.0<br>4.5 | - | 6.0<br>5.5 | V | XT, RC and LP osc configuration<br>HS osc configuration | | D002* | RAM Data Retention<br>Voltage (Note 1) | VDR | - | 1.5 | - | V | | | D003 | VDD start voltage to ensure internal Power-on Reset signal | VPOR | - | Vss | - | V | See section on Power-on Reset for details | | D004* | VDD rise rate to ensure internal Power-on Reset signal | SVDD | 0.05 | - | - | V/ms | See section on Power-on Reset for details | | D010 | Supply Current (Note 2) | IDD | - | 1.8 | 3.3 | mA | XT, RC osc configuration<br>FOSC = 4 MHz, VDD = 5.5V (Note 4) | | D013 | | | - | 13.5 | 30 | mA | HS osc configuration<br>Fosc = 20 MHz, VDD = 5.5V | | D020<br>D021<br>D021A | Power-down Current (Note 3) | IPD | -<br>-<br>- | 7<br>1.0<br>1.0 | 28<br>14<br>16 | μΑ<br>μΑ<br>μΑ | $\label{eq:decomposition} \begin{split} \text{VDD} &= 4.0\text{V}, \text{WDT enabled, -}40^{\circ}\text{C to +}85^{\circ}\text{C} \\ \text{VDD} &= 4.0\text{V}, \text{WDT disabled, -}0^{\circ}\text{C to +}70^{\circ}\text{C} \\ \text{VDD} &= 4.0\text{V}, \text{WDT disabled, -}40^{\circ}\text{C to +}85^{\circ}\text{C} \end{split}$ | - \* These parameters are characterized but not tested. - † Data in "Typ" column is at 5V, 25°C unless otherwise stated. These parameters are for design guidance only and are not tested. - Note 1: This is the limit to which VDD can be lowered without losing RAM data. - 2: The supply current is mainly a function of the operating voltage and frequency. Other factors such as I/O pin loading and switching rate, oscillator type, internal code execution pattern, and temperature also have an impact on the current consumption. - The test conditions for all IDD measurements in active operation mode are: - OSC1 = external square wave, from rail to rail; all I/O pins tristated, pulled to VDD - MCLR = VDD; WDT enabled/disabled as specified. - 3: The power-down current in SLEEP mode does not depend on the oscillator type. Power-down current is measured with the part in SLEEP mode, with all I/O pins in hi-impedance state and tied to VDD and Vss. - 4: For RC osc configuration, current through Rext is not included. The current through the resistor can be estimated by the formula Ir = VDD/2Rext (mA) with Rext in kOhm. FIGURE 16-12: TYPICAL IDD Vs. FREQ (EXT CLOCK, 25°C) FIGURE 16-13: MAXIMUM, IDD VS. FREQ (EXT CLOCK, -40° TO +85°C) #### RB7:RB4 Port Pins ......28 INDEX Timer0 ......31 Timer0/WDT Prescaler ......34 Α Watchdog Timer ......65 A/D BODEN bit ......48 Accuracy/Error ......44 ADIF bit ......39 Brown-out Reset (BOR) .....53 Analog Input Model Block Diagram ......40 Analog-to-Digital Converter ......37 Configuring Analog Port Pins ......41 Configuring the Interrupt ......39 C16C71 47 Configuring the Module ......39 Carry bit ......7 Connection Considerations ......44 Conversion Clock .......41 CHS1 bit ......37 Conversion Time ......43 Clocking Scheme ......10 Conversions ......42 Code Examples Call of a Subroutine in Page 1 from Page 0 ......24 Delays ......40 Changing Prescaler (Timer0 to WDT) ......35 Effects of a Reset ......44 Changing Prescaler (WDT to Timer0) ......35 Equations ......40 Doing an A/D Conversion ......42 Faster Conversion - Lower Resolution Trade-off ...... 43 I/O Programming ......30 Flowchart of A/D Operation ......45 Indirect Addressing ......24 Initializing PORTA ......25 Internal Sampling Switch (Rss) Impedence ......40 Initializing PORTB ......27 Minimum Charging Time ......40 Saving STATUS and W Registers in RAM ......64 Operation During Sleep ......44 Sampling Requirements ......40 Computed GOTO ......23 Source Impedence ......40 Configuration Bits ......47 Time Delays ......40 Transfer Function .......45 CP1 bit ......48 Absolute Maximum Ratings ......89, 111, 135 **AC Characteristics** PIC16C710 ......101 DC bit ......17 PIC16C711 ......101 DC Characteristics ...... 147 ADCON0 Register ......37 PIC16C710 ...... 90, 101 ADCON1 ......37 PIC16C711 ...... 90, 101 ADCON1 Register ......14, 37 PIC16C715 ...... 113, 125 ADCS0 bit ......37 Development Tools ......85 Diagrams - See Block Diagrams ADIF bit ......21, 37 Digit Carry bit ......7 Direct Addressing ......24 ADRES Register ...... 15, 37, 39 Ε ALU ......7 Application Notes **Electrical Characteristics** AN552 ......27 PIC16C710 ......89 PIC16C711 ......89 AN607, Power-up Trouble Shooting ......53 PIC16C715 ...... 111 External Brown-out Protection Circuit ......60 Architecture Harvard ......7 External Power-on Reset Circuit ......60 Overview 7 F von Neumann ......7 Family of Devices MPASM Assembler ......86 PIC16C71X ......4 В **Block Diagrams** FSR Register ...... 15, 16, 24 Analog Input Model ......40 Fuzzy Logic Dev. System (fuzzyTECH®-MP) ......87 PIC16C71X ......8 RA4/T0CKI Pin ......25 RB3:RB0 Port Pins ......27 GO/DONE bit ......37 # **PIC16C71X** | | PIC16C711 | 13 | |-------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------| | RA3/AN3/VREF9 | PIC16C715 | | | RA4/T0CKI9 | Reset Conditions | | | RB0/INT9 | Summary | | | RB19 | Reset | | | RB29 | Reset Conditions for Special Registers | | | RB39 | RP0 bit | | | RB49 | RP1 bit | | | | KFT UIL | 17 | | RB59 | S | | | RB69 | CCEVAL® Evaluation and Dragramming System | 07 | | RB79 | SEEVAL® Evaluation and Programming System | 01 | | VDD9 | Services | _ | | Vss9 | One-Time-Programmable (OTP) Devices | 5 | | Pinout Descriptions | Quick-Turnaround-Production (QTP) Devices | 5 | | PIC16C719 | Serialized Quick-Turnaround Production (SQTP) | _ | | PIC16C7109 | Devices | | | PIC16C7119 | SLEEP | , | | PIC16C7159 | Software Simulator (MPLAB™ SIM) | | | PIR1 Register21 | Special Features of the CPU | 47 | | POP23 | Special Function Registers | | | POR53, 54 | PIC16C71 | | | Oscillator Start-up Timer (OST)47, 53 | PIC16C710 | | | Power Control Register (PCON)54 | PIC16C711 | | | Power-on Reset (POR)47, 53, 57, 58 | Special Function Registers, Section | 14 | | Power-up Timer (PWRT)47, 53 | Stack | 23 | | Time-out Sequence54 | Overflows | 23 | | Time-out Sequence on Power-up59 | Underflow | 23 | | TO52, 55 | STATUS Register | 17 | | POR bit22, 54 | - | | | Port RB Interrupt63 | Т | | | PORTA57, 58 | T0CS bit | 18 | | PORTA Register14, 15, 25 | T0IE bit | 19 | | PORTB | T0IF bit | 19 | | PORTB Register14, 15, 27 | TAD | 41 | | Power-down Mode (SLEEP) | Timer0 | | | Prescaler, Switching Between Timer0 and WDT | RTCC | 57, 58 | | PRO MATE <sup>®</sup> II Universal Programmer85 | Timers | | | Program Branches7 | Timer0 | | | Program Memory | Block Diagram | 31 | | Paging23 | External Clock | | | Program Memory Maps | External Clock Timing | | | PIC16C7111 | Increment Delay | | | PIC16C71011 | Interrupt | | | PIC16C71111 | Interrupt Timing | | | PIC16C71511 | Prescaler | | | Program Verification67 | Prescaler Block Diagram | 34 | | PS0 bit | Section | | | | | | | | Switching Prescaler Assignment | 35 | | PS1 bit18 | Switching Prescaler Assignment | | | PS1 bit | Synchronization | 33 | | PS1 bit | Synchronization | 33<br>33 | | PS1 bit | Synchronization | 33<br>33<br>63 | | PS1 bit | Synchronization | 33<br>33<br>63 | | PS1 bit | Synchronization TOCKI TOIF Timing TMR0 Interrupt | 33<br>33<br>63 | | PS1 bit | Synchronization | 33<br>63<br>31 | | PS1 bit | Synchronization TOCKI TOIF Timing TMR0 Interrupt Timing Diagrams A/D Conversion 100, 12 | 33<br>63<br>63<br>63 | | PS1 bit | Synchronization TOCKI TOIF Timing TMR0 Interrupt Timing Diagrams A/D Conversion Brown-out Reset | 33<br>63<br>63<br>63<br>4, 146<br>53, 97 | | PS1 bit | Synchronization TOCKI TOIF Timing TMR0 Interrupt Timing Diagrams A/D Conversion Brown-out Reset CLKOUT and I/O TOCKI | 33<br>63<br>63<br>63<br>4, 146<br>53, 97<br>9, 142 | | PS1 bit | Synchronization | 33<br>63<br>63<br>4, 146<br>53, 97<br>9, 142<br>8, 141 | | PS1 bit | Synchronization TOCKI TOIF Timing TMR0 Interrupt Timing Diagrams A/D Conversion 100, 12 Brown-out Reset CLKOUT and I/O 96, 11 External Clock Timing 95, 11 Power-up Timer 9 | 33<br>63<br>63<br>4, 146<br>53, 97<br>9, 142<br>8, 141<br>7, 143 | | PS1 bit | Synchronization TOCKI TOIF Timing TMR0 Interrupt Timing Diagrams A/D Conversion 100, 12 Brown-out Reset CLKOUT and I/O 96, 11 External Clock Timing 95, 11 Power-up Timer 9 Reset 9 | 336363 4, 146 53, 97 9, 142 8, 141 7, 143 7, 143 | | PS1 bit | Synchronization TOCKI TOIF Timing TMR0 Interrupt Timing Diagrams A/D Conversion 100, 12 Brown-out Reset CLKOUT and I/O 96, 11 External Clock Timing 95, 11 Power-up Timer 9 Reset 9 Start-up Timer 9 | 336363 4, 146 53, 97 9, 142 8, 141 7, 143 7, 143 | | PS1 bit | Synchronization TOCKI TOIF Timing TMR0 Interrupt Timing Diagrams A/D Conversion 100, 12 Brown-out Reset CLKOUT and I/O 96, 11 External Clock Timing 95, 11 Power-up Timer 9 Reset 9 Start-up Timer 9 Time-out Sequence 9 | 336363 4, 146 53, 97 9, 142 8, 141 7, 143 7, 143 7, 143 | | PS1 bit | Synchronization TOCKI TOIF Timing TMR0 Interrupt Timing Diagrams A/D Conversion 100, 12 Brown-out Reset CLKOUT and I/O 96, 11 External Clock Timing 95, 11 Power-up Timer 9 Reset 9 Start-up Timer 9 Time-out Sequence 31, 98, 12 | 33<br>31<br>63<br>4, 146<br>53, 97<br>9, 142<br>8, 141<br>7, 143<br>7, 143<br>7, 143 | | PS1 bit | Synchronization TOCKI TOIF Timing TMR0 Interrupt Timing Diagrams A/D Conversion 100, 12 Brown-out Reset CLKOUT and I/O 96, 11 External Clock Timing 95, 11 Power-up Timer 9 Reset 9 Start-up Timer 9 Time-out Sequence 7 Timer0 31, 98, 12 Timer0 Interrupt Timing | 336363 4, 146 53, 97 9, 142 8, 141 7, 143 7, 143 7, 14359 1, 14432 | | PS1 bit | Synchronization TOCKI TOIF Timing TMR0 Interrupt Timing Diagrams A/D Conversion 100, 12 Brown-out Reset CLKOUT and I/O 96, 11 External Clock Timing 95, 11 Power-up Timer 9 Reset 9 Start-up Timer 9 Time-out Sequence 7 Timer0 31, 98, 12 Timer0 Interrupt Timing 7 Timer0 with External Clock | 336363 4, 146 53, 97 9, 142 8, 141 7, 143 7, 143 7, 14459 | | PS1 bit | Synchronization TOCKI TOIF Timing TMR0 Interrupt Timing Diagrams A/D Conversion 100, 12 Brown-out Reset CLKOUT and I/O 96, 11 External Clock Timing 95, 11 Power-up Timer 9 Reset 9 Start-up Timer 9 Time-out Sequence 7 Timer0 31, 98, 12 Timer0 Interrupt Timing | 336363 4, 146 53, 97 9, 142 8, 141 7, 143 7, 143 7, 14359 1, 1443267 | | D | IC1 | 6 | <b>C</b> - | 71 | V | |---|-----|----|------------|-----|---| | | | יס | | / I | Λ | | | | _ | |----|------------------------|----------------| | N | $\sim$ | FFC. | | N | | . <b>–</b> – . | | IN | $\mathbf{\mathcal{C}}$ | ILU. |