Welcome to **E-XFL.COM** What is "Embedded - Microcontrollers"? "Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications. Applications of "<u>Embedded - Microcontrollers</u>" | Details | | |----------------------------|---------------------------------------------------------------------------| | Product Status | Active | | Core Processor | PIC | | Core Size | 8-Bit | | Speed | 20MHz | | Connectivity | - | | Peripherals | Brown-out Detect/Reset, POR, WDT | | Number of I/O | 13 | | Program Memory Size | 896B (512 x 14) | | Program Memory Type | OTP | | EEPROM Size | - | | RAM Size | 36 x 8 | | Voltage - Supply (Vcc/Vdd) | 4V ~ 6V | | Data Converters | A/D 4x8b | | Oscillator Type | External | | Operating Temperature | 0°C ~ 70°C (TA) | | Mounting Type | Surface Mount | | Package / Case | 18-SOIC (0.295", 7.50mm Width) | | Supplier Device Package | 18-SOIC | | Purchase URL | https://www.e-xfl.com/product-detail/microchip-technology/pic16c710-20-so | ### 1.0 GENERAL DESCRIPTION The PIC16C71X is a family of low-cost, high-performance, CMOS, fully-static, 8-bit microcontrollers with integrated analog-to-digital (A/D) converters, in the PIC16CXX mid-range family. All PIC16/17 microcontrollers employ an advanced RISC architecture. The PIC16CXX microcontroller family has enhanced core features, eight-level deep stack, and multiple internal and external interrupt sources. The separate instruction and data buses of the Harvard architecture allow a 14-bit wide instruction word with the separate 8-bit wide data. The two stage instruction pipeline allows all instructions to execute in a single cycle, except for program branches which require two cycles. A total of 35 instructions (reduced instruction set) are available. Additionally, a large register set gives some of the architectural innovations used to achieve a very high performance. PIC16CXX microcontrollers typically achieve a 2:1 code compression and a 4:1 speed improvement over other 8-bit microcontrollers in their class. The PIC16C710/71 devices have 36 bytes of RAM, the PIC16C711 has 68 bytes of RAM and the PIC16C715 has 128 bytes of RAM. Each device has 13 I/O pins. In addition a timer/counter is available. Also a 4-channel high-speed 8-bit A/D is provided. The 8-bit resolution is ideally suited for applications requiring low-cost analog interface, e.g. thermostat control, pressure sensing, etc. The PIC16C71X family has special features to reduce external components, thus reducing cost, enhancing system reliability and reducing power consumption. There are four oscillator options, of which the single pin RC oscillator provides a low-cost solution, the LP oscillator minimizes power consumption, XT is a standard crystal, and the HS is for High Speed crystals. The SLEEP (power-down) feature provides a power saving mode. The user can wake up the chip from SLEEP through several external and internal interrupts and resets. A highly reliable Watchdog Timer with its own on-chip RC oscillator provides protection against software lock-up. A UV erasable CERDIP packaged version is ideal for code development while the cost-effective One-Time-Programmable (OTP) version is suitable for production in any volume. The PIC16C71X family fits perfectly in applications ranging from security and remote sensors to appliance control and automotive. The EPROM technology makes customization of application programs (transmitter codes, motor speeds, receiver frequencies, etc.) extremely fast and convenient. The small footprint packages make this microcontroller series perfect for all applications with space limitations. Low cost, low power, high performance, ease of use and I/O flexibility make the PIC16C71X very versatile even in areas where no microcontroller use has been considered before (e.g. timer functions, serial communication, capture and compare, PWM functions and coprocessor applications). ### 1.1 Family and Upward Compatibility Users familiar with the PIC16C5X microcontroller family will realize that this is an enhanced version of the PIC16C5X architecture. Please refer to Appendix A for a detailed list of enhancements. Code written for the PIC16C5X can be easily ported to the PIC16CXX family of devices (Appendix B). ## 1.2 <u>Development Support</u> PIC16C71X devices are supported by the complete line of Microchip Development tools. Please refer to Section 10.0 for more details about Microchip's development tools. ## 4.2 <u>Data Memory Organization</u> The data memory is partitioned into two Banks which contain the General Purpose Registers and the Special Function Registers. Bit RP0 is the bank select bit. RP0 (STATUS<5>) = $1 \rightarrow Bank 1$ RP0 (STATUS<5>) = $0 \rightarrow Bank 0$ Each Bank extends up to 7Fh (128 bytes). The lower locations of each Bank are reserved for the Special Function Registers. Above the Special Function Registers are General Purpose Registers implemented as static RAM. Both Bank 0 and Bank 1 contain special function registers. Some "high use" special function registers from Bank 0 are mirrored in Bank 1 for code reduction and quicker access. ### 4.2.1 GENERAL PURPOSE REGISTER FILE The register file can be accessed either directly, or indirectly through the File Select Register FSR (Section 4.5). FIGURE 4-4: PIC16C710/71 REGISTER FILE MAP | File | | | File | | | | | | | |---------------|---------------------|------------------------------------|--------------|--|--|--|--|--|--| | Addres | ss | I | Address | | | | | | | | 00h | INDF <sup>(1)</sup> | INDF <sup>(1)</sup> | 80h | | | | | | | | 01h | TMR0 | OPTION | 81h | | | | | | | | 02h | PCL | PCL | 82h | | | | | | | | 03h | STATUS | STATUS | 83h | | | | | | | | 04h | FSR | FSR | 84h | | | | | | | | 05h | PORTA | TRISA | 85h | | | | | | | | 06h | PORTB | TRISB | 86h | | | | | | | | 07h | | PCON <sup>(2)</sup> | 87h | | | | | | | | 08h | ADCON0 | ADCON1 | 88h | | | | | | | | 09h | ADRES | ADRES | 89h | | | | | | | | 0Ah | PCLATH | PCLATH | 8Ah | | | | | | | | 0Bh | INTCON | INTCON | 8Bh | | | | | | | | 0Ch | | General | 8Ch | | | | | | | | | | Purpose | | | | | | | | | | General<br>Purpose | Register | | | | | | | | | | Register | Mapped | | | | | | | | | | · · | Mapped<br>in Bank 0 <sup>(3)</sup> | | | | | | | | | 2Fh | | | AFh | | | | | | | | 30h | | | B0h | | | | | | | | | | | | | | | | | | | ' | | | | | | | | | | | l . | | | | | | | | | | | | | | | | | | | | | | | | ` | 1 | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | 7Fh | | | FFh | | | | | | | | ' | Bank 0 | Bank 1 | | | | | | | | | | - | | | | | | | | | | | Unimplemented of | data memory loca | tions, read | | | | | | | | | as '0'. | | | | | | | | | | Note 1:<br>2: | Not a physical re | | ntad on the | | | | | | | | 2: | PIC16C71. | ter is not impleme | nted on the | | | | | | | | 3: | | are unimplemented | d in Bank 1. | | | | | | | | | • | ese locations will a | access the | | | | | | | | | corresponding Ba | ank 0 register. | | | | | | | | | | | | | | | | | | | Example 4-1 shows the calling of a subroutine in page 1 of the program memory. This example assumes that PCLATH is saved and restored by the interrupt service routine (if interrupts are used). ## EXAMPLE 4-1: CALL OF A SUBROUTINE IN PAGE 1 FROM PAGE 0 ``` ORG 0x500 BSF PCLATH, 3 ;Select page 1 (800h-FFFh) BCF PCLATH, 4 ;Only on >4K devices ;Call subroutine in CALL SUB1_P1 ;page 1 (800h-FFFh) ORG 0x900 SUB1_P1: ; called subroutine ;page 1 (800h-FFFh) RETURN return to Call subroutine ; in page 0 (000h-7FFh) ``` ## 4.5 <u>Indirect Addressing, INDF and FSR</u> Registers The INDF register is not a physical register. Addressing the INDF register will cause indirect addressing. Indirect addressing is possible by using the INDF register. Any instruction using the INDF register actually accesses the register pointed to by the File Select Register, FSR. Reading the INDF register itself indirectly (FSR = '0') will read 00h. Writing to the INDF register indirectly results in a no-operation (although status bits may be affected). An effective 9-bit address is obtained by concatenating the 8-bit FSR register and the IRP bit (STATUS<7>), as shown in Figure 4-15. However, IRP is not used in the PIC16C71X devices. A simple program to clear RAM locations 20h-2Fh using indirect addressing is shown in Example 4-2. #### **EXAMPLE 4-2: INDIRECT ADDRESSING** ``` movlw 0x20 ;initialize pointer movwf FSR ;to RAM NEXT INDF ;clear INDF register clrf incf FSR,F ;inc pointer btfss FSR,4 ;all done? goto NEXT ino clear next CONTINUE ;yes continue ``` ### FIGURE 4-15: DIRECT/INDIRECT ADDRESSING ## 7.2 Selecting the A/D Conversion Clock The A/D conversion time per bit is defined as TAD. The A/D conversion requires 9.5TAD per 8-bit conversion. The source of the A/D conversion clock is software selectable. The four possible options for TAD are: - 2Tosc - 8Tosc - 32Tosc - · Internal RC oscillator For correct A/D conversions, the A/D conversion clock (TAD) must be selected to ensure a minimum TAD time of: 2.0 us for the PIC16C71 1.6 µs for all other PIC16C71X devices Table 7-1 and Table 7-2 and show the resultant TAD times derived from the device operating frequencies and the A/D clock source selected. ## 7.3 Configuring Analog Port Pins The ADCON1 and TRISA registers control the operation of the A/D port pins. The port pins that are desired as analog inputs must have their corresponding TRIS bits set (input). If the TRIS bit is cleared (output), the digital output level (VOH or VOL) will be converted. The A/D operation is independent of the state of the CHS2:CHS0 bits and the TRIS bits. Note 1: When reading the port register, all pins configured as analog input channels will read as cleared (a low level). Pins configured as digital inputs, will convert an analog input. Analog levels on a digitally configured input will not affect the conversion accuracy. Note 2: Analog levels on any pin that is defined as a digital input (including the AN7:AN0 pins), may cause the input buffer to consume current that is out of the devices specification. TABLE 7-1: TAD vs. DEVICE OPERATING FREQUENCIES, PIC16C71 | AD Cloc | k Source (TAD) | Device Frequency | | | | | | |-------------------|----------------|---------------------------|---------------------------|---------------------------|-------------------------|-------------------------|--| | Operation | ADCS1:ADCS0 | 20 MHz | 16 MHz | 4 MHz | 1 MHz | 333.33 kHz | | | 2Tosc | 00 | 100 ns <sup>(2)</sup> | 125 ns <sup>(2)</sup> | 500 ns <sup>(2)</sup> | 2.0 μs | 6 μs | | | 8Tosc | 01 | 400 ns <sup>(2)</sup> | 500 ns <sup>(2)</sup> | 2.0 μs | 8.0 μs | 24 μs <sup>(3)</sup> | | | 32Tosc | 10 | 1.6 μs <sup>(2)</sup> | 2.0 μs | 8.0 µs | 32.0 μs <sup>(3)</sup> | 96 μs <sup>(3)</sup> | | | RC <sup>(5)</sup> | 11 | 2 - 6 μs <sup>(1,4)</sup> | 2 - 6 μs <sup>(1,4)</sup> | 2 - 6 μs <sup>(1,4)</sup> | 2 - 6 μs <sup>(1)</sup> | 2 - 6 μs <sup>(1)</sup> | | Legend: Shaded cells are outside of recommended range. - Note 1: The RC source has a typical TAD time of 4 μs. - 2: These values violate the minimum required TAD time. - 3: For faster conversion times, the selection of another clock source is recommended. - 4: When device frequency is greater than 1 MHz, the RC A/D conversion clock source is recommended for sleep operation only. - 5: For extended voltage devices (LC), please refer to Electrical Specifications section. TABLE 7-2: TAD vs. DEVICE OPERATING FREQUENCIES, PIC16C710/711, PIC16C715 | AD Clock | Source (TAD) | Device Frequency | | | | | | |-------------------|--------------|---------------------------|---------------------------|---------------------------|-------------------------|--|--| | Operation | ADCS1:ADCS0 | 20 MHz | 5 MHz | 1.25 MHz | 333.33 kHz | | | | 2Tosc | 00 | 100 ns <sup>(2)</sup> | 400 ns <sup>(2)</sup> | 1.6 μs | 6 μs | | | | 8Tosc | 01 | 400 ns <sup>(2)</sup> | 1.6 μs | 6.4 μs | 24 μs <sup>(3)</sup> | | | | 32Tosc | 10 | 1.6 µs | 6.4 μs | 25.6 μs <sup>(3)</sup> | 96 μs <sup>(3)</sup> | | | | RC <sup>(5)</sup> | 11 | 2 - 6 μs <sup>(1,4)</sup> | 2 - 6 μs <sup>(1,4)</sup> | 2 - 6 μs <sup>(1,4)</sup> | 2 - 6 μs <sup>(1)</sup> | | | Legend: Shaded cells are outside of recommended range. - Note 1: The RC source has a typical TAD time of 4 µs. - 2: These values violate the minimum required TAD time. - 3: For faster conversion times, the selection of another clock source is recommended. - 4: When device frequency is greater than 1 MHz, the RC A/D conversion clock source is recommended for sleep operation only. - 5: For extended voltage devices (LC), please refer to Electrical Specifications section. ## 8.0 SPECIAL FEATURES OF THE CPU ## Applicable Devices 710 71 711 715 What sets a microcontroller apart from other processors are special circuits to deal with the needs of real-time applications. The PIC16CXX family has a host of such features intended to maximize system reliability, minimize cost through elimination of external components, provide power saving operating modes and offer code protection. These are: - · Oscillator selection - Reset - Power-on Reset (POR) - Power-up Timer (PWRT) - Oscillator Start-up Timer (OST) - Brown-out Reset (BOR) (PIC16C710/711/715) - Parity Error Reset (PER) (PIC16C715) - Interrupts - Watchdog Timer (WDT) - SLEEP - Code protection - · ID locations - · In-circuit serial programming The PIC16CXX has a Watchdog Timer which can be shut off only through configuration bits. It runs off its own RC oscillator for added reliability. There are two timers that offer necessary delays on power-up. One is the Oscillator Start-up Timer (OST), intended to keep the chip in reset until the crystal oscillator is stable. The other is the Power-up Timer (PWRT), which provides a fixed delay of 72 ms (nominal) on power-up only, designed to keep the part in reset while the power supply stabilizes. With these two timers on-chip, most applications need no external reset circuitry. SLEEP mode is designed to offer a very low current power-down mode. The user can wake-up from SLEEP through external reset, Watchdog Timer Wake-up, or through an interrupt. Several oscillator options are also made available to allow the part to fit the application. The RC oscillator option saves system cost while the LP crystal option saves power. A set of configuration bits are used to select various options. ## 8.1 <u>Configuration Bits</u> The configuration bits can be programmed (read as '0') or left unprogrammed (read as '1') to select various device configurations. These bits are mapped in program memory location 2007h. The user will note that address 2007h is beyond the user program memory space. In fact, it belongs to the special test/configuration memory space (2000h - 3FFFh), which can be accessed only during programming. #### FIGURE 8-1: CONFIGURATION WORD FOR PIC16C71 ## 8.2 <u>Oscillator Configurations</u> ## 8.2.1 OSCILLATOR TYPES The PIC16CXX can be operated in four different oscillator modes. The user can program two configuration bits (FOSC1 and FOSC0) to select one of these four modes: LP Low Power CrystalXT Crystal/Resonator • HS High Speed Crystal/Resonator RC Resistor/Capacitor ## 8.2.2 CRYSTAL OSCILLATOR/CERAMIC RESONATORS In XT, LP or HS modes a crystal or ceramic resonator is connected to the OSC1/CLKIN and OSC2/CLKOUT pins to establish oscillation (Figure 8-4). The PIC16CXX Oscillator design requires the use of a parallel cut crystal. Use of a series cut crystal may give a frequency out of the crystal manufacturers specifications. When in XT, LP or HS modes, the device can have an external clock source to drive the OSC1/CLKIN pin (Figure 8-5). FIGURE 8-4: CRYSTAL/CERAMIC RESONATOR OPERATION (HS, XT OR LP OSC CONFIGURATION) See Table 8-1 and Table 8-1 for recommended values of C1 and C2. Note 1: A series resistor may be required for AT strip cut crystals. 2: The buffer is on the OSC2 pin. FIGURE 8-5: EXTERNAL CLOCK INPUT OPERATION (HS, XT OR LP OSC CONFIGURATION) TABLE 8-1: CERAMIC RESONATORS, PIC16C71 | Ranges Tested: | | | | | | | | |-------------------------------------------------------|-----------------------------------------|-------------|---------------|--|--|--|--| | Mode | Freq | OSC1 | OSC2 | | | | | | XT | 455 kHz | 47 - 100 pF | 47 - 100 pF | | | | | | | 2.0 MHz | 15 - 68 pF | 15 - 68 pF | | | | | | | 4.0 MHz | 15 - 68 pF | 15 - 68 pF | | | | | | HS | 8.0 MHz | 15 - 68 pF | 15 - 68 pF | | | | | | | 16.0 MHz | 10 - 47 pF | 10 - 47 pF | | | | | | | se values are for<br>es at bottom of pa | | nce only. See | | | | | | Resonator | rs Used: | | | | | | | | 455 kHz | Panasonic EF | O-A455K04B | ± 0.3% | | | | | | 2.0 MHz | Murata Erie CS | SA2.00MG | ± 0.5% | | | | | | 4.0 MHz | Murata Erie CSA4.00MG ± 0.5% | | | | | | | | 8.0 MHz | Murata Erie CSA8.00MT ± 0.5% | | | | | | | | 16.0 MHz Murata Erie CSA16.00MX ± 0.5% | | | | | | | | | All resonators used did not have built-in capacitors. | | | | | | | | TABLE 8-2: CAPACITOR SELECTION FOR CRYSTAL OSCILLATOR, PIC16C71 | Mode | Freq | OSC1 | OSC2 | |------|---------|-------------|-------------| | LP | 32 kHz | 33 - 68 pF | 33 - 68 pF | | | 200 kHz | 15 - 47 pF | 15 - 47 pF | | XT | 100 kHz | 47 - 100 pF | 47 - 100 pF | | | 500 kHz | 20 - 68 pF | 20 - 68 pF | | | 1 MHz | 15 - 68 pF | 15 - 68 pF | | | 2 MHz | 15 - 47 pF | 15 - 47 pF | | | 4 MHz | 15 - 33 pF | 15 - 33 pF | | HS | 8 MHz | 15 - 47 pF | 15 - 47 pF | | | 20 MHz | 15 - 47 pF | 15 - 47 pF | These values are for design guidance only. See notes at bottom of page. | GOTO | Unconditional | Branch | | ! | INCF | Increme | nt f | | | |-------------------|---------------------------------------------------------------|----------------------------------|-------------|---|-------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------|-----------------|---------------| | Syntax: | [ label ] GOTC | k | | • | Syntax: | [ label ] | INCF f | ,d | | | Operands: | $0 \le k \le 2047$ | | | ( | Operands: | $0 \le f \le 12$ $d \in [0,1]$ | 27 | | | | Operation: | $k \rightarrow PC<10:0>$ PCLATH<4:3> - | → PC<12:1 | 11> | | Operation: | $(f) + 1 \rightarrow$ | (dest) | | | | Status Affected: | None | | | ; | Status Affected: | Z | | | | | Encoding: | 10 lkkk | kkkk | kkkk | ] | Encoding: | 0.0 | 1010 | dfff | ffff | | Description: | eleven bit immedia<br>into PC bits <10:0<br>PC are loaded fro | GOTO is a two cycle instruction. | | | Description: | The contents of register 'f' are incremented. If 'd' is 0 the result is placed in the W register. If 'd' is 1 the result is placed back in register 'f'. | | | placed | | Words: | 1 | | | , | Words: | 1 | | | | | Cycles: | 2 | | | ( | Cycles: | 1 | | | | | Q Cycle Activity: | Q1 Q2 | Q3 | Q4 | ( | Q Cycle Activity: | Q1 | Q2 | Q3 | Q4 | | 1st Cycle | Decode Read<br>literal 'k | Process data | Write to PC | | | Decode | Read<br>register<br>'f' | Process<br>data | Write to dest | | 2nd Cycle | NOP NOP | NOP | NOP | | | | | | | | Example | GOTO THERE | • | | | Example | INCF Before In | CNT, | | | | | After Instruction<br>PC = | Address | THERE | | | After Inst | CNT<br>Z | = 0xFf<br>= 0 | | Z = 1 Applicable Devices 710 71 711 715 ## 11.4 <u>Timing Parameter Symbology</u> The timing parameter symbols have been created following one of the following formats: - 1. TppS2ppS - 2. TppS | 1 | | | | |----------|-------|---|------| | F Freque | iency | Т | Time | Lowercase letters (pp) and their meanings: | рр | | | | |----|----------|-----|------------------------------------| | СС | CCP1 | osc | OSC1 | | ck | CLKOUT | rd | RD | | cs | CS | rw | $\overline{RD}$ or $\overline{WR}$ | | di | SDI | sc | SCK | | do | SDO | SS | SS | | dt | Data in | t0 | T0CKI | | io | I/O port | t1 | T1CKI | | mc | MCLR | wr | WR | Uppercase letters and their meanings: | S | | | | |---|------------------------|---|--------------| | F | Fall | P | Period | | Н | High | R | Rise | | 1 | Invalid (Hi-impedance) | V | Valid | | L | Low | Z | Hi-impedance | ## FIGURE 11-1: LOAD CONDITIONS FIGURE 11-3: CLKOUT AND I/O TIMING TABLE 11-3: CLKOUT AND I/O TIMING REQUIREMENTS | Parameter<br>No. | Sym | Characteristic | | Min | Тур† | Max | Units | Conditions | |------------------|----------|------------------------------------------------------------------|-------------------------|-----|----------|-------------|--------|------------| | 10* | TosH2ckL | OSC1 <sup>↑</sup> to CLKOUT↓ | | _ | 15 | 30 | ns | Note 1 | | 11* | TosH2ckH | OSC1↑ to CLKOUT↑ | | _ | 15 | 30 | ns | Note 1 | | 12* | TckR | CLKOUT rise time | | _ | 5 | 15 | ns | Note 1 | | 13* | TckF | CLKOUT fall time | | _ | 5 | 15 | ns | Note 1 | | 14* | TckL2ioV | CLKOUT ↓ to Port out valid | t | _ | _ | 0.5Tcy + 20 | ns | Note 1 | | 15* | TioV2ckH | Port in valid before CLKOL | 0.25Tcy + 25 | _ | _ | ns | Note 1 | | | 16* | TckH2iol | Port in hold after CLKOUT | 0 | _ | _ | ns | Note 1 | | | 17* | TosH2ioV | OSC1 <sup>↑</sup> (Q1 cycle) to<br>Port out valid | _ | _ | 80 - 100 | ns | | | | 18* | TosH2ioI | OSC1 <sup>↑</sup> (Q2 cycle) to<br>Port input invalid (I/O in ho | TBD | _ | _ | ns | | | | 19* | TioV2osH | Port input valid to OSC11 ( | (I/O in setup time) | TBD | _ | _ | ns | | | 20* | TioR | Port output rise time | PIC16 <b>C</b> 710/711 | _ | 10 | 25 | ns | | | | | | PIC16 <b>LC</b> 710/711 | _ | _ | 60 | ns | | | 21* | TioF | Port output fall time PIC16 <b>C</b> 710/711 | | _ | 10 | 25 | ns | | | | | PIC16 <b>LC</b> 710/711 | | _ | _ | 60 | ns | | | 22††* | Tinp | INT pin high or low time | | 20 | _ | _ | ns | | | 23††* | Trbp | RB7:RB4 change INT high | or low time | 20 | _ | _ | ns | | <sup>\*</sup> These parameters are characterized but not tested. <sup>†</sup> Data in "Typ" column is at 5V, 25°C unless otherwise stated. These parameters are for design guidance only and are not tested. <sup>††</sup> These parameters are asynchronous events not related to any internal clock edges. Note 1: Measurements are taken in RC Mode where CLKOUT output is 4 x Tosc. **Applicable Devices** | 710 | 71 | 711 | 715 FIGURE 12-29: TYPICAL IDD vs. FREQUENCY (HS MODE, 25°C) FIGURE 12-30: MAXIMUM IDD vs. FREQUENCY (HS MODE, -40°C TO 85°C) FIGURE 13-4: RESET, WATCHDOG TIMER, OSCILLATOR START-UP TIMER, AND POWER-UP TIMER TIMING FIGURE 13-5: BROWN-OUT RESETTIMING TABLE 13-4: RESET, WATCHDOG TIMER, OSCILLATOR START-UP TIMER, POWER-UP TIMER, AND BROWN-OUT RESET REQUIREMENTS | Parameter | Sym | Characteristic | Min | Typ† | Max | Units | Conditions | |-----------|------------------|--------------------------------------------------------|-----|----------|-----|-------|----------------------------------------------------| | No. | | | | | | | | | 30 | Zmc <sub>Z</sub> | MCLR Pulse Width (low) | 2 | | _ | μs | $VDD = 5V, -40^{\circ}C \text{ to } +125^{\circ}C$ | | 31* | Twdt | Watchdog Timer Time-out Period (No Prescaler) | 7 | 18 | 33 | ms | $VDD = 5V, -40^{\circ}C \text{ to } +125^{\circ}C$ | | 32 | Tost | Oscillation Start-up Timer Period | _ | 1024Tosc | _ | _ | Tosc = OSC1 period | | 33* | Tpwrt | Power up Timer Period | 28 | 72 | 132 | ms | $VDD = 5V, -40^{\circ}C \text{ to } +125^{\circ}C$ | | 34 | Tıoz | I/O Hi-impedance from MCLR Low or Watchdog Timer Reset | _ | _ | 2.1 | μs | | | 35 | TBOR | Brown-out Reset pulse width | 100 | _ | _ | μs | VDD ≤ BVDD (D005) | | 36 | TPER | Parity Error Reset | _ | TBD | _ | μs | | <sup>\*</sup> These parameters are characterized but not tested. <sup>†</sup> Data in "Typ" column is at 5V, 25°C unless otherwise stated. These parameters are for design guidance only and are not tested. FIGURE 14-3: TYPICAL IPD vs. VDD @ 25°C (WDT ENABLED, RC MODE) FIGURE 14-4: MAXIMUM IPD vs. VDD (WDT ENABLED, RC MODE) FIGURE 14-5: TYPICAL RC OSCILLATOR FREQUENCY vs. VDD FIGURE 14-6: TYPICAL RC OSCILLATOR FREQUENCY vs. VDD FIGURE 14-7: TYPICAL RC OSCILLATOR FREQUENCY vs. VDD FIGURE 14-12: TYPICAL IDD vs. FREQUENCY (RC MODE @ 22 pF, 25°C) FIGURE 14-13: MAXIMUM IDD vs. FREQUENCY (RC MODE @ 22 pF, -40°C TO 85°C) ## 15.0 ELECTRICAL CHARACTERISTICS FOR PIC16C71 ## **Absolute Maximum Ratings †** | Ambient temperature under bias | 55 to +125°C | |--------------------------------------------------------------------|----------------------| | Storage temperature | 65°C to +150°C | | Voltage on any pin with respect to Vss (except VDD, MCLR, and RA4) | 0.3V to (VDD + 0.3V) | | Voltage on VDD with respect to Vss | 0.3 to +7.5V | | Voltage on MCLR with respect to Vss (Note 2) | 0 to +14V | | Voltage on RA4 with respect to Vss | 0 to +14V | | Total power dissipation (Note 1) | | | Maximum current out of Vss pin | 150 mA | | Maximum current into VDD pin | 100 mA | | Input clamp current, Iik (VI < 0 or VI > VDD) | ± 20 mA | | Output clamp current, Iok (Vo < 0 or Vo > VDD) | ± 20 mA | | Maximum output current sunk by any I/O pin | 25 mA | | Maximum output current sourced by any I/O pin | 20 mA | | Maximum current sunk by PORTA | 80 mA | | Maximum current sourced by PORTA | 50 mA | | Maximum current sunk by PORTB | 150 mA | | Maximum current sourced by PORTB | 100 mA | **Note 1:** Power dissipation is calculated as follows: Pdis = VDD x {IDD - $\Sigma$ IOH} + $\Sigma$ {(VDD-VOH) x IOH} + $\Sigma$ (Vol x IOL) **Note 2:** Voltage spikes below Vss at the $\overline{MCLR}$ pin, inducing currents greater than 80 mA, may cause latch-up. Thus, a series resistor of 50-100 $\Omega$ should be used when applying a "low" level to the $\overline{MCLR}$ pin rather than pulling this pin directly to Vss. † NOTICE: Stresses above those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress rating only and functional operation of the device at those or any other conditions above those indicated in the operation listings of this specification is not implied. Exposure to maximum rating conditions for extended periods may affect device reliability. TABLE 15-1: CROSS REFERENCE OF DEVICE SPECS FOR OSCILLATOR CONFIGURATIONS AND FREQUENCIES OF OPERATION (COMMERCIAL DEVICES) | osc | PIC16C71-04 | PIC16C71-20 | PIC16LC71-04 | JW Devices | |-----|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------|---------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------| | RC | IDD: 3.3 mA max. at 5.5V IDD: 1.8 mA typ. at 5.5V IPD: 14 μA max. at 4V Freq:4 MHz max. VDD: 4.0V to 6.0V VDD: 4.5V to 5.5V IDD: 1.8 mA typ. at 5.5V IDD: 3.3 mA max. at 5.5V IDD: 1.8 mA typ. at 5.5V IPD: 14 μA max. at 4V IPD: 1.0 μA typ. at 4V | | VDD: 3.0V to 6.0V<br>IDD: 1.4 mA typ. at 3.0V<br>IPD: 0.6 μA typ. at 3V<br>Freq: 4 MHz max. | VDD: 4.0V to 6.0V<br>IDD: 3.3 mA max. at 5.5V<br>IPD: 14 μA max. at 4V<br>Freq:4 MHz max. | | хт | | | VDD: 3.0V to 6.0V<br>IDD: 1.4 mA typ. at 3.0V<br>IPD: 0.6 μA typ. at 3V<br>Freq: 4 MHz max. | VDD: 4.0V to 6.0V<br>IDD: 3.3 mA max. at 5.5V<br>IPD: 14 μA max. at 4V<br>Freq: 4 MHz max. | | HS | VDD: 4.5V to 5.5V IDD: 13.5 mA typ. at 5.5V IPD: 1.0 μA typ. at 4.5V IPD: 1.0 μA typ. at 4.5V Freq: 4 MHz max. VDD: 4.5V to 5.5V IDD: 30 mA max. at 5.5V IPD: 1.0 μA typ. at 4.5V Freq: 20 MHz max. | | Not recommended for use in HS mode | VDD: 4.5V to 5.5V IDD: 30 mA max. at 5.5V IPD: 1.0 μA typ. at 4.5V Freq: 20 MHz max. | | LP | VDD: 4.0V to 6.0V<br>IDD: 15 μA typ. at 32 kHz,<br>4.0V<br>IPD: 0.6 μA typ. at 4.0V<br>Freq: 200 kHz max. | Not recommended for use in LP mode | VDD: 3.0V to 6.0V<br>IDD: 32 μA max. at 32 kHz,<br>3.0V<br>IPD: 9 μA max. at 3.0V<br>Freq: 200 kHz max. | VDD: 3.0V to 6.0V<br>IDD: 32 μA max. at 32 kHz,<br>3.0V<br>IPD: 9 μA max. at 3.0V<br>Freq: 200 kHz max. | The shaded sections indicate oscillator selections which are tested for functionality, but not for MIN/MAX specifications. It is recommended that the user select the device type that ensures the specifications required. ## 15.2 DC Characteristics: PIC16LC71-04 (Commercial, Industrial) | DC CHA | RACTERISTICS | Standard Operating Conditions (unless otherwise stated) OOperating temperature $0^{\circ}C \leq TA \leq +70^{\circ}C$ (commercial) $-40^{\circ}C \leq TA \leq +85^{\circ}C$ (industrial) | | | | | | |-----------------------|------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|-----------------|---------------|----------------|-------------------------------------------------------------------------------------------------------------------------| | Param<br>No. | Characteristic | Sym | Min | Тур† | Max | Units | Conditions | | D001 | Supply Voltage | VDD | 3.0 | - | 6.0 | V | XT, RC, and LP osc configuration | | D002* | RAM Data Retention<br>Voltage (Note 1) | VDR | - | 1.5 | - | V | | | D003 | VDD start voltage to ensure internal Power-on Reset signal | VPOR | - | Vss | - | V | See section on Power-on Reset for details | | D004* | VDD rise rate to ensure internal Power-on Reset signal | SVDD | 0.05 | - | - | V/ms | See section on Power-on Reset for details | | D010 | Supply Current (Note 2) | IDD | - | 1.4 | 2.5 | mA | XT, RC osc configuration FOSC = 4 MHz, VDD = 3.0V (Note 4) | | D010A | | | - | 15 | 32 | μΑ | LP osc configuration<br>Fosc = 32 kHz, VDD = 3.0V, WDT disabled | | D020<br>D021<br>D021A | Power-down Current (Note 3) | IPD | -<br>-<br>- | 5<br>0.6<br>0.6 | 20<br>9<br>12 | μΑ<br>μΑ<br>μΑ | VDD = 3.0V, WDT enabled, -40°C to +85°C VDD = 3.0V, WDT disabled, 0°C to +70°C VDD = 3.0V, WDT disabled, -40°C to +85°C | - \* These parameters are characterized but not tested. - † Data in "Typ" column is at 5V, 25°C unless otherwise stated. These parameters are for design guidance only and are not tested. - Note 1: This is the limit to which VDD can be lowered without losing RAM data. - 2: The supply current is mainly a function of the operating voltage and frequency. Other factors such as I/O pin loading and switching rate, oscillator type, internal code execution pattern, and temperature also have an impact on the current consumption. - The test conditions for all IDD measurements in active operation mode are: - OSC1 = external square wave, from rail to rail; all I/O pins tristated, pulled to VDD - MCLR = VDD; WDT enabled/disabled as specified. - 3: The power-down current in SLEEP mode does not depend on the oscillator type. Power-down current is measured with the part in SLEEP mode, with all I/O pins in hi-impedance state and tied to VDD and Vss. - 4: For RC osc configuration, current through Rext is not included. The current through the resistor can be estimated by the formula Ir = VDD/2Rext (mA) with Rext in kOhm. Applicable Devices 710 71 711 715 ## 15.4 <u>Timing Parameter Symbology</u> The timing parameter symbols have been created following one of the following formats: - 1. TppS2ppS - 2. TppS | T | | | | | |---|-----------|---|------|--| | F | Frequency | T | Time | | | | | - | | | Lowercase letters (pp) and their meanings: | рр | NII/ | | | |----|----------|-----|----------| | СС | CCP1 | osc | OSC1 | | ck | CLKOUT | rd | RD | | cs | CS | rw | RD or WR | | di | SDI | sc | SCK | | do | SDO | SS | SS | | dt | Data in | t0 | T0CKI | | io | I/O port | t1 | T1CKI | | mc | MCLR | wr | WR | Uppercase letters and their meanings: | S | 3 | | | | |---|---|------------------------|---|--------------| | | F | Fall | Р | Period | | | Н | High | R | Rise | | | 1 | Invalid (Hi-impedance) | V | Valid | | | L | Low | Z | Hi-impedance | ## FIGURE 15-1: LOAD CONDITIONS | TO bit | | |----------------------------|----------------| | TRISA Register | 14, 16, 25 | | TRISB Register | | | Two's Complement | 7 | | U | | | Upward Compatibility | 3 | | UV Erasable Devices | | | W | | | W Register | | | ALU | 7 | | Wake-up from SLEEP | 66 | | Watchdog Timer (WDT) | 47, 52, 56, 65 | | WDT | 56 | | Block Diagram | 65 | | Programming Considerations | 65 | | Timeout | 57, 58 | | WDT Period | | | WDTE bit | | | Z | | | Z bit | 17 | | Zero bit | 7 | ## **LIST OF EXAMPLES** | Example 3-1:<br>Example 4-1: | Instruction Pipeline FlowCall of a Subroutine in Page 1 from | 10 | |------------------------------|----------------------------------------------------------------|-----| | · | Page 0 | 24 | | Example 4-2: | Indirect Addressing | 24 | | Example 5-1: | Initializing PORTA | | | Example 5-2: | Initializing PORTB | 27 | | Example 5-3: | Read-Modify-Write Instructions on an I/O Port | 30 | | Example 6-1: | Changing Prescaler (Timer0→WDT) | | | Example 6-2: | Changing Prescaler (WDT→Timer0) | | | Equation 7-1: | A/D Minimum Charging Time | | | Example 7-1: | Calculating the Minimum Required | | | | Aquisition Time | 40 | | Example 7-2: | A/D Conversion | 42 | | Example 7-3: | 4-bit vs. 8-bit Conversion Times | 43 | | Example 8-1: | Saving STATUS and W Registers | | | | in RAM | 64 | | LIST OF F | FIGURES | | | Figure 3-1: | PIC16C71X Block Diagram | 8 | | Figure 3-2: | Clock/Instruction Cycle | | | Figure 4-1: | PIC16C710 Program Memory Map | | | - | and Stack | 11 | | Figure 4-2: | PIC16C71/711 Program Memory Map | | | | and Stack | 11 | | Figure 4-3: | PIC16C715 Program Memory Map | | | | and Stack | | | Figure 4-4: | PIC16C710/71 Register File Map | | | Figure 4-5: | PIC16C711 Register File Map | | | Figure 4-6: | PIC16C715 Register File Map | | | Figure 4-7: | Status Register (Address 93h, 83h) | | | Figure 4-8:<br>Figure 4-9: | OPTION Register (Address 81h, 181h) | | | Figure 4-9.<br>Figure 4-10: | INTCON Register (Address 0Bh, 8Bh) PIE1 Register (Address 8Ch) | | | Figure 4-11: | PIR1 Register (Address 0Ch) | | | Figure 4-12: | PCON Register (Address 8Eh), | ∠ 1 | | 1 iguio + 12. | PIC16C710/711 | 22 | | Figure 4-13: | PCON Register (Address 8Eh), | | | · · | PIC16C715 | 22 | | Figure 4-14: | Loading of PC In Different Situations | 23 | | Figure 4-15: | Direct/Indirect Addressing | | | Figure 5-1: | Block Diagram of RA3:RA0 Pins | | | Figure 5-2: | Block Diagram of RA4/T0CKI Pin | | | Figure 5-3: | Block Diagram of RB3:RB0 Pins | 27 | | Figure 5-4: | Block Diagram of RB7:RB4 Pins | | | F: | (PIC16C71) | 28 | | Figure 5-5: | Block Diagram of RB7:RB4 Pins | 20 | | Figure F 6: | (PIC16C710/711/715) | | | Figure 5-6:<br>Figure 6-1: | Successive I/O Operation Timer0 Block Diagram | | | Figure 6-2: | Timer0 Timing: Internal Clock/ | 51 | | riguic o z. | No Prescale | 31 | | Figure 6-3: | Timer0 Timing: Internal Clock/ | | | 3 | Prescale 1:2 | 32 | | Figure 6-4: | Timer0 Interrupt Timing | | | Figure 6-5: | Timer0 Timing with External Clock | | | Figure 6-6: | Block Diagram of the Timer0/ | | | | WDT Prescaler | 34 | | Figure 7-1: | ADCON0 Register (Address 08h), | | | | PIC16C710/71/711 | 37 | | Figure 7-2: | ADCON0 Register (Address 1Fh), | 00 | | | PIC16C715 | 38 | | | | | | LIST OF | IABLES | | Table 11-6: | A/D Converter Characteristics: PIC16C710/711-04 | |--------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|-------------|-------------------------------------------------| | Table 1-1: | PIC16C71X Family of Devices | 4 | | (Commercial, Industrial, Extended) | | Table 3-1: | PIC16C710/71/711/715 Pinout | | | PIC16C710/711-10 | | Table 5-1. | Description | a | | (Commercial, Industrial, Extended) | | Table 4-1: | PIC16C710/71/711 Special Function | | | PIC16C710/711-20 | | Table 4 1. | Register Summary | 14 | | (Commercial, Industrial, Extended) | | Table 4-2: | PIC16C715 Special Function Register | 14 | | PIC16LC710/711-04 | | 1 abie 4-2. | Summary | 15 | | (Commercial, Industrial, Extended)99 | | Table 5-1: | PORTA Functions | | Table 11-7: | A/D Conversion Requirements | | Table 5-1. | Summary of Registers Associated with | 20 | Table 12-1: | RC Oscillator Frequencies | | Table 5-2. | PORTA | 26 | Table 12-1: | Capacitor Selection for Crystal | | Toblo 5 2: | PORTA | | Table 12-2. | Oscillators108 | | Table 5-3: | Summary of Registers Associated with | 20 | Table 13-1: | Cross Reference of Device Specs for | | Table 5-4: | | 20 | Table 13-1. | Oscillator Configurations and | | T-bl- C 4. | PORTB | | | Frequencies of Operation | | Table 6-1: | Registers Associated with Timer0 | 35 | | (Commercial Devices) 112 | | Table 7-1: | TAD vs. Device Operating Frequencies, | 4.4 | Toble 12.2 | | | T-1-1- 7.0 | PIC16C71 | 41 | Table 13-2: | Clock Timing Requirements | | Table 7-2: | TAD vs. Device Operating Frequencies, | | Table 13-3: | CLKOUT and I/O Timing Requirements . 119 | | T-1-1- 7.0 | PIC16C710/711, PIC16C715 | 41 | Table 13-4: | Reset, Watchdog Timer, Oscillator | | Table 7-3: | Registers/Bits Associated with A/D, | | | Start-up Timer, Power-up Timer, | | | PIC16C710/71/711 | 46 | T-1-1- 40 5 | and Brown-out Reset Requirements 120 | | Table 7-4: | Registers/Bits Associated with A/D, | | Table 13-5: | Timer0 Clock Requirements | | | PIC16C715 | | Table 13-6: | A/D Converter Characteristics: | | Table 8-1: | Ceramic Resonators, PIC16C71 | 49 | | PIC16C715-04 | | Table 8-2: | Capacitor Selection For Crystal | | | (Commercial, Industrial, Extended) | | | Oscillator, PIC16C71 | 49 | | PIC16C715-10 | | Table 8-3: | Ceramic Resonators, | | | (Commercial, Industrial, Extended) | | | PIC16C710/711/715 | 50 | | PIC16C715-20 | | Table 8-4: | Capacitor Selection for Crystal | | | (Commercial, Industrial, Extended) 122 | | | Oscillator, PIC16C710/711/715 | 50 | Table 13-7: | A/D Converter Characteristics: | | Table 8-5: | Time-out in Various Situations, | | | PIC16LC715-04 (Commercial, | | | PIC16C71 | 54 | | Industrial) 123 | | Table 8-6: | Time-out in Various Situations, | | Table 13-8: | A/D Conversion Requirements 124 | | | PIC16C710/711/715 | 54 | Table 14-1: | RC Oscillator Frequencies 131 | | Table 8-7: | Status Bits and Their Significance, | | Table 14-2: | Capacitor Selection for Crystal | | | PIC16C71 | 55 | | Oscillators | | Table 8-8: | Status Bits and Their Significance, | | Table 15-1: | Cross Reference of Device Specs | | | PIC16C710/711 | 55 | | for Oscillator Configurations and | | Table 8-9: | Status Bits and Their Significance, | | | Frequencies of Operation | | | PIC16C715 | 55 | | (Commercial Devices) 135 | | Table 8-10: | Reset Condition for Special Registers, | | Table 15-2: | External Clock Timing Requirements 141 | | | PIC16C710/71/711 | 56 | Table 15-3: | CLKOUT and I/O Timing Requirements . 142 | | Table 8-11: | Reset Condition for Special Registers, | | Table 15-4: | Reset, Watchdog Timer, Oscillator | | | PIC16C715 | 56 | | Start-up Timer and Power-up Timer | | Table 8-12: | Initialization Conditions For All Registers | , | | Requirements 143 | | | PIC16C710/71/711 | | Table 15-5: | Timer0 External Clock Requirements 144 | | Table 8-13: | Initialization Conditions for All Registers, | | Table 15-6: | A/D Converter Characteristics 145 | | | PIC16C715 | | Table 15-7: | A/D Conversion Requirements 146 | | Table 9-1: | Opcode Field Descriptions | | Table 16-1: | RC Oscillator Frequencies 148 | | Table 9-2: | PIC16CXX Instruction Set | | | · | | Table 10-1: | Development Tools From Microchip | | | | | Table 11-1: | Cross Reference of Device Specs for | 00 | | | | rabio i i i. | Oscillator Configurations and | | | | | | Frequencies of Operation | | | | | | (Commercial Devices) | 89 | | | | Table 11-2: | External Clock Timing Requirements | | | | | Table 11-2: | CLKOUT and I/O Timing Requirements | | | | | Table 11-3. | Reset, Watchdog Timer, Oscillator | 50 | | | | 1 abic 11-4. | Start-up Timer, Power-up Timer, | | | | | | · · · · · · · · · · · · · · · · · · · | 97 | | | | Table 11 5: | and Brown-out Reset Requirements | | | | | Table 11-5: | Timer0 External Clock Requirements | 90 | | | **NOTES:** ## WORLDWIDE SALES AND SERVICE #### **AMERICAS** #### **Corporate Office** 2355 West Chandler Blvd. Chandler, AZ 85224-6199 Tel: 480-792-7200 Fax: 480-792-7277 Technical Support: 480-792-7627 Web Address: http://www.microchip.com #### **Rocky Mountain** 2355 West Chandler Blvd. Chandler, AZ 85224-6199 Tel: 480-792-7966 Fax: 480-792-7456 #### Atlanta 500 Sugar Mill Road, Suite 200B Atlanta, GA 30350 Tel: 770-640-0034 Fax: 770-640-0307 #### **Boston** 2 Lan Drive, Suite 120 Westford, MA 01886 Tel: 978-692-3848 Fax: 978-692-3821 ### Chicago 333 Pierce Road, Suite 180 Itasca, IL 60143 Tel: 630-285-0071 Fax: 630-285-0075 #### **Dallas** 4570 Westgrove Drive, Suite 160 Addison, TX 75001 Tel: 972-818-7423 Fax: 972-818-2924 #### Detroit Tri-Atria Office Building 32255 Northwestern Highway, Suite 190 Farmington Hills, MI 48334 Tel: 248-538-2250 Fax: 248-538-2260 ### Kokomo 2767 S. Albright Road Kokomo, Indiana 46902 Tel: 765-864-8360 Fax: 765-864-8387 #### Los Angeles 18201 Von Karman, Suite 1090 Irvine, CA 92612 Tel: 949-263-1888 Fax: 949-263-1338 ### **New York** 150 Motor Parkway, Suite 202 Hauppauge, NY 11788 Tel: 631-273-5305 Fax: 631-273-5335 #### San Jose Microchip Technology Inc. 2107 North First Street, Suite 590 San Jose, CA 95131 Tel: 408-436-7950 Fax: 408-436-7955 #### **Toronto** 6285 Northam Drive, Suite 108 Mississauga, Ontario L4V 1X5, Canada Tel: 905-673-0699 Fax: 905-673-6509 ### ASIA/PACIFIC #### Australia Microchip Technology Australia Pty Ltd Suite 22, 41 Rawson Street Epping 2121, NSW Australia Tel: 61-2-9868-6733 Fax: 61-2-9868-6755 #### China - Beijing Microchip Technology Consulting (Shanghai) Co., Ltd., Beijing Liaison Office Unit 915 Bei Hai Wan Tai Bldg. No. 6 Chaoyangmen Beidajie Beijing, 100027, No. China Tel: 86-10-85282100 Fax: 86-10-85282104 #### China - Chengdu Microchip Technology Consulting (Shanghai) Co., Ltd., Chengdu Liaison Office Rm. 2401, 24th Floor, Ming Xing Financial Tower No. 88 TIDU Street Chengdu 610016, China Tel: 86-28-6766200 Fax: 86-28-6766599 #### China - Fuzhou Microchip Technology Consulting (Shanghai) Co., Ltd., Fuzhou Liaison Office Unit 28F, World Trade Plaza No. 71 Wusi Road Fuzhou 350001, China Tel: 86-591-7503506 Fax: 86-591-7503521 #### China - Shanghai Microchip Technology Consulting (Shanghai) Co., Ltd. Room 701, Bldg. B Far East International Plaza No. 317 Xian Xia Road Shanghai, 200051 Tel: 86-21-6275-5700 Fax: 86-21-6275-5060 ### China - Shenzhen Microchip Technology Consulting (Shanghai) Co., Ltd., Shenzhen Liaison Office Rm. 1315, 13/F, Shenzhen Kerry Centre, Renminnan Lu Shenzhen 518001, China Tel: 86-755-2350361 Fax: 86-755-2366086 ### **Hong Kong** Microchip Technology Hongkong Ltd. Unit 901-6, Tower 2, Metroplaza 223 Hing Fong Road Kwai Fong, N.T., Hong Kong Tel: 852-2401-1200 Fax: 852-2401-3431 #### India Microchip Technology Inc. India Liaison Office Divvasree Chambers 1 Floor, Wing A (A3/A4) No. 11, O'Shaugnessey Road Bangalore, 560 025, India Tel: 91-80-2290061 Fax: 91-80-2290062 #### Japan Microchip Technology Japan K.K. Benex S-1 6F 3-18-20, Shinyokohama Kohoku-Ku, Yokohama-shi Kanagawa, 222-0033, Japan Tel: 81-45-471- 6166 Fax: 81-45-471-6122 #### Korea Microchip Technology Korea 168-1, Youngbo Bldg. 3 Floor Samsung-Dong, Kangnam-Ku Seoul, Korea 135-882 Tel: 82-2-554-7200 Fax: 82-2-558-5934 #### Singapore Microchip Technology Singapore Pte Ltd. 200 Middle Road #07-02 Prime Centre Singapore, 188980 Tel: 65-334-8870 Fax: 65-334-8850 ### Taiwan Microchip Technology Taiwan 11F-3, No. 207 Tung Hua North Road Taipei, 105, Taiwan Tel: 886-2-2717-7175 Fax: 886-2-2545-0139 #### **EUROPE** #### Denmark Microchip Technology Nordic ApS Regus Business Centre Lautrup hoj 1-3 Ballerup DK-2750 Denmark Tel: 45 4420 9895 Fax: 45 4420 9910 #### France Microchip Technology SARL Parc d'Activite du Moulin de Massy 43 Rue du Saule Trapu Batiment A - Ier Etage 91300 Massy, France Tel: 33-1-69-53-63-20 Fax: 33-1-69-30-90-79 **Germany** Microchip Technology GmbH Gustav-Heinemann Ring 125 D-81739 Munich, Germany Tel: 49-89-627-144 0 Fax: 49-89-627-144-44 ## Italy Microchip Technology SRL Centro Direzionale Colleoni Palazzo Taurus 1 V. Le Colleoni 1 20041 Agrate Brianza Milan, Italy Tel: 39-039-65791-1 Fax: 39-039-6899883 #### **United Kingdom** Arizona Microchip Technology Ltd. 505 Eskdale Road Winnersh Triangle Wokingham Berkshire, England RG41 5TU Tel: 44 118 921 5869 Fax: 44-118 921-5820 01/18/02