Welcome to **E-XFL.COM** What is "Embedded - Microcontrollers"? "Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications. Applications of "<u>Embedded - Microcontrollers</u>" | Details | | |----------------------------|---------------------------------------------------------------------------| | Product Status | Active | | Core Processor | PIC | | Core Size | 8-Bit | | Speed | 20MHz | | Connectivity | - | | Peripherals | Brown-out Detect/Reset, POR, WDT | | Number of I/O | 13 | | Program Memory Size | 896B (512 x 14) | | Program Memory Type | OTP | | EEPROM Size | - | | RAM Size | 36 x 8 | | Voltage - Supply (Vcc/Vdd) | 4V ~ 6V | | Data Converters | A/D 4x8b | | Oscillator Type | External | | Operating Temperature | 0°C ~ 70°C (TA) | | Mounting Type | Surface Mount | | Package / Case | 20-SSOP (0.209", 5.30mm Width) | | Supplier Device Package | 20-SSOP | | Purchase URL | https://www.e-xfl.com/product-detail/microchip-technology/pic16c710-20-ss | #### 4.2.2.1 STATUS REGISTER ### **Applicable Devices** | 710 | 71 | 711 | 715 The STATUS register, shown in Figure 4-7, contains the arithmetic status of the ALU, the RESET status and the bank select bits for data memory. The STATUS register can be the destination for any instruction, as with any other register. If the STATUS register is the destination for an instruction that affects the Z, DC or C bits, then the write to these three bits is disabled. These bits are set or cleared according to the device logic. Furthermore, the $\overline{\text{TO}}$ and $\overline{\text{PD}}$ bits are not writable. Therefore, the result of an instruction with the STATUS register as destination may be different than intended. For example, CLRF STATUS will clear the upper-three bits and set the Z bit. This leaves the STATUS register as 000u uluu (where u = unchanged). It is recommended, therefore, that only BCF, BSF, SWAPF and MOVWF instructions are used to alter the STATUS register because these instructions do not affect the Z, C or DC bits from the STATUS register. For other instructions, not affecting any status bits, see the "Instruction Set Summary." - **Note 1:** For those devices that do not use bits IRP and RP1 (STATUS<7:6>), maintain these bits clear to ensure upward compatibility with future products. - Note 2: The C and DC bits operate as a borrow and digit borrow bit, respectively, in subtraction. See the SUBLW and SUBWF instructions for examples. #### FIGURE 4-7: STATUS REGISTER (ADDRESS 03h, 83h) | R/W-0 | R/W-0 | R/W-0 | R-1 | R-1 | R/W-x | R/W-x | R/W-x | | |-------------|---------------------------------------------------|-----------------------------------------------------------------------------------------|-----------------------------------------------------|------------------------------------------|-----------------------------|------------------------------------------|------------------------------|-----------------------------------------------------------------------------------------------| | IRP<br>bit7 | RP1 | RP0 | TO | PD | Z | DC | bit0 | R = Readable bit W = Writable bit U = Unimplemented bit, read as '0' - n = Value at POR reset | | bit 7: | 1 = Bank | ister Bank<br>2, 3 (100h<br>0, 1 (00h - | - 1FFh) | (used for | indirect add | dressing) | | | | bit 6-5: | 11 = Bank<br>10 = Bank<br>01 = Bank<br>00 = Bank | : Register<br>k 3 (180h -<br>k 2 (100h -<br>k 1 (80h - 7<br>k 0 (00h - 7<br>k is 128 by | · 1FFh)<br>· 17Fh)<br>FFh)<br>7Fh) | ect bits (u | sed for dire | ct address | ing) | | | bit 4: | | | | | or SLEEP in | nstruction | | | | bit 3: | 1 = After | er-down bit<br>power-up o<br>ecution of | or by the | | | | | | | bit 2: | | esult of an | | • | operation is | | | | | bit 1: | 1 = A carr | ry-out from | the 4th le | ow order b | W,SUBLW,S<br>bit of the res | sult occurre | | borrow the polarity is reversed | | bit 0: | 1 = A carr<br>0 = No ca<br>Note: For<br>the secon | ry-out from<br>arry-out from<br>borrow the | n the most<br>m the mo<br>e polarity<br>l. For rota | significar<br>st significa<br>is reverse | | result occu<br>result occ<br>ction is ex | urred<br>curred<br>ecuted by | adding the two's complement of with either the high or low orde | FIGURE 5-4: BLOCK DIAGRAM OF RB7:RB4 PINS (PIC16C71) FIGURE 5-5: BLOCK DIAGRAM OF RB7:RB4 PINS (PIC16C710/711/715) TABLE 5-3: PORTB FUNCTIONS | Name | Bit# | Buffer | Function | |---------|------|-----------------------|---------------------------------------------------------------------------------------------------------------------| | RB0/INT | bit0 | TTL/ST <sup>(1)</sup> | Input/output pin or external interrupt input. Internal software programmable weak pull-up. | | RB1 | bit1 | TTL | Input/output pin. Internal software programmable weak pull-up. | | RB2 | bit2 | TTL | Input/output pin. Internal software programmable weak pull-up. | | RB3 | bit3 | TTL | Input/output pin. Internal software programmable weak pull-up. | | RB4 | bit4 | TTL | Input/output pin (with interrupt on change). Internal software programmable weak pull-up. | | RB5 | bit5 | TTL | Input/output pin (with interrupt on change). Internal software programmable weak pull-up. | | RB6 | bit6 | TTL/ST <sup>(2)</sup> | Input/output pin (with interrupt on change). Internal software programmable weak pull-up. Serial programming clock. | | RB7 | bit7 | TTL/ST <sup>(2)</sup> | Input/output pin (with interrupt on change). Internal software programmable weak pull-up. Serial programming data. | Legend: TTL = TTL input, ST = Schmitt Trigger input Note 1: This buffer is a Schmitt Trigger input when configured as the external interrupt. 2: This buffer is a Schmitt Trigger input when used in serial programming mode. FIGURE 6-3: TIMERO TIMING: INTERNAL CLOCK/PRESCALE 1:2 ### FIGURE 6-4: TIMERO INTERRUPT TIMING #### 6.3 Prescaler An 8-bit counter is available as a prescaler for the Timer0 module, or as a postscaler for the Watchdog Timer, respectively (Figure 6-6). For simplicity, this counter is being referred to as "prescaler" throughout this data sheet. Note that there is only one prescaler available which is mutually exclusively shared between the Timer0 module and the Watchdog Timer. Thus, a prescaler assignment for the Timer0 module means that there is no prescaler for the Watchdog Timer, and vice-versa. The PSA and PS2:PS0 bits (OPTION<3:0>) determine the prescaler assignment and prescale ratio. When assigned to the Timer0 module, all instructions writing to the TMR0 register (e.g. CLRF 1, MOVWF 1, BSF 1,x....etc.) will clear the prescaler. When assigned to WDT, a CLRWDT instruction will clear the prescaler along with the Watchdog Timer. The prescaler is not readable or writable. Writing to TMR0 when the prescaler is assigned to Timer0 will clear the prescaler count, but will not change the prescaler assignment. FIGURE 6-6: BLOCK DIAGRAM OF THE TIMERO/WDT PRESCALER Note: #### 6.3.1 SWITCHING PRESCALER ASSIGNMENT The prescaler assignment is fully under software control, i.e., it can be changed "on the fly" during program execution. Note: To avoid an unintended device RESET, the following instruction sequence (shown in Example 6-1) must be executed when changing the prescaler assignment from Timer0 to the WDT. This sequence must be followed even if the WDT is disabled. #### **EXAMPLE 6-1: CHANGING PRESCALER (TIMER0→WDT)** BCF STATUS, RPO ;Bank 0 CLRF TMRO ;Clear TMRO & Prescaler BSF STATUS, RPO ;Bank 1 CLRWDT ;Clears WDT MOVLW b'xxxxlxxx' ;Selects new prescale value MOVWF OPTION\_REG ;and assigns the prescaler to the WDT BCF STATUS, RPO ;Bank 0 To change prescaler from the WDT to the Timer0 module use the sequence shown in Example 6-2. #### **EXAMPLE 6-2:** CHANGING PRESCALER (WDT→TIMER0) CLRWDT ;Clear WDT and prescaler BSF STATUS, RP0 ;Bank 1 MOVLW b'xxxx0xxx' ;Select TMR0, new prescale value and MOVWF OPTION\_REG ;clock source BCF STATUS, RP0 ;Bank 0 #### TABLE 6-1: REGISTERS ASSOCIATED WITH TIMERO | Address | Name | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | Value on:<br>POR,<br>BOR | Value on all other resets | |----------|--------|--------|-------------------------|-------|---------|------------|------------|-----------|-----------|--------------------------|---------------------------| | 01h | TMR0 | Timer0 | ïmer0 module's register | | | | | | | | uuuu uuuu | | 0Bh,8Bh, | INTCON | GIE | ADIE | TOIE | INTE | RBIE | TOIF | INTF | RBIF | 0000 000x | 0000 000u | | 81h | OPTION | RBPU | INTEDG | T0CS | T0SE | PSA | PS2 | 1111 1111 | 1111 1111 | | | | 85h | TRISA | _ | _ | _ | PORTA [ | Data Direc | tion Regis | 1 1111 | 1 1111 | | | Legend: x = unknown, u = unchanged, - = unimplemented locations read as '0'. Shaded cells are not used by Timer0. ### 7.4.1 FASTER CONVERSION - LOWER RESOLUTION TRADE-OFF Not all applications require a result with 8-bits of resolution, but may instead require a faster conversion time. The A/D module allows users to make the trade-off of conversion speed to resolution. Regardless of the resolution required, the acquisition time is the same. To speed up the conversion, the clock source of the A/D module may be switched so that the TAD time violates the minimum specified time (see the applicable electrical specification). Once the TAD time violates the minimum specified time, all the following A/D result bits are not valid (see A/D Conversion Timing in the Electrical Specifications section.) The clock sources may only be switched between the three oscillator versions (cannot be switched from/to RC). The equation to determine the time before the oscillator can be switched is as follows: Conversion time = $2TAD + N \cdot TAD + (8 - N)(2TOSC)$ Where: N = number of bits of resolution required. Since the TAD is based from the device oscillator, the user must use some method (a timer, software loop, etc.) to determine when the A/D oscillator may be changed. Example 7-3 shows a comparison of time required for a conversion with 4-bits of resolution, versus the 8-bit resolution conversion. The example is for devices operating at 20 MHz and 16 MHz (The A/D clock is programmed for 32Tosc), and assumes that immediately after 6TAD, the A/D clock is programmed for 2Tosc. The 2Tosc violates the minimum TAD time since the last 4-bits will not be converted to correct values. **EXAMPLE 7-3: 4-BIT vs. 8-BIT CONVERSION TIMES** | | _ (1) | Resolution | | | |---------------------------------|----------------------------|------------|---------|--| | | Freq. (MHz) <sup>(1)</sup> | 4-bit | 8-bit | | | TAD | 20 | 1.6 μs | 1.6 μs | | | | 16 | 2.0 μs | 2.0 μs | | | Tosc | 20 | 50 ns | 50 ns | | | | 16 | 62.5 ns | 62.5 ns | | | 2TAD + N • TAD + (8 - N)(2TOSC) | 20 | 10 μs | 16 μs | | | | 16 | 12.5 μs | 20 μs | | Note 1: The PIC16C71 has a minimum TAD time of 2.0 μs. All other PIC16C71X devices have a minimum TAD time of 1.6 μs. #### 8.5.1 INT INTERRUPT External interrupt on RB0/INT pin is edge triggered: either rising if bit INTEDG (OPTION<6>) is set, or falling, if the INTEDG bit is clear. When a valid edge appears on the RB0/INT pin, flag bit INTF (INTCON<1>) is set. This interrupt can be disabled by clearing enable bit INTE (INTCON<4>). Flag bit INTF must be cleared in software in the interrupt service routine before re-enabling this interrupt. The INT interrupt can wake-up the processor from SLEEP, if bit INTE was set prior to going into SLEEP. The status of global interrupt enable bit GIE decides whether or not the processor branches to the interrupt vector following wake-up. See Section 8.8 for details on SLEEP mode. #### 8.5.2 TMR0 INTERRUPT An overflow (FFh $\rightarrow$ 00h) in the TMR0 register will set flag bit T0IF (INTCON<2>). The interrupt can be enabled/disabled by setting/clearing enable bit T0IE (INTCON<5>). (Section 6.0) #### 8.5.3 PORTB INTCON CHANGE An input change on PORTB<7:4> sets flag bit RBIF (INTCON<0>). The interrupt can be enabled/disabled by setting/clearing enable bit RBIE (INTCON<4>). (Section 5.2) For the PIC16C71 Note: if a change on the I/O pin should occur when the read operation is being executed (start of the Q2 cycle), then the RBIF interrupt flag may not get set. #### FIGURE 8-19: INT PIN INTERRUPT TIMING Note 1: INTF flag is sampled here (every Q1). 2: Interrupt latency = 3-4 Tcy where Tcy = instruction cycle time. Latency is the same whether Inst (PC) is a single cycle or a 2-cycle instruction. 3: CLKOUT is available only in RC oscillator mode. 4: For minimum width of INT pulse, refer to AC specs. 5: INTF is enabled to be set anytime during the Q4-Q1 cycles. ### PIC16C71X **BCF** Bit Clear f Syntax: [label] BCF f,b Operands: $0 \le f \le 127$ $0 \le b \le 7$ Operation: $0 \rightarrow (f < b >)$ Status Affected: None 00bb bfff ffff Encoding: 01 Description: Bit 'b' in register 'f' is cleared. Words: Cycles: Q Cycle Activity: Q1 Q2 Q3 Q4 Decode Read Process Write register 'f' register 'f' data Example BCF FLAG\_REG, 7 Before Instruction After Instruction | BSF | Bit Set f | BIT SET T | | | | | | | | | | |------------------|----------------------------------|--------------------------------------|--|--|--|--|--|--|--|--|--| | Syntax: | [label] BS | [ <i>label</i> ] BSF f,b | | | | | | | | | | | Operands: | $0 \le f \le 12$ $0 \le b \le 7$ | $0 \le f \le 127$<br>$0 \le b \le 7$ | | | | | | | | | | | Operation: | $1 \rightarrow (f < b)$ | $1 \rightarrow (f < b >)$ | | | | | | | | | | | Status Affected: | None | | | | | | | | | | | | Encoding: | 01 | 01 01bb bfff ffff | | | | | | | | | | | Description: | Bit 'b' in register 'f' is set. | | | | | | | | | | | Words: 1 Cycles: Q Cycle Activity: Q1 Q2 Q3 Q4 | Decode | Read<br>register<br>'f' | Process<br>data | Write<br>register 'f' | |--------|-------------------------|-----------------|-----------------------| $FLAG_REG = 0xC7$ $FLAG_REG = 0x47$ Example BSF FLAG\_REG, 7 Before Instruction $FLAG_REG = 0x0A$ After Instruction $FLAG_REG = 0x8A$ | BTFSC | Bit Test, Skip if Clear | | | | | | | | | | |-------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------|--------------------|-------|--|--|--|--|--|--| | Syntax: | [ <i>label</i> ] BT | FSC f,b | | | | | | | | | | Operands: | $0 \le f \le 12$ $0 \le b \le 7$ | 27 | | | | | | | | | | Operation: | skip if (f< | b>) = 0 | | | | | | | | | | Status Affected: | None | | | | | | | | | | | Encoding: | 01 | 10bb | bfff | ffff | | | | | | | | Description: | If bit 'b' in register 'f' is '1' then the next instruction is executed. If bit 'b', in register 'f', is '0' then the next instruction is discarded, and a NOP is executed instead, making this a 2Tcy instruction. | | | | | | | | | | | Words: | 1 | | | | | | | | | | | Cycles: | 1(2) | | | | | | | | | | | Q Cycle Activity: | Q1 | Q2 | Q3 | Q4 | | | | | | | | | Decode | Read register 'f' | Process<br>data | NOP | | | | | | | | If Skip: | (2nd Cyc | le) | | | | | | | | | | | Q1 | Q2 | Q3 | Q4 | | | | | | | | | NOP | NOP | NOP | NOP | | | | | | | | Example | HERE<br>FALSE<br>TRUE | BTFSC<br>GOTO<br>• | FLAG,1<br>PROCESS_ | _CODE | | | | | | | | | Before In | struction | | | | | | | | | | | | PC = a | ddress H | ERE | | | | | | | After Instruction if FLAG<1>=0, PC = address TRUE if FLAG<1>=1, PC = address FALSE 13.1 **DC Characteristics:** PIC16C715-04 (Commercial, Industrial, Extended) PIC16C715-10 (Commercial, Industrial, Extended) PIC16C715-20 (Commercial, Industrial, Extended)) Standard Operating Conditions (unless otherwise stated) > Operating temperature 0°C $\leq$ TA $\leq$ +70°C (commercial) $\leq$ TA $\leq$ +85°C (industrial) -40°C | | | | | | | - | $-40^{\circ}$ C $\leq$ TA $\leq$ +125 $^{\circ}$ C (extended) | |--------------------------------|-------------------------------------------------------------------|---------------|------------|--------------------|----------------------|----------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Param.<br>No. | Characteristic | Sym | Min | Тур† | Max | Units | Conditions | | D001<br>D001A | Supply Voltage | VDD | 4.0<br>4.5 | -<br>- | 5.5<br>5.5 | <b>V V</b> | XT, RC and LP osc configuration HS osc configuration | | D002* | RAM Data Retention<br>Voltage (Note 1) | VDR | - | 1.5 | - | V | Device in SLEEP mode | | D003 | VDD start voltage to<br>ensure internal Power-<br>on Reset signal | VPOR | - | Vss | - | <b>V</b> | See section on Power-on Reset for details | | D004* | VDD rise rate to ensure internal Power-on Reset signal | SVDD | 0.05 | - | - | V/ms | See section on Power-on Reset for details | | D005 | Brown-out Reset Voltage | Bvdd | 3.7 | 4.0 | 4.3 | >( | BODEN configuration bit is enabled | | D010 | Supply Current (Note 2) | IDD | - | 2.7 | 5 | mA - | XT, RC osc configuration (PIC16C715-04)<br>Fosc = 4-MHz, VDD = 5.5V (Note 4) | | D013 | | | - | 13.5 | 30 | mA | HS øsc configuration (PIC16C715-20)<br>Fosc = 20 MHz, VDD = 5.5V | | D015 | Brown-out Reset Current (Note 5) | $\Delta IBOR$ | -< | 300* | 500 | \\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\ | BOR enabled VDD = 5.0V | | D020<br>D021<br>D021A<br>D021B | Power-down Current (Note 3) | IPD ( | -<br>- | 10.5<br>1.5<br>1.5 | 42<br>21<br>24<br>30 | μΑ<br>μΑ<br>μΑ<br>μΑ | VDD = 4.0V, WDT enabled, -40°C to +85°C VDD = 4.0V, WDT disabled, -0°C to +70°C VDD = 4.0V, WDT disabled, -40°C to +85°C VDD = 4.0V, WDT disabled, -40°C to +125°C | | D023 | Brown-out Reset Current (Note 5) | AJBOR | // | 300* | 500 | μΑ | BOR enabled VDD = 5.0V | - These parameters are characterized but not tested. - Data in "Typ"\_column is at 51/, 25°C unless otherwise stated. These parameters are for design guidance only and are not tested. - Note 1: This is the limit to which You can be lowered in SLEEP mode without losing RAM data. - 2: The supply gurrent is mainly a function of the operating voltage and frequency. Other factors such as I/O pin loading and switching rate, oscillator type, internal code execution pattern, and temperature also have an impact on the current consumption. - The test conditions for all IDD measurements in active operation mode are: - OSC/ = external square wave, from rail to rail; all I/O pins tristated, pulled to VDD - $\overline{MCLR}$ = VDD; WDT enabled/disabled as specified. - 3: The power-down current in SLEEP mode does not depend on the oscillator type. Power-down current is measured with the part in SLEEP mode, with all I/O pins in hi-impedance state and tied to VDD and Vss. - 4: For RC osc configuration, current through Rext is not included. The current through the resistor can be estimated by the formula Ir = VDD/2Rext (mA) with Rext in kOhm. - 5: The Δ current is the additional current consumed when this peripheral is enabled. This current should be added to the base IDD or IPD measurement. **DC CHARACTERISTICS** FIGURE 13-4: RESET, WATCHDOG TIMER, OSCILLATOR START-UP TIMER, AND POWER-UP TIMER TIMING FIGURE 13-5: BROWN-OUT RESETTIMING TABLE 13-4: RESET, WATCHDOG TIMER, OSCILLATOR START-UP TIMER, POWER-UP TIMER, AND BROWN-OUT RESET REQUIREMENTS | Parameter | Sym | Characteristic | Min | Typ† | Max | Units | Conditions | |-----------|------------------|--------------------------------------------------------|-----|----------|-----|-------|----------------------------------------------------| | No. | | | | | | | | | 30 | Zmc <sub>Z</sub> | MCLR Pulse Width (low) | 2 | | _ | μs | $VDD = 5V, -40^{\circ}C \text{ to } +125^{\circ}C$ | | 31* | Twdt | Watchdog Timer Time-out Period (No Prescaler) | 7 | 18 | 33 | ms | $VDD = 5V, -40^{\circ}C \text{ to } +125^{\circ}C$ | | 32 | Tost | Oscillation Start-up Timer Period | _ | 1024Tosc | _ | _ | Tosc = OSC1 period | | 33* | Tpwrt | Power up Timer Period | 28 | 72 | 132 | ms | $VDD = 5V, -40^{\circ}C \text{ to } +125^{\circ}C$ | | 34 | Tıoz | I/O Hi-impedance from MCLR Low or Watchdog Timer Reset | _ | _ | 2.1 | μs | | | 35 | TBOR | Brown-out Reset pulse width | 100 | _ | _ | μs | VDD ≤ BVDD (D005) | | 36 | TPER | Parity Error Reset | _ | TBD | _ | μs | | <sup>\*</sup> These parameters are characterized but not tested. <sup>†</sup> Data in "Typ" column is at 5V, 25°C unless otherwise stated. These parameters are for design guidance only and are not tested. FIGURE 14-14: TYPICAL IDD vs. FREQUENCY (RC MODE @ 100 pF, 25°C) FIGURE 14-15: MAXIMUM IDD vs. FREQUENCY (RC MODE @ 100 pF, -40°C TO 85°C) ### 15.2 DC Characteristics: PIC16LC71-04 (Commercial, Industrial) | DC CHA | RACTERISTICS | | | | | iture 0° | itions (unless otherwise stated) C ≤ TA ≤ +70°C (commercial) 0°C ≤ TA ≤ +85°C (industrial) | |-----------------------|------------------------------------------------------------|------|-------------|-----------------|---------------|----------------|-------------------------------------------------------------------------------------------------------------------------------| | Param<br>No. | Characteristic | Sym | Min | Тур† | Max | Units | Conditions | | D001 | Supply Voltage | VDD | 3.0 | - | 6.0 | V | XT, RC, and LP osc configuration | | D002* | RAM Data Retention<br>Voltage (Note 1) | VDR | - | 1.5 | - | V | | | D003 | VDD start voltage to ensure internal Power-on Reset signal | VPOR | - | Vss | - | V | See section on Power-on Reset for details | | D004* | VDD rise rate to ensure internal Power-on Reset signal | SVDD | 0.05 | - | - | V/ms | See section on Power-on Reset for details | | D010 | Supply Current (Note 2) | IDD | - | 1.4 | 2.5 | mA | XT, RC osc configuration FOSC = 4 MHz, VDD = 3.0V (Note 4) | | D010A | | | - | 15 | 32 | μΑ | LP osc configuration<br>Fosc = 32 kHz, VDD = 3.0V, WDT disabled | | D020<br>D021<br>D021A | Power-down Current (Note 3) | IPD | -<br>-<br>- | 5<br>0.6<br>0.6 | 20<br>9<br>12 | μΑ<br>μΑ<br>μΑ | VDD = 3.0V, WDT enabled, -40°C to +85°C<br>VDD = 3.0V, WDT disabled, 0°C to +70°C<br>VDD = 3.0V, WDT disabled, -40°C to +85°C | - \* These parameters are characterized but not tested. - † Data in "Typ" column is at 5V, 25°C unless otherwise stated. These parameters are for design guidance only and are not tested. - Note 1: This is the limit to which VDD can be lowered without losing RAM data. - 2: The supply current is mainly a function of the operating voltage and frequency. Other factors such as I/O pin loading and switching rate, oscillator type, internal code execution pattern, and temperature also have an impact on the current consumption. - The test conditions for all IDD measurements in active operation mode are: - OSC1 = external square wave, from rail to rail; all I/O pins tristated, pulled to VDD - MCLR = VDD; WDT enabled/disabled as specified. - 3: The power-down current in SLEEP mode does not depend on the oscillator type. Power-down current is measured with the part in SLEEP mode, with all I/O pins in hi-impedance state and tied to VDD and Vss. - 4: For RC osc configuration, current through Rext is not included. The current through the resistor can be estimated by the formula Ir = VDD/2Rext (mA) with Rext in kOhm. | DC CHARACTERISTICS | | | iting temp | eratu<br>e VDD | ure 0°C<br>-40° | | nless otherwise stated) TA ≤ +70°C (commercial) TA ≤ +85°C (industrial) cribed in DC spec Section 15.1 | |--------------------|-------------------------------------------------------------------------------------|-------------------|------------|----------------|-----------------|-------|--------------------------------------------------------------------------------------------------------| | Param<br>No. | Characteristic | Sym | Min | Typ<br>† | Max | Units | Conditions | | D100 | Capacitive Loading Specs on Output Pins OSC2 pin All I/O pins and OSC2 (in RC mode) | Cosc <sub>2</sub> | | | 15<br>50 | | In XT, HS and LP modes when external clock is used to drive OSC1. | - † Data in "Typ" column is at 5V, 25°C unless otherwise stated. These parameters are for design guidance only and are not tested. - Note 1: In RC oscillator configuration, the OSC1 pin is a Schmitt trigger input. It is not recommended that the PIC16C71 be driven with external clock in RC mode. - 2: The leakage current on the MCLR pin is strongly dependent on the applied voltage level. The specified levels represent normal operating conditions. Higher leakage current may be measured at different input voltages. - 3: Negative current is defined as current sourced by the pin. - 4: PIC16C71 Rev. "Ax" INT pin has a TTL input buffer. PIC16C71 Rev. "Bx" INT pin has a Schmitt Trigger input buffer. # 16.0 DC AND AC CHARACTERISTICS GRAPHS AND TABLES FOR PIC16C71 The graphs and tables provided in this section are for design guidance and are not tested or guaranteed. In some graphs or tables the data presented are outside specified operating range (e.g. outside specified VDD range). This is for information only and devices are guaranteed to operate properly only within the specified range. Note: The data presented in this section is a statistical summary of data collected on units from different lots over a period of time and matrix samples. 'Typical' represents the mean of the distribution while 'max' or 'min' represents (mean + $3\sigma$ ) and (mean - $3\sigma$ ) respectively where $\sigma$ is standard deviation. FIGURE 16-1: TYPICAL RC OSCILLATOR FREQUENCY vs. TEMPERATURE ## FIGURE 16-2: TYPICAL RC OSCILLATOR FREQUENCY vs. VDD FIGURE 16-3: TYPICAL RC OSCILLATOR FREQUENCY vs. VDD FIGURE 16-7: MAXIMUM IPD VS. VDD WATCHDOG DISABLED FIGURE 16-8: MAXIMUM IPD VS. VDD **WATCHDOG ENABLED** IPD, with Watchdog Timer enabled, has two components: The leakage current which increases with higher temperature and the operating current of the Watchdog Timer logic which increases with lower temperature. At -40°C, the latter dominates explaining the apparently anomalous behavior. FIGURE 16-9: VTH (INPUT THRESHOLD VOLTAGE) OF I/O PINS vs. VDD FIGURE 16-17: TRANSCONDUCTANCE (gm) OF LP OSCILLATOR vs. VDD FIGURE 16-18: TRANSCONDUCTANCE (gm) OF XT OSCILLATOR vs. VDD FIGURE 16-19: IOH VS. VOH, VDD = 3V FIGURE 16-20: IOH VS. VOH, VDD = 5V ### 17.4 20-Lead Plastic Surface Mount (SSOP - 209 mil Body 5.30 mm) (SS) | Package Group: Plastic SSOP | | | | | | | | | | |-----------------------------|-------------|-------|-----------|--------|-------|-----------|--|--|--| | | Millimeters | | | Inches | | | | | | | Symbol | Min | Max | Notes | Min | Max | Notes | | | | | α | 0° | 8° | | 0° | 8° | | | | | | Α | 1.730 | 1.990 | | 0.068 | 0.078 | | | | | | A1 | 0.050 | 0.210 | | 0.002 | 0.008 | | | | | | В | 0.250 | 0.380 | | 0.010 | 0.015 | | | | | | С | 0.130 | 0.220 | | 0.005 | 0.009 | | | | | | D | 7.070 | 7.330 | | 0.278 | 0.289 | | | | | | E | 5.200 | 5.380 | | 0.205 | 0.212 | | | | | | е | 0.650 | 0.650 | Reference | 0.026 | 0.026 | Reference | | | | | Н | 7.650 | 7.900 | | 0.301 | 0.311 | | | | | | L | 0.550 | 0.950 | | 0.022 | 0.037 | | | | | | N | 20 | 20 | | 20 | 20 | | | | | | СР | - | 0.102 | | - | 0.004 | | | | | - Note 1: Dimensions D1 and E1 do not include mold protrusion. Allowable mold protrusion is 0.25m/m (0.010") per side. D1 and E1 dimensions including mold mismatch. - 2: Dimension "b" does not include Dambar protrusion, allowable Dambar protrusion shall be 0.08m/m (0.003")max. - 3: This outline conforms to JEDEC MS-026. # **PIC16C71X** | 1 | | TMR0 Overflow | 61 | |-----------------------------------------------|--------|-------------------------------------------------------|--------------------| | I/O Ports | | INTF bit | 19 | | PORTA | 25 | IRP bit | 17 | | PORTB | _ | 17 | | | Section | | K | | | | | KeeLoq® Evaluation and Programming Tools | 87 | | I/O Programming Considerations | | | | | ICEPIC Low-Cost PIC16CXXX In-Circuit Emulator | | L | | | In-Circuit Serial Programming | | Loading of PC | 23 | | INDF Register14 | | LP | 54 | | Indirect Addressing | | | | | Instruction Cycle | | M | | | Instruction Flow/Pipelining | | MCLR | 52, 56 | | Instruction Format | 69 | Memory | | | Instruction Set | | Data Memory | 12 | | ADDLW | 71 | Program Memory | | | ADDWF | 71 | Register File Maps | | | ANDLW | 71 | PIC16C71 | 12 | | ANDWF | 71 | PIC16C710 | | | BCF | 72 | PIC16C711 | | | BSF | 72 | | | | BTFSC | | PIC16C715 | | | BTFSS | | MP-DriveWay <sup>™</sup> - Application Code Generator | | | CALL | _ | MPEEN bit | | | CLRF | _ | MPLAB™ C | 87 | | CLRW | | MPLAB™ Integrated Development Environment | | | | | Software | 86 | | CLRWDT | | 0 | | | COMF | | O | | | DECF | _ | OPCODE | | | DECFSZ | - | OPTION Register | 18 | | GOTO | | Orthogonal | 7 | | INCF | 76 | OSC selection | 47 | | INCFSZ | 77 | Oscillator | | | IORLW | 77 | HS | 49. 54 | | IORWF | 78 | LP | 49 <sup>°</sup> 54 | | MOVF | 78 | RC | 49 | | MOVLW | 78 | XT4 | 49.54 | | MOVWF | 78 | Oscillator Configurations | , | | NOP | 79 | Oscillator Start-up Timer (OST) | | | OPTION | 79 | | | | RETFIE | 79 | P | | | RETLW | 80 | Packaging | | | RETURN | 80 | 18-Lead CERDIP w/Window | 155 | | RLF | 81 | 18-Lead PDIP | | | RRF | - | 18-Lead SOIC | | | SLEEP | 00 | 20-Lead SSOP | | | SUBLW | 82 | Paging, Program Memory | | | SUBWF | | PCL Register14, 15, | | | SWAPF | | | | | TRIS | | PCLATH | | | | | PCLATH Register 14, 15, 7 | - | | XORLW | | PCON Register | - | | XORWF | | PD bit 17, 5 | , | | Section | | PER bit | | | Summary Table | | PIC16C71 | | | INT Interrupt | | AC Characteristics | | | INTCON Register | | PICDEM-1 Low-Cost PIC16/17 Demo Board | 86 | | INTE bit | 19 | PICDEM-2 Low-Cost PIC16CXX Demo Board | 86 | | INTEDG bit | 18, 63 | PICDEM-3 Low-Cost PIC16CXXX Demo Board | 86 | | Internal Sampling Switch (Rss) Impedence | 40 | PICMASTER® In-Circuit Emulator | 85 | | Interrupts | 47 | PICSTART® Plus Entry Level Development System | 85 | | A/D | 61 | PIE1 Register | | | External | 61 | Pin Functions | | | PORTB Change | 61 | MCLR/VPP | <u> </u> | | PortB Change | | OSC1/CLKIN | | | RB7:RB4 Port Change | | OSC2/CLKOUT | | | Section | | RAO/ANO | | | TMR0 | | RA1/AN1 | | | | 50 | TM 11/1 W 1 1 | | # **PIC16C71X** | TO bit | | |----------------------------|----------------| | TRISA Register | 14, 16, 25 | | TRISB Register | | | Two's Complement | 7 | | U | | | Upward Compatibility | 3 | | UV Erasable Devices | | | W | | | W Register | | | ALU | 7 | | Wake-up from SLEEP | 66 | | Watchdog Timer (WDT) | 47, 52, 56, 65 | | WDT | 56 | | Block Diagram | 65 | | Programming Considerations | 65 | | Timeout | 57, 58 | | WDT Period | | | WDTE bit | | | Z | | | Z bit | 17 | | Zero bit | 7 | ### **LIST OF EXAMPLES** | Example 3-1:<br>Example 4-1: | Instruction Pipeline FlowCall of a Subroutine in Page 1 from | 10 | |------------------------------|--------------------------------------------------------------|------| | · | Page 0 | . 24 | | Example 4-2: | Indirect Addressing | . 24 | | Example 5-1: | Initializing PORTA | | | Example 5-2: | Initializing PORTB | . 27 | | Example 5-3: | Read-Modify-Write Instructions on an I/O Port | 30 | | Example 6-1: | Changing Prescaler (Timer0→WDT) | | | Example 6-2: | Changing Prescaler (WDT→Timer0) | | | Equation 7-1: | A/D Minimum Charging Time | | | Example 7-1: | Calculating the Minimum Required | | | | Aquisition Time | . 40 | | Example 7-2: | A/D Conversion | | | Example 7-3: | 4-bit vs. 8-bit Conversion Times | | | Example 8-1: | Saving STATUS and W Registers | | | | in RAM | . 64 | | LIST OF F | FIGURES | | | Figure 3-1: | PIC16C71X Block Diagram | 8 | | Figure 3-2: | Clock/Instruction Cycle | | | Figure 4-1: | PIC16C710 Program Memory Map | | | 3. | and Stack | . 11 | | Figure 4-2: | PIC16C71/711 Program Memory Map | | | · · | and Stack | . 11 | | Figure 4-3: | PIC16C715 Program Memory Map | | | | and Stack | . 11 | | Figure 4-4: | PIC16C710/71 Register File Map | . 12 | | Figure 4-5: | PIC16C711 Register File Map | . 13 | | Figure 4-6: | PIC16C715 Register File Map | | | Figure 4-7: | Status Register (Address 03h, 83h) | | | Figure 4-8: | OPTION Register (Address 81h, 181h) | | | Figure 4-9: | INTCON Register (Address 0Bh, 8Bh) | | | Figure 4-10: | PIE1 Register (Address 8Ch) | | | Figure 4-11: | PIR1 Register (Address 0Ch) | . 21 | | Figure 4-12: | PCON Register (Address 8Eh),<br>PIC16C710/711 | . 22 | | Figure 4-13: | PCON Register (Address 8Eh), | | | · · | PIC16C715 | . 22 | | Figure 4-14: | Loading of PC In Different Situations | | | Figure 4-15: | Direct/Indirect Addressing | | | Figure 5-1: | Block Diagram of RA3:RA0 Pins | | | Figure 5-2: | Block Diagram of RA4/T0CKI Pin | | | Figure 5-3: | Block Diagram of RB3:RB0 Pins | . 27 | | Figure 5-4: | Block Diagram of RB7:RB4 Pins | | | | (PIC16C71) | . 28 | | Figure 5-5: | Block Diagram of RB7:RB4 Pins | | | F: | (PIC16C710/711/715) | | | Figure 5-6: | Successive I/O Operation | | | Figure 6-1: | Timer0 Block Diagram | J I | | Figure 6-2: | Timer0 Timing: Internal Clock/ | 21 | | Figure 6-3: | No Prescale Timer0 Timing: Internal Clock/ | . 31 | | rigule 0-3. | Prescale 1:2 | 32 | | Figure 6-4: | Timer0 Interrupt Timing | | | Figure 6-5: | Timer0 Timing with External Clock | | | Figure 6-6: | Block Diagram of the Timer0/ | . 50 | | 90.000. | WDT Prescaler | . 34 | | Figure 7-1: | ADCON0 Register (Address 08h), | | | <b>3</b> | PIC16C710/71/711 | . 37 | | Figure 7-2: | ADCON0 Register (Address 1Fh), | | | - | PIC16C715 | . 38 | | | | | #### Note the following details of the code protection feature on PICmicro® MCUs. - The PICmicro family meets the specifications contained in the Microchip Data Sheet. - Microchip believes that its family of PICmicro microcontrollers is one of the most secure products of its kind on the market today, when used in the intended manner and under normal conditions. - There are dishonest and possibly illegal methods used to breach the code protection feature. All of these methods, to our knowledge, require using the PICmicro microcontroller in a manner outside the operating specifications contained in the data sheet. The person doing so may be engaged in theft of intellectual property. - · Microchip is willing to work with the customer who is concerned about the integrity of their code. - Neither Microchip nor any other semiconductor manufacturer can guarantee the security of their code. Code protection does not mean that we are guaranteeing the product as "unbreakable". - Code protection is constantly evolving. We at Microchip are committed to continuously improving the code protection features of our product. If you have any further questions about this matter, please contact the local sales office nearest to you. Information contained in this publication regarding device applications and the like is intended through suggestion only and may be superseded by updates. It is your responsibility to ensure that your application meets with your specifications. No representation or warranty is given and no liability is assumed by Microchip Technology Incorporated with respect to the accuracy or use of such information, or infringement of patents or other intellectual property rights arising from such use or otherwise. Use of Microchip's products as critical components in life support systems is not authorized except with express written approval by Microchip. No licenses are conveyed, implicitly or otherwise, under any intellectual property rights. #### **Trademarks** The Microchip name and logo, the Microchip logo, FilterLab, KEELOQ, microID, MPLAB, PIC, PICmicro, PICMASTER, PICSTART, PRO MATE, SEEVAL and The Embedded Control Solutions Company are registered trademarks of Microchip Technology Incorporated in the U.S.A. and other countries. dsPIC, ECONOMONITOR, FanSense, FlexROM, fuzzyLAB, In-Circuit Serial Programming, ICSP, ICEPIC, microPort, Migratable Memory, MPASM, MPLIB, MPLINK, MPSIM, MXDEV, PICC, PICDEM, PICDEM.net, rfPIC, Select Mode and Total Endurance are trademarks of Microchip Technology Incorporated in the U.S.A. Serialized Quick Turn Programming (SQTP) is a service mark of Microchip Technology Incorporated in the U.S.A. All other trademarks mentioned herein are property of their respective companies. © 2002, Microchip Technology Incorporated, Printed in the U.S.A., All Rights Reserved. Microchip received QS-9000 quality system certification for its worldwide headquarters, design and wafer fabrication facilities in Chandler and Tempe, Arizona in July 1999. The Company's quality system processes and procedures are QS-9000 compliant for its PICmicro® 8-bit MCUs, KEELO© code hopping devices, Serial EEPROMs and microperipheral products. In addition, Microchip's quality system for the design and manufacture of development systems is ISO 9001 certified.