Welcome to **E-XFL.COM** What is "Embedded - Microcontrollers"? "Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications. Applications of "<u>Embedded - Microcontrollers</u>" | Details | | |----------------------------|---------------------------------------------------------------------------| | Product Status | Active | | Core Processor | PIC | | Core Size | 8-Bit | | Speed | 20MHz | | Connectivity | - | | Peripherals | Brown-out Detect/Reset, POR, WDT | | Number of I/O | 13 | | Program Memory Size | 3.5KB (2K x 14) | | Program Memory Type | ОТР | | EEPROM Size | - | | RAM Size | 128 x 8 | | Voltage - Supply (Vcc/Vdd) | 4V ~ 5.5V | | Data Converters | A/D 4x8b | | Oscillator Type | External | | Operating Temperature | -40°C ~ 85°C (TA) | | Mounting Type | Through Hole | | Package / Case | 18-DIP (0.300", 7.62mm) | | Supplier Device Package | 18-PDIP | | Purchase URL | https://www.e-xfl.com/product-detail/microchip-technology/pic16c715-20i-p | #### 2.0 PIC16C71X DEVICE VARIETIES A variety of frequency ranges and packaging options are available. Depending on application and production requirements, the proper device option can be selected using the information in the PIC16C71X Product Identification System section at the end of this data sheet. When placing orders, please use that page of the data sheet to specify the correct part number. For the PIC16C71X family, there are two device "types" as indicated in the device number: - C, as in PIC16C71. These devices have EPROM type memory and operate over the standard voltage range. - LC, as in PIC16LC71. These devices have EPROM type memory and operate over an extended voltage range. ### 2.1 UV Erasable Devices The UV erasable version, offered in CERDIP package is optimal for prototype development and pilot programs. This version can be erased and reprogrammed to any of the oscillator modes. Microchip's PICSTART® Plus and PRO MATE® II programmers both support programming of the PIC16C71X. ### 2.2 <u>One-Time-Programmable (OTP)</u> <u>Devices</u> The availability of OTP devices is especially useful for customers who need the flexibility for frequent code updates and small volume applications. The OTP devices, packaged in plastic packages, permit the user to program them once. In addition to the program memory, the configuration bits must also be programmed. ### 2.3 Quick-Turnaround-Production (QTP) Devices Microchip offers a QTP Programming Service for factory production orders. This service is made available for users who choose not to program a medium to high quantity of units and whose code patterns have stabilized. The devices are identical to the OTP devices but with all EPROM locations and configuration options already programmed by the factory. Certain code and prototype verification procedures apply before production shipments are available. Please contact your local Microchip Technology sales office for more details. ### 2.4 <u>Serialized Quick-Turnaround</u> Production (SQTP<sup>SM</sup>) Devices Microchip offers a unique programming service where a few user-defined locations in each device are programmed with different serial numbers. The serial numbers may be random, pseudo-random, or sequential. Serial programming allows each device to have a unique number which can serve as an entry-code, password, or ID number. ### 4.2 <u>Data Memory Organization</u> The data memory is partitioned into two Banks which contain the General Purpose Registers and the Special Function Registers. Bit RP0 is the bank select bit. RP0 (STATUS<5>) = $1 \rightarrow Bank 1$ RP0 (STATUS<5>) = $0 \rightarrow Bank 0$ Each Bank extends up to 7Fh (128 bytes). The lower locations of each Bank are reserved for the Special Function Registers. Above the Special Function Registers are General Purpose Registers implemented as static RAM. Both Bank 0 and Bank 1 contain special function registers. Some "high use" special function registers from Bank 0 are mirrored in Bank 1 for code reduction and quicker access. #### 4.2.1 GENERAL PURPOSE REGISTER FILE The register file can be accessed either directly, or indirectly through the File Select Register FSR (Section 4.5). FIGURE 4-4: PIC16C710/71 REGISTER FILE MAP | File | | | File | |---------------|---------------------|------------------------------------|--------------| | Addres | ss | I | Address | | 00h | INDF <sup>(1)</sup> | INDF <sup>(1)</sup> | 80h | | 01h | TMR0 | OPTION | 81h | | 02h | PCL | PCL | 82h | | 03h | STATUS | STATUS | 83h | | 04h | FSR | FSR | 84h | | 05h | PORTA | TRISA | 85h | | 06h | PORTB | TRISB | 86h | | 07h | | PCON <sup>(2)</sup> | 87h | | 08h | ADCON0 | ADCON1 | 88h | | 09h | ADRES | ADRES | 89h | | 0Ah | PCLATH | PCLATH | 8Ah | | 0Bh | INTCON | INTCON | 8Bh | | 0Ch | | General | 8Ch | | | | Purpose | | | | General<br>Purpose | Register | | | | Register | Mapped | | | | · · | Mapped<br>in Bank 0 <sup>(3)</sup> | | | 2Fh | | | AFh | | 30h | | | B0h | | | | | | | ' | | | | | l . | | | | | | | | | | | | ` | 1 | | | | | | | | | | | | 7Fh | | | FFh | | ' | Bank 0 | Bank 1 | | | | - | | | | | Unimplemented of | data memory loca | tions, read | | | as '0'. | | | | Note 1:<br>2: | Not a physical re | | ntad on the | | 2: | PIC16C71. | ter is not impleme | nted on the | | 3: | | are unimplemented | d in Bank 1. | | | • | ese locations will a | access the | | | corresponding Ba | ank 0 register. | | | | | | | Example 4-1 shows the calling of a subroutine in page 1 of the program memory. This example assumes that PCLATH is saved and restored by the interrupt service routine (if interrupts are used). ### EXAMPLE 4-1: CALL OF A SUBROUTINE IN PAGE 1 FROM PAGE 0 ``` ORG 0x500 BSF PCLATH, 3 ;Select page 1 (800h-FFFh) BCF PCLATH, 4 ;Only on >4K devices ;Call subroutine in CALL SUB1_P1 ;page 1 (800h-FFFh) ORG 0x900 SUB1_P1: ; called subroutine ;page 1 (800h-FFFh) RETURN return to Call subroutine ; in page 0 (000h-7FFh) ``` ### 4.5 <u>Indirect Addressing, INDF and FSR</u> Registers The INDF register is not a physical register. Addressing the INDF register will cause indirect addressing. Indirect addressing is possible by using the INDF register. Any instruction using the INDF register actually accesses the register pointed to by the File Select Register, FSR. Reading the INDF register itself indirectly (FSR = '0') will read 00h. Writing to the INDF register indirectly results in a no-operation (although status bits may be affected). An effective 9-bit address is obtained by concatenating the 8-bit FSR register and the IRP bit (STATUS<7>), as shown in Figure 4-15. However, IRP is not used in the PIC16C71X devices. A simple program to clear RAM locations 20h-2Fh using indirect addressing is shown in Example 4-2. #### **EXAMPLE 4-2: INDIRECT ADDRESSING** ``` movlw 0x20 ;initialize pointer movwf FSR ;to RAM NEXT INDF ;clear INDF register clrf incf FSR,F ;inc pointer btfss FSR,4 ;all done? goto NEXT ino clear next CONTINUE ;yes continue ``` #### FIGURE 4-15: DIRECT/INDIRECT ADDRESSING #### 7.1 A/D Acquisition Requirements For the A/D converter to meet its specified accuracy, the charge holding capacitor (CHOLD) must be allowed to fully charge to the input channel voltage level. The analog input model is shown in Figure 7-5. The source impedance (Rs) and the internal sampling switch (Rss) impedance directly affect the time required to charge the capacitor CHOLD. The sampling switch (Rss) impedance varies over the device voltage (VDD), Figure 7-5. The source impedance affects the offset voltage at the analog input (due to pin leakage current). The maximum recommended impedance for analog sources is $10~\text{k}\Omega$ . After the analog input channel is selected (changed) this acquisition must be done before the conversion can be started. To calculate the minimum acquisition time, Equation 7-1 may be used. This equation calculates the acquisition time to within 1/2 LSb error is used (512 steps for the A/D). The 1/2 LSb error is the maximum error allowed for the A/D to meet its specified accuracy. ### EQUATION 7-1: A/D MINIMUM CHARGING TIME $VHOLD = (VREF - (VREF/512)) \bullet (1 - e^{(-TCAP/CHOLD(RIC + RSS + RS))})$ Given: VHOLD = (VREF/512), for 1/2 LSb resolution The above equation reduces to: $TCAP = -(51.2 pF)(1 k\Omega + Rss + Rs) ln(1/511)$ Example 7-1 shows the calculation of the minimum required acquisition time TACQ. This calculation is based on the following system assumptions. CHOLD = 51.2 pF $Rs = 10 k\Omega$ 1/2 LSb error $\text{Vdd} = 5\text{V} \rightarrow \text{Rss} = 7 \text{ k}\Omega$ Temp (application system max.) = 50°C VHOLD = 0 @ t = 0 Note 1: The reference voltage (VREF) has no effect on the equation, since it cancels itself out. **Note 2:** The charge holding capacitor (CHOLD) is not discharged after each conversion. Note 3: The maximum recommended impedance for analog sources is 10 k $\Omega$ . This is required to meet the pin leakage specification. Note 4: After a conversion has completed, a 2.0TAD delay must complete before acquisition can begin again. During this time the holding capacitor is not connected to the selected A/D input channel. # EXAMPLE 7-1: CALCULATING THE MINIMUM REQUIRED AQUISITION TIME TACQ = Amplifier Settling Time + Holding Capacitor Charging Time + Temperature Coefficient TACQ = $5 \mu s + TCAP + [(Temp - 25°C)(0.05 \mu s/°C)]$ TCAP = -CHOLD (Ric + Rss + Rs) In(1/511) -51.2 pF (1 kΩ + 7 kΩ + 10 kΩ) ln(0.0020) -51.2 pF (18 k $\Omega$ ) ln(0.0020) -0.921 μs (-6.2364) $5.747 \mu s$ TACQ = $5 \mu s + 5.747 \mu s + [(50^{\circ}C - 25^{\circ}C)(0.05 \mu s/^{\circ}C)]$ $10.747 \,\mu s + 1.25 \,\mu s$ $11.997 \mu s$ #### FIGURE 7-5: ANALOG INPUT MODEL TABLE 8-12: INITIALIZATION CONDITIONS FOR ALL REGISTERS, PIC16C710/71/711 | Register | Power-on Reset,<br>Brown-out Reset <sup>(5)</sup> | MCLR Resets<br>WDT Reset | Wake-up via<br>WDT or<br>Interrupt | |---------------------|---------------------------------------------------|--------------------------|------------------------------------| | W | xxxx xxxx | uuuu uuuu | uuuu uuuu | | INDF | N/A | N/A | N/A | | TMR0 | xxxx xxxx | uuuu uuuu | uuuu uuuu | | PCL | 0000h | 0000h | PC + 1 <sup>(2)</sup> | | STATUS | 0001 1xxx | 000q quuu <sup>(3)</sup> | uuuq quuu(3) | | FSR | xxxx xxxx | uuuu uuuu | uuuu uuuu | | PORTA | x 0000 | u 0000 | u uuuu | | PORTB | xxxx xxxx | uuuu uuuu | uuuu uuuu | | PCLATH | 0 0000 | 0 0000 | u uuuu | | INTCON | 0000 000x | 0000 000u | uuuu uuuu(1) | | ADRES | xxxx xxxx | uuuu uuuu | uuuu uuuu | | ADCON0 | 00-0 0000 | 00-0 0000 | uu-u uuuu | | OPTION | 1111 1111 | 1111 1111 | uuuu uuuu | | TRISA | 1 1111 | 1 1111 | u uuuu | | TRISB | 1111 1111 | 1111 1111 | uuuu uuuu | | PCON <sup>(4)</sup> | 0u | uu | uu | | ADCON1 | 00 | 00 | uu | Legend: u = unchanged, x = unknown, -= unimplemented bit, read as '0', <math>q = value depends on condition Note 1: One or more bits in INTCON will be affected (to cause wake-up). - 3: See Table 8-10 for reset value for specific condition. - 4: The PCON register is not implemented on the PIC16C71. - 5: Brown-out reset is not implemented on the PIC16C71. <sup>2:</sup> When the wake-up is due to an interrupt and the GIE bit is set, the PC is loaded with the interrupt vector (0004h). FIGURE 8-17: INTERRUPT LOGIC, PIC16C710, 71, 711 FIGURE 8-18: INTERRUPT LOGIC, PIC16C715 # **PIC16C71X** | XORLW | Exclusive OR Literal with W | XORWF | Exclusive OR W with f | |-------------------|-------------------------------------------------------------------------------------------------------------------|-------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Syntax: | [ <i>label</i> ] XORLW k | Syntax: | [ <i>label</i> ] XORWF f,d | | Operands: | 0 ≤ k ≤ 255 | Operands: | $0 \le f \le 127$<br>$d \in [0,1]$ | | Operation: | (W) .XOR. $k \rightarrow (W)$ | Operation: | (W) .XOR. (f) $\rightarrow$ (dest) | | Status Affected: | Z | Status Affected: | Z | | Encoding: | 11 1010 kkkk kkkk | Encoding: | 00 0110 dfff ffff | | Description: | The contents of the W register are XOR'ed with the eight bit literal 'k'. The result is placed in the W register. | Description: | Exclusive OR the contents of the W register with register 'f'. If 'd' is 0 the result is stored in the W register. If 'd' is 1 the result is stored heal; in register. | | Words: | 1 | | is 1 the result is stored back in register 'f'. | | Cycles: | 1 | Words: | 1 | | Q Cycle Activity: | Q1 Q2 Q3 Q4 | Cycles: | 1 | | | Decode Read Process Write to literal 'k' data W | Q Cycle Activity: | Q1 Q2 Q3 Q4 | | Example: | XORLW 0xAF | | Decode Read register data Write to dest | | | Before Instruction | | | | | W = 0xB5 | Example | XORWF REG 1 | | | After Instruction | | Before Instruction | | | W = 0x1A | | $ \begin{array}{rcl} REG & = & 0xAF \\ W & = & 0xB5 \end{array} $ | | | | | After Instruction | | | | | REG = 0x1A<br>W = 0xB5 | ### 10.6 PICDEM-1 Low-Cost PIC16/17 Demonstration Board The PICDEM-1 is a simple board which demonstrates the capabilities of several of Microchip's microcontrollers. The microcontrollers supported are: PIC16C5X (PIC16C54 to PIC16C58A), PIC16C61, PIC16C62X, PIC16C71, PIC16C8X, PIC17C42, PIC17C43 and PIC17C44. All necessary hardware and software is included to run basic demo programs. The users can program the sample microcontrollers provided with the PICDEM-1 board, on a PRO MATE II or PICSTART-Plus programmer, and easily test firmware. The user can also connect the PICDEM-1 board to the PICMASTER emulator and download the firmware to the emulator for testing. Additional prototype area is available for the user to build some additional hardware and connect it to the microcontroller socket(s). Some of the features include an RS-232 interface, a potentiometer for simulated analog input, push-button switches and eight LEDs connected to PORTB. ### 10.7 PICDEM-2 Low-Cost PIC16CXX Demonstration Board The PICDEM-2 is a simple demonstration board that supports the PIC16C62, PIC16C64, PIC16C65, PIC16C73 and PIC16C74 microcontrollers. All the necessary hardware and software is included to run the basic demonstration programs. The user can program the sample microcontrollers provided with the PICDEM-2 board, on a PRO MATE II programmer or PICSTART-Plus, and easily test firmware. The PICMASTER emulator may also be used with the PICDEM-2 board to test firmware. Additional prototype area has been provided to the user for adding additional hardware and connecting it to the microcontroller socket(s). Some of the features include a RS-232 interface, push-button switches, a potentiometer for simulated analog input, a Serial EEPROM to demonstrate usage of the I<sup>2</sup>C bus and separate headers for connection to an LCD module and a keypad. ### 10.8 PICDEM-3 Low-Cost PIC16CXXX Demonstration Board The PICDEM-3 is a simple demonstration board that supports the PIC16C923 and PIC16C924 in the PLCC package. It will also support future 44-pin PLCC microcontrollers with a LCD Module. All the necessary hardware and software is included to run the basic demonstration programs. The user can program the sample microcontrollers provided with the PICDEM-3 board, on a PRO MATE II programmer or PICSTART Plus with an adapter socket, and easily test firmware. The PICMASTER emulator may also be used with the PICDEM-3 board to test firmware. Additional prototype area has been provided to the user for adding hardware and connecting it to the microcontroller socket(s). Some of the features include an RS-232 interface, push-button switches, a potentiometer for simulated analog input, a thermistor and separate headers for connection to an external LCD module and a keypad. Also provided on the PICDEM-3 board is an LCD panel, with 4 commons and 12 segments, that is capable of displaying time, temperature and day of the week. The PICDEM-3 provides an additional RS-232 interface and Windows 3.1 software for showing the demultiplexed LCD signals on a PC. A simple serial interface allows the user to construct a hardware demultiplexer for the LCD signals. ### 10.9 MPLAB Integrated Development Environment Software The MPLAB IDE Software brings an ease of software development previously unseen in the 8-bit microcontroller market. MPLAB is a windows based application which contains: - · A full featured editor - · Three operating modes - editor - emulator - simulator - · A project manager - · Customizable tool bar and key mapping - · A status bar with project information - Extensive on-line help MPLAB allows you to: - Edit your source files (either assembly or 'C') - One touch assemble (or compile) and download to PIC16/17 tools (automatically updates all project information) - · Debug using: - source files - absolute listing file - Transfer data dynamically via DDE (soon to be replaced by OLE) - · Run up to four emulators on the same PC The ability to use MPLAB with Microchip's simulator allows a consistent platform and the ability to easily switch from the low cost simulator to the full featured emulator with minimal retraining due to development tools. #### 10.10 Assembler (MPASM) The MPASM Universal Macro Assembler is a PC-hosted symbolic assembler. It supports all microcontroller series including the PIC12C5XX, PIC14000, PIC16C5X, PIC16CXXX, and PIC17CXX families. MPASM offers full featured Macro capabilities, conditional assembly, and several source and listing formats. It generates various object code formats to support Microchip's development tools as well as third party programmers. MPASM allows full symbolic debugging from PICMASTER, Microchip's Universal Emulator System. ### 11.5 <u>Timing Diagrams and Specifications</u> ### FIGURE 11-2: EXTERNAL CLOCK TIMING TABLE 11-2: EXTERNAL CLOCK TIMING REQUIREMENTS | Parameter No. | Sym | Characteristic | Min | Тур† | Max | Units | Conditions | |---------------|-------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|------|--------|-------|-------------------| | | Fosc | External CLKIN Frequency | DC | | 4 | MHz | XT osc mode | | | | (Note 1) | DC | _ | 4 | MHz | HS osc mode (-04) | | | | | DC | _ | 10 | MHz | HS osc mode (-10) | | | | | DC | _ | 20 | MHz | HS osc mode (-20) | | | | | DC | _ | 200 | kHz | LP osc mode | | | | Oscillator Frequency | DC | _ | 4 | MHz | RC osc mode | | | | (Note 1) | 0.1 | _ | 4 | MHz | XT osc mode | | | | | 4 | _ | 20 | MHz | HS osc mode | | | | | 5 | _ | 200 | kHz | LP osc mode | | 1 | Tosc | External CLKIN Period | 250 | _ | - | ns | XT osc mode | | | | (Note 1) | 250 | _ | – | ns | HS osc mode (-04) | | | | | 100 | _ | _ | ns | HS osc mode (-10) | | | | | 50 | _ | _ | ns | HS osc mode (-20) | | | | | 5 | _ | _ | μs | LP osc mode | | | | Oscillator Period | 250 | _ | – | ns | RC osc mode | | | | (Note 1) | 250 | _ | 10,000 | ns | XT osc mode | | | | | 250 | _ | 250 | ns | HS osc mode (-04) | | | | | 100 | _ | 250 | ns | HS osc mode (-10) | | | | | 50 | _ | 250 | ns | HS osc mode (-20) | | | | | 5 | _ | _ | μs | LP osc mode | | 2 | TCY | Instruction Cycle Time (Note 1) | 200 | _ | DC | ns | Tcy = 4/Fosc | | 3 | TosL, | External Clock in (OSC1) High | 50 | _ | _ | ns | XT oscillator | | | TosH | or Low Time | 2.5 | _ | _ | μs | LP oscillator | | | | | 10 | _ | _ | ns | HS oscillator | | 4 | TosR, | External Clock in (OSC1) Rise | _ | _ | 25 | ns | XT oscillator | | | TosF | or Fall Time | _ | _ | 50 | ns | LP oscillator | | | | well and the second a | _ | — | 15 | ns | HS oscillator | <sup>†</sup> Data in "Typ" column is at 5V, 25°C unless otherwise stated. These parameters are for design guidance only and are not tested. Note 1: Instruction cycle period (TCY) equals four times the input oscillator time-base period. All specified values are based on characterization data for that particular oscillator type under standard operating conditions with the device executing code. Exceeding these specified limits may result in an unstable oscillator operation and/or higher than expected current consumption. All devices are tested to operate at "min." values with an external clock applied to the OSC1/CLKIN pin. When an external clock input is used, the "Max." cycle time limit is "DC" (no clock) for all devices. OSC2 is disconnected (has no loading) for the PIC16C710/711. TABLE 11-6: A/D CONVERTER CHARACTERISTICS: PIC16C710/711-04 (COMMERCIAL, INDUSTRIAL, EXTENDED) PIC16C710/711-10 (COMMERCIAL, INDUSTRIAL, EXTENDED) PIC16C710/711-20 (COMMERCIAL, INDUSTRIAL, EXTENDED) PIC16LC710/711-04 (COMMERCIAL, INDUSTRIAL, EXTENDED) | Param<br>No. | Sym | Characteristic | Min | Typ† | Max | Units | Conditions | |--------------|------|------------------------------------------------|-----------|------------|------------|-------|---------------------------------------------------------------------------------------------------| | A01 | NR | Resolution | _ | _ | 8-bits | bit | VREF = VDD, VSS ≤ AIN ≤ VREF | | A02 | EABS | Absolute error | _ | _ | < ± 1 | LSb | VREF = VDD, VSS ≤ AIN ≤ VREF | | A03 | EIL | Integral linearity error | _ | _ | < ± 1 | LSb | VREF = VDD, VSS ≤ AIN ≤ VREF | | A04 | EDL | Differential linearity error | _ | _ | < ± 1 | LSb | VREF = VDD, VSS ≤ AIN ≤ VREF | | A05 | EFS | Full scale error | _ | _ | < ± 1 | LSb | VREF = VDD, VSS ≤ AIN ≤ VREF | | A06 | Eoff | Offset error | _ | _ | < ± 1 | LSb | VREF = VDD, VSS ≤ AIN ≤ VREF | | A10 | _ | Monotonicity | _ | guaranteed | | _ | VSS ≤ VAIN ≤ VREF | | A20 | VREF | Reference voltage | 2.5V | _ | VDD + 0.3 | V | | | A25 | VAIN | Analog input voltage | Vss - 0.3 | _ | VREF + 0.3 | V | | | A30 | ZAIN | Recommended impedance of analog voltage source | _ | _ | 10.0 | kΩ | | | A40 | IAD | A/D conversion current (VDD) | _ | 180 | _ | μА | Average current consumption when A/D is on. (Note 1) | | A50 | IREF | VREF input current (Note 2) | 10 | _ | 1000 | μА | During VAIN acquisition. Based on differential of VHOLD to VAIN. To charge CHOLD see Section 7.1. | | | | | _ | _ | 10 | μΑ | During A/D Conversion cycle | <sup>\*</sup> These parameters are characterized but not tested. <sup>†</sup> Data in "Typ" column is at 5V, 25°C unless otherwise stated. These parameters are for design guidance only and are not tested. Note 1: When A/D is off, it will not consume any current other than minor leakage current. The power-down current spec includes any such leakage from the A/D module. <sup>2:</sup> VREF current is from RA3 pin or VDD pin, whichever is selected as reference input. FIGURE 13-3: CLKOUT AND I/O TIMING TABLE 13-3: CLKOUT AND I/O TIMING REQUIREMENTS | Parameter | Sym | Characteristic | | Min | Typ† | Max | Units | Conditions | |-----------|----------|--------------------------------------------------------|------------------|----------------|------|-------------|-------|------------| | No. | | | | | | | | | | 10* | TosH2ckL | OSC1↑ to CLKOUT↓ | | \ <del>\</del> | 15 | 30 | ns | Note 1 | | 11* | TosH2ckH | OSC1↑ to CLKOUT↑ | | <u> </u> | 15 | 30 | ns | Note 1 | | 12* | TckR | CLKOUT rise time | 1 1/1/1 | <b>✓</b> – | 5 | 15 | ns | Note 1 | | 13* | TckF | CLKOUT fall time | | _ | 5 | 15 | ns | Note 1 | | 14* | TckL2ioV | CLKOUT ↓ to Port out valid | | _ | _ | 0.5Tcy + 20 | ns | Note 1 | | 15* | TioV2ckH | Port in valid before CLKOUT | r /\ \ | 0.25Tcy + 25 | _ | 1 | ns | Note 1 | | 16* | TckH2iol | Port in hold after CLKOUT 1 | | 0 | _ | _ | ns | Note 1 | | 17* | TosH2ioV | OSC1↑ (Q1) cycle) to Port out valid | | _ | _ | 80 - 100 | ns | | | 18* | TosH2ioI | OSC11 (Q2 cycle) to<br>Port input invalid (I/O in hold | d time) | TBD | _ | _ | ns | | | 19* | TioV2osH | Port input valid to OSC11 (I | O in setup time) | TBD | _ | | ns | | | 20* | TioR | Port output rise time | PIC16C715 | _ | 10 | 25 | ns | | | | | | PIC16LC715 | _ | _ | 60 | ns | | | 21* | TioF | Port output fall time | PIC16C715 | _ | 10 | 25 | ns | | | | | | PIC16LC715 | | _ | 60 | ns | | | 22††* | Tinp | INT pin high or low time | | 20 | _ | _ | ns | | | 23††* | Trbp | RB7:RB4 change INT high | or low time | 20 | _ | _ | ns | | These parameters are characterized but not tested. <sup>†</sup> Data in "Typ" column is at 5V, 25°C unless otherwise stated. These parameters are for design guidance only and are not tested. <sup>††</sup> These parameters are asynchronous events not related to any internal clock edges. Note 1: Measurements are taken in RC Mode where CLKOUT output is 4 x Tosc. ### FIGURE 13-7: A/D CONVERSION TIMING TABLE 13-8: A/D CONVERSION REQUIREMENTS | Parameter | Sym | Characteristic | Min | Турт | Max | Units | Conditions | |-----------|------|---------------------|------------|---------------------------------|---------------|-------|------------------------| | No. | | | | | $\rightarrow$ | | | | 130 | TAD | A/D clock period | 1.6 | 1/1/1 | <u> </u> | μs | VREF ≥ 3.0V | | | | | 2.0 | | _ | μs | VREF full range | | 130 | TAD | A/D Internal RC | | $\setminus \setminus \setminus$ | | | ADCS1:ADCS0 = 11 | | | | Oscillator source | \ | | | | (RC oscillator source) | | | | | 3.0 | 6.0 | 9.0 | μs | PIC16LC715, VDD = 3.0V | | | | $\rightarrow$ | 2.0 | 4.0 | 6.0 | μs | PIC16C715 | | 131 | TCNV | Conversion time | | 9.5TAD | _ | _ | | | | | (not including \$/H | _ ~ | | | | | | | | time). Note 1 | <b>/</b> > | | | | | | 132 | TACQ | Acquisition time | Note 2 | 20 | _ | μs | | <sup>\*</sup> These parameters are characterized but not tested. Note 1: ADRES register may be read on the following Tcy cycle. <sup>†</sup> Data in type column is at 5V, 25°C unless otherwise stated. These parameters are for design guidance only and are not tested. ### 14.0 DC AND AC CHARACTERISTICS GRAPHS AND TABLES FOR PIC16C715 The graphs and tables provided in this section are for design guidance and are not tested or guaranteed. In some graphs or tables the data presented are outside specified operating range (i.e., outside specified VDD range). This is for information only and devices are guaranteed to operate properly only within the specified range. **Note:** The data presented in this section is a statistical summary of data collected on units from different lots over a period of time and matrix samples. 'Typical' represents the mean of the distribution at, $25^{\circ}$ C, while 'max' or 'min' represents (mean +3 $\sigma$ ) and (mean -3 $\sigma$ ) respectively where $\sigma$ is standard deviation. FIGURE 14-14: TYPICAL IDD vs. FREQUENCY (RC MODE @ 100 pF, 25°C) FIGURE 14-15: MAXIMUM IDD vs. FREQUENCY (RC MODE @ 100 pF, -40°C TO 85°C) FIGURE 14-16: TYPICAL IDD vs. FREQUENCY (RC MODE @ 300 pF, 25°C) FIGURE 14-17: MAXIMUM IDD vs. FREQUENCY (RC MODE @ 300 pF, -40°C TO 85°C) ### 15.5 <u>Timing Diagrams and Specifications</u> ### FIGURE 15-2: EXTERNAL CLOCK TIMING TABLE 15-2: EXTERNAL CLOCK TIMING REQUIREMENTS | Parameter No. | Sym | Characteristic | Min | Тур† | Max | Units | Conditions | |---------------|-------|----------------------------------|-----|------|--------|-------|-------------------| | | Fosc | External CLKIN Frequency | DC | _ | 4 | MHz | XT osc mode | | | | (Note 1) | DC | _ | 4 | MHz | HS osc mode (-04) | | | | | DC | _ | 20 | MHz | HS osc mode (-20) | | | | | DC | _ | 200 | kHz | LP osc mode | | | | Oscillator Frequency | DC | _ | 4 | MHz | RC osc mode | | | | (Note 1) | 0.1 | _ | 4 | MHz | XT osc mode | | | | | 1 | _ | 4 | MHz | HS osc mode | | | | | 1 | _ | 20 | MHz | HS osc mode | | 1 | Tosc | External CLKIN Period | 250 | _ | _ | ns | XT osc mode | | | | (Note 1) | 250 | _ | _ | ns | HS osc mode (-04) | | | | | 50 | _ | _ | ns | HS osc mode (-20) | | | | | 5 | _ | _ | μs | LP osc mode | | | | Oscillator Period | 250 | _ | _ | ns | RC osc mode | | | | (Note 1) | 250 | _ | 10,000 | ns | XT osc mode | | | | | 250 | _ | 1,000 | ns | HS osc mode (-04) | | | | | 50 | _ | 1,000 | ns | HS osc mode (-20) | | | | | 5 | _ | _ | μs | LP osc mode | | 2 | Tcy | Instruction Cycle Time (Note 1) | 1.0 | Tcy | DC | μs | Tcy = 4/Fosc | | 3 | TosL, | External Clock in (OSC1) High or | 50 | _ | _ | ns | XT oscillator | | | TosH | Low Time | 2.5 | _ | _ | μs | LP oscillator | | | | | 10 | _ | _ | ns | HS oscillator | | 4 | TosR, | External Clock in (OSC1) Rise or | 25 | _ | _ | ns | XT oscillator | | | TosF | Fall Time | 50 | _ | _ | ns | LP oscillator | | | | | 15 | _ | _ | ns | HS oscillator | <sup>†</sup> Data in "Typ" column is at 5V, 25°C unless otherwise stated. These parameters are for design guidance only and are not tested. Note 1: Instruction cycle period (TcY) equals four times the input oscillator time-base period. All specified values are based on characterization data for that particular oscillator type under standard operating conditions with the device executing code. Exceeding these specified limits may result in an unstable oscillator operation and/or higher than expected current consumption. All devices are tested to operate at "min." values with an external clock applied to the OSC1/CLKIN pin. When an external clock input is used, the "Max." cycle time limit is "DC" (no clock) for all devices. OSC2 is disconnected (has no loading) for the PIC16C71. ### 17.0 PACKAGING INFORMATION ### 17.1 18-Lead Ceramic CERDIP Dual In-line with Window (300 mil) (JW) | | Package Group: Ceramic CERDIP Dual In-Line (CDP) | | | | | | | | | | |--------|--------------------------------------------------|-------------|-----------|-------|--------|-----------|--|--|--|--| | | | Millimeters | | | Inches | | | | | | | Symbol | Min | Max | Notes | Min | Max | Notes | | | | | | α | 0° | 10° | | 0° | 10° | | | | | | | Α | _ | 5.080 | | _ | 0.200 | | | | | | | A1 | 0.381 | 1.7780 | | 0.015 | 0.070 | | | | | | | A2 | 3.810 | 4.699 | | 0.150 | 0.185 | | | | | | | А3 | 3.810 | 4.445 | | 0.150 | 0.175 | | | | | | | В | 0.355 | 0.585 | | 0.014 | 0.023 | | | | | | | B1 | 1.270 | 1.651 | Typical | 0.050 | 0.065 | Typical | | | | | | С | 0.203 | 0.381 | Typical | 0.008 | 0.015 | Typical | | | | | | D | 22.352 | 23.622 | | 0.880 | 0.930 | | | | | | | D1 | 20.320 | 20.320 | Reference | 0.800 | 0.800 | Reference | | | | | | E | 7.620 | 8.382 | | 0.300 | 0.330 | | | | | | | E1 | 5.588 | 7.874 | | 0.220 | 0.310 | | | | | | | e1 | 2.540 | 2.540 | Reference | 0.100 | 0.100 | Reference | | | | | | eA | 7.366 | 8.128 | Typical | 0.290 | 0.320 | Typical | | | | | | eB | 7.620 | 10.160 | | 0.300 | 0.400 | | | | | | | L | 3.175 | 3.810 | | 0.125 | 0.150 | | | | | | | N | 18 | 18 | | 18 | 18 | | | | | | | S | 0.508 | 1.397 | | 0.020 | 0.055 | | | | | | | S1 | 0.381 | 1.270 | | 0.015 | 0.050 | | | | | | ### 17.2 <u>18-Lead Plastic Dual In-line (300 mil) (P)</u> | | Package Group: Plastic Dual In-Line (PLA) | | | | | | | | | | |--------|-------------------------------------------|-------------|-----------|-------|--------|-----------|--|--|--|--| | | | Millimeters | | | Inches | nes | | | | | | Symbol | Min | Max | Notes | Min | Max | Notes | | | | | | α | 0° | 10° | | 0° | 10° | | | | | | | Α | _ | 4.064 | | _ | 0.160 | | | | | | | A1 | 0.381 | _ | | 0.015 | _ | | | | | | | A2 | 3.048 | 3.810 | | 0.120 | 0.150 | | | | | | | В | 0.355 | 0.559 | | 0.014 | 0.022 | | | | | | | B1 | 1.524 | 1.524 | Reference | 0.060 | 0.060 | Reference | | | | | | С | 0.203 | 0.381 | Typical | 0.008 | 0.015 | Typical | | | | | | D | 22.479 | 23.495 | | 0.885 | 0.925 | | | | | | | D1 | 20.320 | 20.320 | Reference | 0.800 | 0.800 | Reference | | | | | | E | 7.620 | 8.255 | | 0.300 | 0.325 | | | | | | | E1 | 6.096 | 7.112 | | 0.240 | 0.280 | | | | | | | e1 | 2.489 | 2.591 | Typical | 0.098 | 0.102 | Typical | | | | | | eA | 7.620 | 7.620 | Reference | 0.300 | 0.300 | Reference | | | | | | eB | 7.874 | 9.906 | | 0.310 | 0.390 | | | | | | | L | 3.048 | 3.556 | | 0.120 | 0.140 | | | | | | | N | 18 | 18 | | 18 | 18 | | | | | | | S | 0.889 | _ | | 0.035 | _ | | | | | | | S1 | 0.127 | _ | | 0.005 | _ | | | | | | ### 17.3 18-Lead Plastic Surface Mount (SOIC - Wide, 300 mil Body)(SO) | | Package Group: Plastic SOIC (SO) | | | | | | | | | | | |--------|----------------------------------|-------------|-----------|-------|--------|-----------|--|--|--|--|--| | | | Millimeters | | | Inches | | | | | | | | Symbol | Min | Max | Notes | Min | Max | Notes | | | | | | | α | 0° | 8° | | 0° | 8° | | | | | | | | Α | 2.362 | 2.642 | | 0.093 | 0.104 | | | | | | | | A1 | 0.101 | 0.300 | | 0.004 | 0.012 | | | | | | | | В | 0.355 | 0.483 | | 0.014 | 0.019 | | | | | | | | С | 0.241 | 0.318 | | 0.009 | 0.013 | | | | | | | | D | 11.353 | 11.735 | | 0.447 | 0.462 | | | | | | | | E | 7.416 | 7.595 | | 0.292 | 0.299 | | | | | | | | е | 1.270 | 1.270 | Reference | 0.050 | 0.050 | Reference | | | | | | | Н | 10.007 | 10.643 | | 0.394 | 0.419 | | | | | | | | h | 0.381 | 0.762 | | 0.015 | 0.030 | | | | | | | | L | 0.406 | 1.143 | | 0.016 | 0.045 | | | | | | | | N | 18 | 18 | | 18 | 18 | | | | | | | | CP | _ | 0.102 | | _ | 0.004 | | | | | | | # **PIC16C71X** | I | TMR0 Overflow61 | |-------------------------------------------------|--------------------------------------------| | I/O Ports | INTF bit19 | | PORTA29 | IRP bit17 | | PORTB | | | | IX. | | Section | Keel on Evaluation and Programming Look 87 | | I/O Programming Considerations | | | ICEPIC Low-Cost PIC16CXXX In-Circuit Emulator 8 | | | In-Circuit Serial Programming47, 6 | | | INDF Register | LP | | Indirect Addressing24 | | | Instruction Cycle10 | ) <b>M</b> | | Instruction Flow/Pipelining10 | ) MCLR52, 56 | | Instruction Format69 | Memory | | Instruction Set | Data Memory 12 | | ADDLW7 | Program Memory11 | | ADDWF7 | | | ANDLW7 | Register File Maps PIC16C7112 | | ANDWF7 | FIC16C/112 | | BCF | FIC 10C/ 10 12 | | BSF | FIC16C/1118 | | BTFSC | FIC16C/1513 | | BTFSS | MF-Driveway Application Code Generator | | | MIPEEN DIL | | CALL | | | CLRF74 | wiplab integrated development environment | | CLRW74 | Software86 | | CLRWDT74 | | | COMF75 | 5 <b>O</b> | | DECF75 | OPCODE | | DECFSZ75 | | | GOTO76 | | | INCF79 | | | INCFSZ7 | | | IORLW7 | Oscillator | | IORWF78 | 11049, 04 | | MOVF | Li | | MOVLW | | | MOVWF | Λ1 +0, 0¬ | | NOP | Oscillator Cornigurations | | OPTION 79 | Occinator Start up Timor (OCT) | | | n n | | RETFIE | - | | RETLW80 | . donaging | | RETURN80 | 10 Load 021(Dil 11/1/11/1001) | | RLF8 | 10 Load 1 Dil 100 | | RRF8 | | | SLEEP82 | 20-Lead SSOP158 | | SUBLW82 | Paging, Program Memory | | SUBWF83 | PCL Register 14, 15, 16, 23 | | SWAPF83 | B PCLATH 57, 58 | | TRIS83 | | | XORLW84 | | | XORWF84 | | | Section69 | . 2 5.0 | | Summary Table70 | | | INT Interrupt | | | INTCON Register | | | • | | | INTE bit | | | INTEDG bit | | | Internal Sampling Switch (Rss) Impedence40 | | | Interrupts | | | A/D6 | : =: ::eg.e.e. | | External6 | Pin Functions | | PORTB Change6 | MCLR/VPP9 | | PortB Change63 | OSC1/CLKIN9 | | RB7:RB4 Port Change27 | | | Section6 | | | TMR063 | | | - | 10 117 441 |