

Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

#### Details

| Product Status             | Active                                                                     |
|----------------------------|----------------------------------------------------------------------------|
| Core Processor             | PIC                                                                        |
| Core Size                  | 8-Bit                                                                      |
| Speed                      | 4MHz                                                                       |
| Connectivity               | -                                                                          |
| Peripherals                | Brown-out Detect/Reset, POR, WDT                                           |
| Number of I/O              | 13                                                                         |
| Program Memory Size        | 3.5KB (2K x 14)                                                            |
| Program Memory Type        | OTP                                                                        |
| EEPROM Size                | -                                                                          |
| RAM Size                   | 128 x 8                                                                    |
| Voltage - Supply (Vcc/Vdd) | 4V ~ 5.5V                                                                  |
| Data Converters            | A/D 4x8b                                                                   |
| Oscillator Type            | External                                                                   |
| Operating Temperature      | 0°C ~ 70°C (TA)                                                            |
| Mounting Type              | Surface Mount                                                              |
| Package / Case             | 18-SOIC (0.295", 7.50mm Width)                                             |
| Supplier Device Package    | 18-SOIC                                                                    |
| Purchase URL               | https://www.e-xfl.com/product-detail/microchip-technology/pic16c715t-04-so |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

# **Table of Contents**

| 1.0     | General Description                                                     | 3    |
|---------|-------------------------------------------------------------------------|------|
| 2.0     | PIC16C71X Device Varieties                                              | 5    |
| 3.0     | Architectural Overview                                                  | 7    |
| 4.0     | Memory Organization                                                     | . 11 |
| 5.0     | I/O Ports                                                               | . 25 |
| 6.0     | Timer0 Module                                                           | . 31 |
| 7.0     | Analog-to-Digital Converter (A/D) Module                                | . 37 |
| 8.0     | Special Features of the CPU                                             | . 47 |
| 9.0     | Instruction Set Summary                                                 | . 69 |
| 10.0    | Development Support                                                     | . 85 |
| 11.0    | Electrical Characteristics for PIC16C710 and PIC16C711                  | . 89 |
| 12.0    | DC and AC Characteristics Graphs and Tables for PIC16C710 and PIC16C711 | 101  |
| 13.0    | Electrical Characteristics for PIC16C715                                | 111  |
| 14.0    | DC and AC Characteristics Graphs and Tables for PIC16C715               | 125  |
| 15.0    | Electrical Characteristics for PIC16C71                                 | 135  |
| 16.0    | DC and AC Characteristics Graphs and Tables for PIC16C71                | 147  |
| 17.0    | Packaging Information                                                   | 155  |
| Appen   | dix A:                                                                  | 161  |
| Appen   | dix B: Compatibility                                                    | 161  |
| Appen   | dix C: What's New                                                       | 162  |
| Appen   | dix D: What's Changed                                                   | 162  |
| Index . |                                                                         | 163  |
| PIC16   | C71X Product Identification System                                      | 173  |
|         |                                                                         |      |

# To Our Valued Customers

We constantly strive to improve the quality of all our products and documentation. We have spent an exceptional amount of time to ensure that these documents are correct. However, we realize that we may have missed a few things. If you find any information that is missing or appears in error, please use the reader response form in the back of this data sheet to inform us. We appreciate your assistance in making this a better document.

NOTES:

# 3.0 ARCHITECTURAL OVERVIEW

The high performance of the PIC16CXX family can be attributed to a number of architectural features commonly found in RISC microprocessors. To begin with, the PIC16CXX uses a Harvard architecture, in which, program and data are accessed from separate memories using separate buses. This improves bandwidth over traditional von Neumann architecture in which program and data are fetched from the same memory using the same bus. Separating program and data buses further allows instructions to be sized differently than the 8-bit wide data word. Instruction opcodes are 14-bits wide making it possible to have all single word instructions. A 14-bit wide program memory access bus fetches a 14-bit instruction in a single cycle. A twostage pipeline overlaps fetch and execution of instructions (Example 3-1). Consequently, all instructions (35) execute in a single cycle (200 ns @ 20 MHz) except for program branches.

The table below lists program memory (EPROM) and data memory (RAM) for each PIC16C71X device.

| Device    | Program<br>Memory | Data Memory |  |  |
|-----------|-------------------|-------------|--|--|
| PIC16C710 | 512 x 14          | 36 x 8      |  |  |
| PIC16C71  | 1K x 14           | 36 x 8      |  |  |
| PIC16C711 | 1K x 14           | 68 x 8      |  |  |
| PIC16C715 | 2K x 14           | 128 x 8     |  |  |

The PIC16CXX can directly or indirectly address its register files or data memory. All special function registers, including the program counter, are mapped in the data memory. The PIC16CXX has an orthogonal (symmetrical) instruction set that makes it possible to carry out any operation on any register using any addressing mode. This symmetrical nature and lack of 'special optimal situations' make programming with the PIC16CXX simple yet efficient. In addition, the learning curve is reduced significantly.

PIC16CXX devices contain an 8-bit ALU and working register. The ALU is a general purpose arithmetic unit. It performs arithmetic and Boolean functions between the data in the working register and any register file.

The ALU is 8-bits wide and capable of addition, subtraction, shift and logical operations. Unless otherwise mentioned, arithmetic operations are two's complement in nature. In two-operand instructions, typically one operand is the working register (W register). The other operand is a file register or an immediate constant. In single operand instructions, the operand is either the W register or a file register.

The W register is an 8-bit working register used for ALU operations. It is not an addressable register.

Depending on the instruction executed, the ALU may affect the values of the Carry (C), Digit Carry (DC), and Zero (Z) bits in the STATUS register. The C and DC bits operate as a borrow bit and a digit borrow out bit, respectively, in subtraction. See the SUBLW and SUBWF instructions for examples.

|                      |        |                    |                    |               |               |                |                  | •             | ,         |                               |                                     |
|----------------------|--------|--------------------|--------------------|---------------|---------------|----------------|------------------|---------------|-----------|-------------------------------|-------------------------------------|
| Address              | Name   | Bit 7              | Bit 6              | Bit 5         | Bit 4         | Bit 3          | Bit 2            | Bit 1         | Bit 0     | Value on:<br>POR,<br>BOR, PER | Value on all<br>other resets<br>(3) |
| Bank 1               |        |                    |                    | •             | •             |                |                  | •             |           |                               |                                     |
| 80h <sup>(1)</sup>   | INDF   | Addressing         | this location      | uses conten   | ts of FSR to  | address data   | a memory (n      | ot a physical | register) | 0000 0000                     | 0000 0000                           |
| 81h                  | OPTION | RBPU               | INTEDG             | PS0           | 1111 1111     | 1111 1111      |                  |               |           |                               |                                     |
| 82h <sup>(1)</sup>   | PCL    | Program Co         | ounter's (PC)      | Least Signif  | icant Byte    |                |                  |               |           | 0000 0000                     | 0000 0000                           |
| 83h <sup>(1)</sup>   | STATUS | IRP <sup>(4)</sup> | RP1 <sup>(4)</sup> | RP0           | TO            | PD             | Z                | DC            | С         | 0001 1xxx                     | 000q quuu                           |
| 84h <sup>(1)</sup>   | FSR    | Indirect data      | a memory ac        | Idress pointe | er            |                |                  |               |           | xxxx xxxx                     | uuuu uuuu                           |
| 85h                  | TRISA  | _                  | _                  | PORTA Dat     | a Direction F | Register       |                  |               |           | 11 1111                       | 11 1111                             |
| 86h                  | TRISB  | PORTB Dat          | ta Direction F     | Register      |               |                |                  |               |           | 1111 1111                     | 1111 1111                           |
| 87h                  | _      | Unimpleme          | nted               |               |               |                |                  |               |           | _                             | _                                   |
| 88h                  | _      | Unimpleme          | nted               |               |               |                |                  |               |           | _                             | _                                   |
| 89h                  | _      | Unimpleme          | nted               |               |               |                |                  |               |           | _                             | _                                   |
| 8Ah <sup>(1,2)</sup> | PCLATH | _                  | _                  | _             | Write Buffer  | r for the uppe | er 5 bits of the | e PC          |           | 0 0000                        | 0 0000                              |
| 8Bh <sup>(1)</sup>   | INTCON | GIE                | PEIE               | TOIE          | INTE          | RBIE           | TOIF             | INTF          | RBIF      | 0000 000x                     | 0000 000u                           |
| 8Ch                  | PIE1   | -                  | ADIE               | —             | —             | —              | —                | —             | —         | -0                            | -0                                  |
| 8Dh                  | —      | Unimpleme          | nted               |               |               |                |                  |               |           | —                             | —                                   |
| 8Eh                  | PCON   | MPEEN              | —                  | —             | —             | —              | PER              | POR           | BOR       | u1qq                          | u1uu                                |
| 8Fh                  | —      | Unimpleme          | nted               |               |               |                |                  |               |           | —                             | —                                   |
| 90h                  | _      | Unimpleme          | nted               |               |               |                |                  |               |           | —                             | —                                   |
| 91h                  | —      | Unimpleme          | nted               |               |               |                |                  |               |           | _                             | —                                   |
| 92h                  | —      | Unimpleme          | nted               |               |               |                |                  |               |           | _                             | —                                   |
| 93h                  | _      | Unimpleme          | nted               |               |               |                |                  |               |           | _                             | —                                   |
| 94h                  | —      | Unimpleme          | nted               |               |               |                |                  |               |           | _                             | —                                   |
| 95h                  | —      | Unimpleme          | nted               |               |               |                |                  |               |           | —                             | —                                   |
| 96h                  | _      | Unimpleme          | nted               |               |               |                |                  |               |           | —                             | —                                   |
| 97h                  | —      | Unimpleme          | nted               |               |               |                |                  |               |           | _                             | —                                   |
| 98h                  | —      | Unimpleme          | nted               |               |               |                |                  |               |           | —                             | —                                   |
| 99h                  | _      | Unimpleme          | nted               |               |               |                |                  |               |           | —                             | —                                   |
| 9Ah                  | _      | Unimpleme          | nted               |               |               |                |                  |               |           | —                             | —                                   |
| 9Bh                  | —      | Unimpleme          | nted               |               |               |                |                  |               |           | —                             | —                                   |
| 9Ch                  | —      | Unimpleme          | nted               |               |               |                |                  |               |           | _                             | —                                   |
| 9Dh                  | _      | Unimpleme          | nted               |               |               |                |                  |               |           | _                             | —                                   |
| 9Eh                  | —      | Unimpleme          | nted               |               |               |                |                  |               |           | _                             | —                                   |
| 9Fh                  | ADCON1 | _                  | _                  | _             | _             | _              | _                | PCFG1         | PCFG0     | 00                            | 00                                  |

# TABLE 4-2: PIC16C715 SPECIAL FUNCTION REGISTER SUMMARY (Cont.'d)

Legend: x = unknown, u = unchanged, q = value depends on condition, - = unimplemented read as '0'.

Shaded locations are unimplemented, read as '0'.

Note 1: These registers can be addressed from either bank.

2: The upper byte of the program counter is not directly accessible. PCLATH is a holding register for the PC<12:8> whose contents are transferred to the upper byte of the program counter.

3: Other (non power-up) resets include external reset through MCLR and Watchdog Timer Reset.

4: The IRP and RP1 bits are reserved on the PIC16C715, always maintain these bits clear.

### 4.2.2.1 STATUS REGISTER

# Applicable Devices 710 71 711 715

The STATUS register, shown in Figure 4-7, contains the arithmetic status of the ALU, the RESET status and the bank select bits for data memory.

The STATUS register can be the destination for any instruction, as with any other register. If the STATUS register is the destination for an instruction that affects the Z, DC or C bits, then the write to these three bits is disabled. These bits are set or cleared according to the device logic. Furthermore, the TO and PD bits are not writable. Therefore, the result of an instruction with the STATUS register as destination may be different than intended.

For example, CLRF STATUS will clear the upper-three bits and set the Z bit. This leaves the STATUS register as 000u uluu (where u = unchanged).

It is recommended, therefore, that only BCF, BSF, SWAPF and MOVWF instructions are used to alter the STATUS register because these instructions do not affect the Z, C or DC bits from the STATUS register. For other instructions, not affecting any status bits, see the "Instruction Set Summary."

- Note 1: For those devices that do not use bits IRP and RP1 (STATUS<7:6>), maintain these bits clear to ensure upward compatibility with future products.
- Note 2: The C and DC bits operate as a borrow and digit borrow bit, respectively, in subtraction. See the SUBLW and SUBWF instructions for examples.

|          | R/W-0                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | R/W-0                                                                                   | <u>R-1</u>                                         | <u>R-1</u>                           | R/W-x                                        | R/W-x                               | R/W-x              |                                                                                                           |
|----------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------|----------------------------------------------------|--------------------------------------|----------------------------------------------|-------------------------------------|--------------------|-----------------------------------------------------------------------------------------------------------|
| bit7     | RP1                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | RP0                                                                                     | ТО                                                 | PD                                   | Z                                            | DC                                  | C<br>bit0          | R = Readable bit<br>W = Writable bit<br>U = Unimplemented bit,<br>read as '0'<br>- n = Value at POR reset |
| bit 7:   | <b>IRP:</b> Regi<br>1 = Bank<br>0 = Bank                                                                                                                                                                                                                                                                                                                                                                                                                                        | ster Bank<br>2, 3 (100h<br>0, 1 (00h -                                                  | Select bit<br>- 1FFh)<br>FFh)                      | (used for                            | indirect ad                                  | dressing)                           |                    |                                                                                                           |
| bit 6-5: | <b>RP1:RP0</b><br>11 = Banl<br>10 = Banl<br>01 = Banl<br>00 = Banl<br>Each ban                                                                                                                                                                                                                                                                                                                                                                                                  | : Register<br>< 3 (180h -<br>< 2 (100h -<br>< 1 (80h - I<br>< 0 (00h - 7<br>k is 128 by | Bank Sel<br>1FFh)<br>17Fh)<br>FFh)<br>7Fh)<br>⁄tes | ect bits (u                          | sed for dire                                 | ct address                          | ing)               |                                                                                                           |
| bit 4:   | <b>TO:</b> Time-<br>1 = After  <br>0 = A WD                                                                                                                                                                                                                                                                                                                                                                                                                                     | -out bit<br>power-up,<br>T time-out                                                     | CLRWDT ir                                          | nstruction,                          | or sleep ii                                  | nstruction                          |                    |                                                                                                           |
| bit 3:   | <b>PD</b> : Powe<br>1 = After  <br>0 = By ex                                                                                                                                                                                                                                                                                                                                                                                                                                    | er-down bit<br>power-up o<br>ecution of                                                 | or by the othe street                              | CLRWDT ins                           | struction                                    |                                     |                    |                                                                                                           |
| bit 2:   | <ul> <li>2: Zero bit</li> <li>1 = The result of an arithmetic or logic operation is zero</li> <li>0 = The result of an arithmetic or logic operation is not zero</li> </ul>                                                                                                                                                                                                                                                                                                     |                                                                                         |                                                    |                                      |                                              |                                     |                    |                                                                                                           |
| bit 1:   | <b>DC:</b> Digit<br>1 = A carr<br>0 = No ca                                                                                                                                                                                                                                                                                                                                                                                                                                     | carry/borro<br>ry-out from<br>rry-out fro                                               | ow bit (AD<br>the 4th le<br>m the 4th              | DWF, ADDL<br>Dw order b<br>low order | w,SUBLW,S<br>bit of the res<br>bit of the re | UBWF instru<br>Sult occurre<br>Sult | uctions)(for<br>ed | borrow the polarity is reversed)                                                                          |
| bit 0:   | <b>C</b> : Carry/borrow bit (ADDWF, ADDLW, SUBLW, SUBWF instructions)<br>1 = A carry-out from the most significant bit of the result occurred<br>0 = No carry-out from the most significant bit of the result occurred<br>Note: For borrow the polarity is reversed. A subtraction is executed by adding the two's complement of<br>the second operand. For rotate (RRF, RLF) instructions, this bit is loaded with either the high or low order<br>bit of the source register. |                                                                                         |                                                    |                                      |                                              |                                     |                    |                                                                                                           |

# FIGURE 4-7: STATUS REGISTER (ADDRESS 03h, 83h)

# 5.0 I/O PORTS

# Applicable Devices 710 71 711 715

Some pins for these I/O ports are multiplexed with an alternate function for the peripheral features on the device. In general, when a peripheral is enabled, that pin may not be used as a general purpose I/O pin.

## 5.1 PORTA and TRISA Registers

PORTA is a 5-bit latch.

The RA4/T0CKI pin is a Schmitt Trigger input and an open drain output. All other RA port pins have TTL input levels and full CMOS output drivers. All pins have data direction bits (TRIS registers) which can configure these pins as output or input.

Setting a TRISA register bit puts the corresponding output driver in a hi-impedance mode. Clearing a bit in the TRISA register puts the contents of the output latch on the selected pin(s).

Reading the PORTA register reads the status of the pins whereas writing to it will write to the port latch. All write operations are read-modify-write operations. Therefore a write to a port implies that the port pins are read, this value is modified, and then written to the port data latch.

Pin RA4 is multiplexed with the Timer0 module clock input to become the RA4/T0CKI pin.

Other PORTA pins are multiplexed with analog inputs and analog VREF input. The operation of each pin is selected by clearing/setting the control bits in the ADCON1 register (A/D Control Register1).

| Note: | On a Power-on Reset, these pins are con-  |
|-------|-------------------------------------------|
|       | figured as analog inputs and read as '0'. |

The TRISA register controls the direction of the RA pins, even when they are being used as analog inputs. The user must ensure the bits in the TRISA register are maintained set when using them as analog inputs.

## EXAMPLE 5-1: INITIALIZING PORTA



## FIGURE 5-1: BLOCK DIAGRAM OF RA3:RA0 PINS



## FIGURE 5-2: BLOCK DIAGRAM OF RA4/ T0CKI PIN



# 5.3 I/O Programming Considerations

### 5.3.1 BI-DIRECTIONAL I/O PORTS

Any instruction which writes, operates internally as a read followed by a write operation. The BCF and BSF instructions, for example, read the register into the CPU, execute the bit operation and write the result back to the register. Caution must be used when these instructions are applied to a port with both inputs and outputs defined. For example, a BSF operation on bit5 of PORTB will cause all eight bits of PORTB to be read into the CPU. Then the BSF operation takes place on bit5 and PORTB is written to the output latches. If another bit of PORTB is used as a bi-directional I/O pin (e.g., bit0) and it is defined as an input at this time, the input signal present on the pin itself would be read into the CPU and rewritten to the data latch of this particular pin, overwriting the previous content. As long as the pin stays in the input mode, no problem occurs. However, if bit0 is switched to an output, the content of the data latch may now be unknown.

Reading the port register, reads the values of the port pins. Writing to the port register writes the value to the port latch. When using read-modify-write instructions (ex. BCF, BSF, etc.) on a port, the value of the port pins is read, the desired operation is done to this value, and this value is then written to the port latch.

Example 5-3 shows the effect of two sequential readmodify-write instructions on an I/O port.

### EXAMPLE 5-3: READ-MODIFY-WRITE INSTRUCTIONS ON AN I/O PORT

;Initial PORT settings: PORTB<7:4> Inputs
; PORTB<3:0> Outputs
;PORTB<7:6> have external pull-ups and are
;not connected to other circuitry
;

| ; |     |         |     |   | PORT | latch | PORT 1 | pins |
|---|-----|---------|-----|---|------|-------|--------|------|
| ; |     |         |     |   |      |       |        |      |
|   | BCF | PORTB,  | 7   | ; | 01pp | pppp  | 11pp   | pppp |
|   | BCF | PORTB,  | б   | ; | 10pp | pppp  | 11pp   | pppp |
|   | BSF | STATUS, | RP0 | ; |      |       |        |      |
|   | BCF | TRISB,  | 7   | ; | 10pp | pppp  | 11pp   | pppp |
|   | BCF | TRISB,  | б   | ; | 10pp | pppp  | 10pp   | pppp |
|   |     |         |     |   |      |       |        |      |

;Note that the user may have expected the ;pin values to be 00pp ppp. The 2nd BCF ;caused RB7 to be latched as the pin value ;(high).

A pin actively outputting a Low or High should not be driven from external devices at the same time in order to change the level on this pin ("wired-or", "wired-and"). The resulting high output currents may damage the chip.

#### 5.3.2 SUCCESSIVE OPERATIONS ON I/O PORTS

The actual write to an I/O port happens at the end of an instruction cycle, whereas for reading, the data must be valid at the beginning of the instruction cycle (Figure 5-6). Therefore, care must be exercised if a write followed by a read operation is carried out on the same I/O port. The sequence of instructions should be such to allow the pin voltage to stabilize (load dependent) before the next instruction which causes that file to be read into the CPU is executed. Otherwise, the previous state of that pin may be read into the CPU rather than the new state. When in doubt, it is better to separate these instructions with a NOP or another instruction not accessing this I/O port.

## FIGURE 5-6: SUCCESSIVE I/O OPERATION



# 6.0 TIMER0 MODULE

# Applicable Devices71071711715

The Timer0 module timer/counter has the following features:

- 8-bit timer/counter
- Readable and writable
- 8-bit software programmable prescaler
- Internal or external clock select
- · Interrupt on overflow from FFh to 00h
- Edge select for external clock

Figure 6-1 is a simplified block diagram of the Timer0 module.

Timer mode is selected by clearing bit TOCS (OPTION<5>). In timer mode, the Timer0 module will increment every instruction cycle (without prescaler). If the TMR0 register is written, the increment is inhibited for the following two instruction cycles (Figure 6-2 and Figure 6-3). The user can work around this by writing an adjusted value to the TMR0 register.

Counter mode is selected by setting bit TOCS (OPTION<5>). In counter mode, Timer0 will increment either on every rising or falling edge of pin RA4/T0CKI. The incrementing edge is determined by the Timer0 Source Edge Select bit TOSE (OPTION<4>). Clearing

FIGURE 6-1: TIMER0 BLOCK DIAGRAM

bit T0SE selects the rising edge. Restrictions on the external clock input are discussed in detail in Section 6.2.

The prescaler is mutually exclusively shared between the Timer0 module and the Watchdog Timer. The prescaler assignment is controlled in software by control bit PSA (OPTION<3>). Clearing bit PSA will assign the prescaler to the Timer0 module. The prescaler is not readable or writable. When the prescaler is assigned to the Timer0 module, prescale values of 1:2, 1:4, ..., 1:256 are selectable. Section 6.3 details the operation of the prescaler.

# 6.1 <u>Timer0 Interrupt</u>

The TMR0 interrupt is generated when the TMR0 register overflows from FFh to 00h. This overflow sets bit T0IF (INTCON<2>). The interrupt can be masked by clearing bit T0IE (INTCON<5>). Bit T0IF must be cleared in software by the Timer0 module interrupt service routine before re-enabling this interrupt. The TMR0 interrupt cannot awaken the processor from SLEEP since the timer is shut off during SLEEP. See Figure 6-4 for Timer0 interrupt timing.



## FIGURE 6-2: TIMER0 TIMING: INTERNAL CLOCK/NO PRESCALE



## 7.4.1 FASTER CONVERSION - LOWER RESOLUTION TRADE-OFF

Not all applications require a result with 8-bits of resolution, but may instead require a faster conversion time. The A/D module allows users to make the trade-off of conversion speed to resolution. Regardless of the resolution required, the acquisition time is the same. To speed up the conversion, the clock source of the A/D module may be switched so that the TAD time violates the minimum specified time (see the applicable electrical specification). Once the TAD time violates the minimum specified time, all the following A/D result bits are not valid (see A/D Conversion Timing in the Electrical Specifications section.) The clock sources may only be switched between the three oscillator versions (cannot be switched from/to RC). The equation to determine the time before the oscillator can be switched is as follows:

Conversion time =  $2TAD + N \cdot TAD + (8 - N)(2TOSC)$ Where: N = number of bits of resolution required. Since the TAD is based from the device oscillator, the user must use some method (a timer, software loop, etc.) to determine when the A/D oscillator may be changed. Example 7-3 shows a comparison of time required for a conversion with 4-bits of resolution, versus the 8-bit resolution conversion. The example is for devices operating at 20 MHz and 16 MHz (The A/D clock is programmed for 32TOSC), and assumes that immediately after 6TAD, the A/D clock is programmed for 2TOSC.

The 2Tosc violates the minimum TAD time since the last 4-bits will not be converted to correct values.

| EXAMPLE 7-3: | 4-BIT vs. 8-BIT CONVERSION TIMES |
|--------------|----------------------------------|
|              |                                  |

|                                 | - (1)         | Resolution |         |  |
|---------------------------------|---------------|------------|---------|--|
|                                 | Freq. (MHz)(" | 4-bit      | 8-bit   |  |
| TAD                             | 20            | 1.6 μs     | 1.6 μs  |  |
|                                 | 16            | 2.0 μs     | 2.0 μs  |  |
| Tosc                            | 20            | 50 ns      | 50 ns   |  |
|                                 | 16            | 62.5 ns    | 62.5 ns |  |
| 2TAD + N • TAD + (8 - N)(2TOSC) | 20            | 10 μs      | 16 μs   |  |
|                                 | 16            | 12.5 μs    | 20 µs   |  |

Note 1: The PIC16C71 has a minimum TAD time of 2.0 µs.

All other PIC16C71X devices have a minimum TAD time of 1.6  $\mu$ s.

# PIC16C71X

| GOTO              | Unconditional Branch                                                                                                                                                                          |                     |                 |                |  |  |  |  |
|-------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------|-----------------|----------------|--|--|--|--|
| Syntax:           | [ label ]                                                                                                                                                                                     | GOTO                | k               |                |  |  |  |  |
| Operands:         | $0 \le k \le 2047$                                                                                                                                                                            |                     |                 |                |  |  |  |  |
| Operation:        | $k \rightarrow PC<10:0>$<br>PCLATH<4:3> $\rightarrow$ PC<12:11>                                                                                                                               |                     |                 |                |  |  |  |  |
| Status Affected:  | None                                                                                                                                                                                          |                     |                 |                |  |  |  |  |
| Encoding:         | 10                                                                                                                                                                                            | 1kkk                | kkkk            | kkkk           |  |  |  |  |
| Description:      | GOTO is an unconditional branch. The<br>eleven bit immediate value is loaded<br>into PC bits <10:0>. The upper bits of<br>PC are loaded from PCLATH<4:3>.<br>GOTO is a two cycle instruction. |                     |                 |                |  |  |  |  |
| Words:            | 1                                                                                                                                                                                             |                     |                 |                |  |  |  |  |
| Cycles:           | 2                                                                                                                                                                                             |                     |                 |                |  |  |  |  |
| Q Cycle Activity: | Q1                                                                                                                                                                                            | Q2                  | Q3              | Q4             |  |  |  |  |
| 1st Cycle         | Decode                                                                                                                                                                                        | Read<br>literal 'k' | Process<br>data | Write to<br>PC |  |  |  |  |
| 2nd Cycle         | NOP                                                                                                                                                                                           | NOP                 | NOP             | NOP            |  |  |  |  |
| Example           | GOTO THERE<br>After Instruction<br>PC = Address THERE                                                                                                                                         |                     |                 |                |  |  |  |  |

| INCF              | Increme                                                                                                                                                             | nt f                    |                 |                  |  |  |  |
|-------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------|-----------------|------------------|--|--|--|
| Syntax:           | [ label ]                                                                                                                                                           | INCF f                  | ,d              |                  |  |  |  |
| Operands:         | $\begin{array}{l} 0 \leq f \leq 127 \\ d \in \left[0,1\right] \end{array}$                                                                                          |                         |                 |                  |  |  |  |
| Operation:        | (f) + 1 $\rightarrow$                                                                                                                                               | (dest)                  |                 |                  |  |  |  |
| Status Affected:  | Z                                                                                                                                                                   |                         |                 |                  |  |  |  |
| Encoding:         | 00                                                                                                                                                                  | 1010                    | dfff            | ffff             |  |  |  |
| Description:      | The contents of register 'f' are incre-<br>mented. If 'd' is 0 the result is placed<br>in the W register. If 'd' is 1 the result is<br>placed back in register 'f'. |                         |                 |                  |  |  |  |
| Words:            | 1                                                                                                                                                                   |                         |                 |                  |  |  |  |
| Cycles:           | 1                                                                                                                                                                   |                         |                 |                  |  |  |  |
| Q Cycle Activity: | Q1                                                                                                                                                                  | Q2                      | Q3              | Q4               |  |  |  |
|                   | Decode                                                                                                                                                              | Read<br>register<br>'f' | Process<br>data | Write to<br>dest |  |  |  |
| Example           | INCF                                                                                                                                                                | CNT,                    | 1               |                  |  |  |  |
|                   | Before In                                                                                                                                                           | struction<br>CNT<br>Z   | = 0xFl<br>= 0   | =                |  |  |  |
|                   | After Inst                                                                                                                                                          | ruction                 |                 |                  |  |  |  |
|                   |                                                                                                                                                                     | CNT<br>7                | = 0x00          | )                |  |  |  |

| NOP               | No Operation |      |      |      |  |  |
|-------------------|--------------|------|------|------|--|--|
| Syntax:           | [ label ]    | NOP  |      |      |  |  |
| Operands:         | None         |      |      |      |  |  |
| Operation:        | No operation |      |      |      |  |  |
| Status Affected:  | None         |      |      |      |  |  |
| Encoding:         | 00           | 0000 | 0xx0 | 0000 |  |  |
| Description:      | No operati   | ion. |      |      |  |  |
| Words:            | 1            |      |      |      |  |  |
| Cycles:           | 1            |      |      |      |  |  |
| Q Cycle Activity: | Q1           | Q2   | Q3   | Q4   |  |  |
|                   | Decode       | NOP  | NOP  | NOP  |  |  |
| Example           | NOP          |      |      |      |  |  |

| RETFIE            | Return from Interrupt                                             |                                                        |                                                      |                                        |  |  |  |  |
|-------------------|-------------------------------------------------------------------|--------------------------------------------------------|------------------------------------------------------|----------------------------------------|--|--|--|--|
| Syntax:           | [ label ]                                                         | RETFIE                                                 |                                                      |                                        |  |  |  |  |
| Operands:         | None                                                              |                                                        |                                                      |                                        |  |  |  |  |
| Operation:        | $\begin{array}{l} TOS \to F \\ 1 \to GIE \end{array}$             | PC,                                                    |                                                      |                                        |  |  |  |  |
| Status Affected:  | None                                                              |                                                        |                                                      |                                        |  |  |  |  |
| Encoding:         | 00                                                                | 0000                                                   | 0000                                                 | 1001                                   |  |  |  |  |
| Description.      | and Top of<br>the PC. In<br>ting Globa<br>(INTCON-<br>instruction | f Stack (To<br>terrupts a<br>I Interrupt<br><7>). This | OS) is load<br>re enabled<br>Enable bi<br>is a two c | ded in<br>I by set-<br>it, GIE<br>ycle |  |  |  |  |
| Words:            | 1                                                                 |                                                        |                                                      |                                        |  |  |  |  |
| Cycles:           | 2                                                                 |                                                        |                                                      |                                        |  |  |  |  |
| Q Cycle Activity: | Q1                                                                | Q2                                                     | Q3                                                   | Q4                                     |  |  |  |  |
| 1st Cycle         | Decode                                                            | NOP                                                    | Set the<br>GIE bit                                   | Pop from the Stack                     |  |  |  |  |
| 2nd Cycle         | NOP                                                               | NOP                                                    | NOP                                                  | NOP                                    |  |  |  |  |
| Example           | RETFIE                                                            |                                                        |                                                      |                                        |  |  |  |  |

Example

After Interrupt PC = TOS GIE = 1

| OPTION                                       | Load Opt                                                                                            | tion Reg                                                                  | gister                                                                              |                                                             |
|----------------------------------------------|-----------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------|-------------------------------------------------------------------------------------|-------------------------------------------------------------|
| Syntax:                                      | [ label ]                                                                                           | OPTION                                                                    | ٧                                                                                   |                                                             |
| Operands:                                    | None                                                                                                |                                                                           |                                                                                     |                                                             |
| Operation:                                   | $(W) \rightarrow OF$                                                                                | PTION                                                                     |                                                                                     |                                                             |
| Status Affected:                             | None                                                                                                |                                                                           |                                                                                     |                                                             |
| Encoding:                                    | 00                                                                                                  | 0000                                                                      | 0110                                                                                | 0010                                                        |
| Description:<br>Words:<br>Cycles:<br>Example | The conter<br>loaded in ti<br>instruction<br>patibility wi<br>Since OPT<br>register, th<br>it.<br>1 | nts of the<br>he OPTIC<br>is suppol<br>ith PIC16<br>TON is a<br>e user ca | W register<br>DN registe<br>rted for coo<br>C5X produ<br>readable/w<br>n directly a | r are<br>r. This<br>de com-<br>ucts.<br>vritable<br>address |
|                                              | To mainta<br>with futur<br>not use th                                                               | ain upwa<br>re PIC16<br>his instru                                        | rd compa<br>CXX production.                                                         | tibility<br>ucts, do                                        |
|                                              |                                                                                                     |                                                                           |                                                                                     |                                                             |

|                                                           |                           | PIC12C5XX | PIC14000 | PIC16C5X | PIC16CXXX | PIC16C6X | PIC16C7XX | PIC16C8X | PIC16C9XX | PIC17C4X | PIC17C75X         | 24CXX<br>25CXX<br>93CXX | HCS200<br>HCS300<br>HCS301 |
|-----------------------------------------------------------|---------------------------|-----------|----------|----------|-----------|----------|-----------|----------|-----------|----------|-------------------|-------------------------|----------------------------|
| PICMASTE<br>PICMASTE<br>PICMASTE<br>In-Circuit E          | ER®/<br>ER-CE<br>Emulator | 2         | 7        | 7        | >         | 2        | 2         | 2        | >         | 2        | Available<br>3Q97 |                         |                            |
| In CEPIC Lov<br>ICEPIC Lov<br>In-Circuit E                | w-Cost<br>Emulator        | 7         |          | 7        | 7         | 7        | 7         | 7        |           |          |                   |                         |                            |
| MPLAB™<br>Integrated<br>Developme<br>Environmeı           | ant<br>int                | 7         | 7        | 7        | 7         | 7        | 7         | 7        | 7         | 7        | 7                 |                         |                            |
| MPLAB™ C<br>Compiler                                      | 0                         | 7         | 2        | 2        | 7         | 7        | 7         | 7        | 7         | 7        | 7                 |                         |                            |
| 10<br>fuzzyTECH<br>Explorer/Ec<br>Fuzzy Logi<br>Dev. Tool | 1®-MP<br>dition<br>ic     | 7         | 7        | 7        | 2         | 2        | 7         | 7        | 7         | 2        |                   |                         |                            |
| MP-DriveW<br>Applicatior<br>Code Gene                     | /ay™<br>ns<br>⊧rator      |           |          | 7        | 7         | 7        | 7         | 7        |           | 7        |                   |                         |                            |
| Total Endu<br>Software M                                  | Irance™<br>Iodel          |           |          |          |           |          |           |          |           |          |                   | 2                       |                            |
| PICSTART<br>Lite Ultra L<br>Dev. Kit                      | ®<br>-ow-Cost             |           |          | 7        |           | 7        | 7         | 7        |           |          |                   |                         |                            |
| PICSTART<br>Plus Low-C<br>Universal 1                     | ®<br>Cost<br>Dev. Kit     | 7         | 7        | 7        | 7         | 7        | 7         | 7        | 7         | 7        | 7                 |                         |                            |
| Den PRO MATE<br>Diversal<br>Programme                     | E <sup>a</sup> I          | 7         | 7        | 7        | >         | 7        | 2         | 7        | 7         | 7        | 7                 | >                       | 7                          |
| KEELOQ <sup>®</sup><br>Programme                          | er                        |           |          |          |           |          |           |          |           |          |                   |                         | 7                          |
| SEEVAL <sup>®</sup><br>Designers                          | Kit                       |           |          |          |           |          |           |          |           |          |                   | 7                       |                            |
| PICDEM-1                                                  |                           |           |          | 7        | 7         |          |           | 7        |           | 7        |                   |                         |                            |
| DICDEM-2                                                  |                           |           |          |          |           | 7        | 7         |          |           |          |                   |                         |                            |
| PICDEM-3                                                  |                           |           |          |          |           |          |           |          | 2         |          |                   |                         |                            |
| KEELOQ <sup>®</sup><br>Evaluation                         | Kit                       |           |          |          |           |          |           |          |           |          |                   |                         | 7                          |

# TABLE 10-1: DEVELOPMENT TOOLS FROM MICROCHIP

# Applicable Devices71071711715

# 13.2 DC Characteristics: PIC16LC715-04 (Commercial, Industrial)

| DC CHAF               | ACTERISTICS                                                         |               | <b>Standa</b><br>Operat | ard Ope<br>ing tem | erating<br>peratu | <b>g Cond</b> i<br>ire 0°0<br>-40 | itions (unless otherwise stated)<br>$C \leq T_A \leq +70^{\circ}C$ (commercial)<br>$0^{\circ}C \leq T_A \leq +85^{\circ}C$ (industrial)                                 |
|-----------------------|---------------------------------------------------------------------|---------------|-------------------------|--------------------|-------------------|-----------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Param<br>No.          | Characteristic                                                      | Sym           | Min                     | Тур†               | Max               | Units                             | Conditions                                                                                                                                                              |
| D001                  | Supply Voltage                                                      | Vdd           | 2.5                     | -                  | 5.5               | V                                 | LP, XT, RC osc configuration (DC - 4 MHz)                                                                                                                               |
| D002*                 | RAM Data Retention<br>Voltage (Note 1)                              | Vdr           | -                       | 1.5                | -                 | V                                 | Device in SLEEP mode                                                                                                                                                    |
| D003                  | VDD start voltage to<br>ensure internal<br>Power-on Reset<br>signal | VPOR          | -                       | Vss                | -                 | V                                 | See section on Power-on Reset for details                                                                                                                               |
| D004*                 | VDD rise rate to<br>ensure internal<br>Power-on Reset<br>signal     | SVDD          | 0.05                    | -                  | -                 | V/ms                              | See section on Rower-on Reset for details                                                                                                                               |
| D005                  | Brown-out Reset<br>Voltage                                          | Bvdd          | 3.7                     | 4.0                | 4.3               | V                                 | BODEN configuration bit is enabled                                                                                                                                      |
| D010                  | Supply Current<br>(Note 2)                                          | IDD           | -                       | 2.0                | 3.8               | mA                                | XT, RC osc configuration<br>Fosc = 4 MHz, VDD = 3.0V (Note 4)                                                                                                           |
| D010A                 |                                                                     |               | -                       | 22.5               | 48                | βıΑ                               | LP osc configuration<br>Fosc = 32 kHz, VDD = 3.0V, WDT disabled                                                                                                         |
| D015                  | Brown-out Reset<br>Current (Note 5)                                 | $\Delta$ IBOR | -                       | 300*               | 500               | μÀ                                | BOR enabled VDD = 5.0V                                                                                                                                                  |
| D020<br>D021<br>D021A | Power-down Current<br>(Note 3)                                      | IPD           |                         | 7.5<br>0.9<br>0.9  | 35 5              | μ <b>Α</b><br>μΑ<br>μΑ            | $VDD = 3.0V, WDT enabled, -40^{\circ}C to +85^{\circ}C$ $VDD = 3.0V, WDT disabled, 0^{\circ}C to +70^{\circ}C$ $VDD = 3.0V, WDT disabled, -40^{\circ}C to +85^{\circ}C$ |
| D023                  | Brown-out Reset<br>Current (Note 5)                                 |               | - `                     | 300*               | 500               | μA                                | BOR enabled VDD = 5.0V                                                                                                                                                  |

These parameters are characterized but pot tested.

+ Data in "Typ" column is at 5V, 25°C unless otherwise stated. These parameters are for design guidance only and are not tested.

Note 1: This is the limit to which VDD can be lowered in SLEEP mode without losing RAM data.

2: The supply current is mainly a function of the operating voltage and frequency. Other factors such as I/O pin loading and switching rate, escillator type, internal code execution pattern, and temperature also have an impact on the current consumption.

The test conditions for all IDD measurements in active operation mode are:

ØSC1 = external square wave, from rail to rail; all I/O pins tristated, pulled to VDD

 $\overline{MCLR} = VDR; WDT$  enabled/disabled as specified.

3: The power-down current in SLEEP mode does not depend on the oscillator type. Power-down current is measured with the part in SLEEP mode, with all I/O pins in hi-impedance state and tied to VDD and Vss.

- 4: For RC osc configuration, current through Rext is not included. The current through the resistor can be estimated by the formula Ir = VDD/2Rext (mA) with Rext in kOhm.
- 5: The  $\Delta$  current is the additional current consumed when this peripheral is enabled. This current should be added to the base IDD or IPD measurement.

# PIC16C71X

# Applicable Devices 710 71 711 715

# 13.4 <u>Timing Parameter Symbology</u>

The timing parameter symbols have been created following one of the following formats:

- 1. TppS2ppS
- 2. TppS



# Applicable Devices 710 71 711 715

# FIGURE 13-4: RESET, WATCHDOG TIMER, OSCILLATOR START-UP TIMER, AND POWER-UP TIMER TIMING





# TABLE 13-4: RESET, WATCHDOG TIMER, OSCILLATOR START-UP TIMER, POWER-UP TIMER, AND BROWN-OUT RESET REQUIREMENTS

| Parameter | Sym                | Characteristic                                         | Min | Тур†     | Max | Units | Conditions                |
|-----------|--------------------|--------------------------------------------------------|-----|----------|-----|-------|---------------------------|
| No.       | $ \setminus \lor $ | $\langle \frown \rangle$                               |     |          |     |       |                           |
| 30        | TmcL               | MCLR Pulse Width (low)                                 | 2   | —        | _   | μs    | VDD = 5V, -40°C to +125°C |
| 31*       | Twdt               | Watchdog Timer Time-out Period<br>(No Prescaler)       | 7   | 18       | 33  | ms    | VDD = 5V, -40°C to +125°C |
| 32        | < Tost             | Oscillation Start-up Timer Period                      | -   | 1024Tosc |     | -     | Tosc = OSC1 period        |
| 33*       | Tpwrt              | Power up Timer Period                                  | 28  | 72       | 132 | ms    | VDD = 5V, -40°C to +125°C |
| 34        | Tioz               | I/O Hi-impedance from MCLR Low or Watchdog Timer Reset | _   | —        | 2.1 | μs    |                           |
| 35        | TBOR               | Brown-out Reset pulse width                            | 100 | —        |     | μs    | $VDD \le BVDD (D005)$     |
| 36        | TPER               | Parity Error Reset                                     | _   | TBD      | _   | μs    |                           |

These parameters are characterized but not tested.

† Data in "Typ" column is at 5V, 25°C unless otherwise stated. These parameters are for design guidance only and are not tested.

# Applicable Devices 710 71 711 715

| Param<br>No. | Sym                                                   | Characteristic                       |                    | Min       | Тур†       | Max       | Units    | Conditions                                                                                                                                   |
|--------------|-------------------------------------------------------|--------------------------------------|--------------------|-----------|------------|-----------|----------|----------------------------------------------------------------------------------------------------------------------------------------------|
| A01          | NR                                                    | Resolution                           |                    | _         |            | 8 bits    | bits     | VREF = VDD = 5.12V,<br>$VSS \le VAIN \le VREF$                                                                                               |
| A02          | EABS                                                  | Absolute error                       | PIC16 <b>C</b> 71  | _         | _          | < ±1      | LSb      | $\label{eq:VREF} \begin{array}{l} VREF = VDD = 5.12V,\\ VSS \leq VAIN \leq VREF \end{array}$                                                 |
|              |                                                       |                                      | PIC16 <b>LC</b> 71 | —         | —          | < ±2      | LSb      | VREF = VDD = 3.0V (Note 3)                                                                                                                   |
| A03          | EIL                                                   | Integral linearity error             | PIC16 <b>C</b> 71  | _         | _          | < ±1      | LSb      | VREF = VDD = 5.12V,<br>$VSS \le VAIN \le VREF$                                                                                               |
|              |                                                       |                                      | PIC16 <b>LC</b> 71 | —         | —          | < ±2      | LSb      | VREF = VDD = 3.0V (Note 3)                                                                                                                   |
| A04          | Edl                                                   | Differential linearity error         | PIC16 <b>C</b> 71  | _         | _          | < ±1      | LSb      | $\begin{array}{l} VREF=VDD=5.12V,\\ VSS\leqVAIN\leqVREF \end{array}$                                                                         |
|              |                                                       |                                      | PIC16 <b>LC</b> 71 | —         | —          | < ±2      | LSb      | VREF = VDD = 3.0V (Note 3)                                                                                                                   |
| A05          | EFS                                                   | Full scale error                     | PIC16 <b>C</b> 71  | _         | _          | < ±1      | LSb      | VREF = VDD = 5.12V,<br>$VSS \le VAIN \le VREF$                                                                                               |
|              |                                                       |                                      | PIC16 <b>LC</b> 71 | —         | —          | < ±2      | LSb      | VREF = VDD = 3.0V (Note 3)                                                                                                                   |
| A06          | EOFF                                                  | Offset error                         | PIC16 <b>C</b> 71  | _         | _          | < ±1      | LSb      | VREF = VDD = 5.12V,<br>$VSS \le VAIN \le VREF$                                                                                               |
|              |                                                       |                                      | PIC16 <b>LC</b> 71 | —         | _          | < ±2      | LSb      | VREF = VDD = 3.0V (Note 3)                                                                                                                   |
| A10          | —                                                     | Monotonicity                         | •                  | —         | guaranteed |           | —        | $VSS \leq VAIN \leq VREF$                                                                                                                    |
| A20          | Vref                                                  | Reference voltage                    |                    | 3.0V      | —          | Vdd + 0.3 | V        |                                                                                                                                              |
| A25          | VAIN                                                  | Analog input voltage                 |                    | Vss - 0.3 | —          | Vref      | V        |                                                                                                                                              |
| A30          | ZAIN                                                  | Recommended impedance voltage source | of analog          | _         | —          | 10.0      | kΩ       |                                                                                                                                              |
| A40          | IAD                                                   | A/D conversion current (VDD)         |                    | —         | 180        | _         | μA       | Average current consump-<br>tion when A/D is on. (Note 1)                                                                                    |
| A50          | A50 IREF VREF input current (Note 2) PIC16 <b>C</b> 7 |                                      | PIC16 <b>C</b> 71  | 10        | _          | 1000      | μΑ       | During VAIN acquisition.<br>Based on differential of<br>VHOLD to VAIN.<br>To charge CHOLD see<br>Section 7.1.<br>During A/D Conversion cycle |
|              |                                                       |                                      | PIC16 <b>LC</b> 71 | _         | _          | 1         | mA<br>μA | During VAIN acquisition.<br>Based on differential of<br>VHOLD to VAIN.<br>To charge CHOLD see<br>Section 7.1.<br>During A/D Conversion cycle |

# TABLE 15-6: A/D CONVERTER CHARACTERISTICS

These parameters are characterized but not tested.

† Data in "Typ" column is at 5V, 25°C unless otherwise stated. These parameters are for design guidance only and are not tested.

Note 1: When A/D is off, it will not consume any current other than minor leakage current. The power-down current spec includes any such leakage from the A/D module.

2: VREF current is from RA3 pin or VDD pin, whichever is selected as reference input.

3: These specifications apply if VREF = 3.0V and if VDD  $\ge$  3.0V. VAIN must be between VSS and VREF.

\*

# 17.4 20-Lead Plastic Surface Mount (SSOP - 209 mil Body 5.30 mm) (SS)



|        | Package Group: Plastic SSOP |        |           |       |       |           |  |  |  |  |  |  |
|--------|-----------------------------|--------|-----------|-------|-------|-----------|--|--|--|--|--|--|
|        |                             | Inches |           |       |       |           |  |  |  |  |  |  |
| Symbol | Min                         | Max    | Notes     | Min   | Max   | Notes     |  |  |  |  |  |  |
| α      | 0°                          | 8°     |           | 0°    | 8°    |           |  |  |  |  |  |  |
| A      | 1.730                       | 1.990  |           | 0.068 | 0.078 |           |  |  |  |  |  |  |
| A1     | 0.050                       | 0.210  |           | 0.002 | 0.008 |           |  |  |  |  |  |  |
| В      | 0.250                       | 0.380  |           | 0.010 | 0.015 |           |  |  |  |  |  |  |
| С      | 0.130                       | 0.220  |           | 0.005 | 0.009 |           |  |  |  |  |  |  |
| D      | 7.070                       | 7.330  |           | 0.278 | 0.289 |           |  |  |  |  |  |  |
| E      | 5.200                       | 5.380  |           | 0.205 | 0.212 |           |  |  |  |  |  |  |
| е      | 0.650                       | 0.650  | Reference | 0.026 | 0.026 | Reference |  |  |  |  |  |  |
| Н      | 7.650                       | 7.900  |           | 0.301 | 0.311 |           |  |  |  |  |  |  |
| L      | 0.550                       | 0.950  |           | 0.022 | 0.037 |           |  |  |  |  |  |  |
| N      | 20                          | 20     |           | 20    | 20    |           |  |  |  |  |  |  |
| CP     | -                           | 0.102  |           | -     | 0.004 |           |  |  |  |  |  |  |

Note 1: Dimensions D1 and E1 do not include mold protrusion. Allowable mold protrusion is 0.25m/m (0.010") per side. D1 and E1 dimensions including mold mismatch.

- 2: Dimension "b" does not include Dambar protrusion, allowable Dambar protrusion shall be 0.08m/m (0.003")max.
- 3: This outline conforms to JEDEC MS-026.

## **ON-LINE SUPPORT**

Microchip provides two methods of on-line support. These are the Microchip BBS and the Microchip World Wide Web (WWW) site.

Use Microchip's Bulletin Board Service (BBS) to get current information and help about Microchip products. Microchip provides the BBS communication channel for you to use in extending your technical staff with microcontroller and memory experts.

To provide you with the most responsive service possible, the Microchip systems team monitors the BBS, posts the latest component data and software tool updates, provides technical help and embedded systems insights, and discusses how Microchip products provide project solutions.

The web site, like the BBS, is used by Microchip as a means to make files and information easily available to customers. To view the site, the user must have access to the Internet and a web browser, such as Netscape or Microsoft Explorer. Files are also available for FTP download from our FTP site.

#### Connecting to the Microchip Internet Web Site

The Microchip web site is available by using your favorite Internet browser to attach to:

#### www.microchip.com

The file transfer site is available by using an FTP service to connect to:

### ftp://ftp.futureone.com/pub/microchip

The web site and file transfer site provide a variety of services. Users may download files for the latest Development Tools, Data Sheets, Application Notes, User's Guides, Articles and Sample Programs. A variety of Microchip specific business information is also available, including listings of Microchip sales offices, distributors and factory representatives. Other data available for consideration is:

- Latest Microchip Press Releases
- Technical Support Section with Frequently Asked
   Questions
- Design Tips
- Device Errata
- Job Postings
- Microchip Consultant Program Member Listing
- Links to other useful web sites related to Microchip Products

## **Connecting to the Microchip BBS**

Connect worldwide to the Microchip BBS using either the Internet or the CompuServe  $^{\circledast}$  communications network.

## Internet:

You can telnet or ftp to the Microchip BBS at the address: mchipbbs.microchip.com

## **CompuServe Communications Network:**

When using the BBS via the Compuserve Network, in most cases, a local call is your only expense. The Microchip BBS connection does not use CompuServe membership services, therefore you do not need CompuServe membership to join Microchip's BBS. There is no charge for connecting to the Microchip BBS. The procedure to connect will vary slightly from country to country. Please check with your local CompuServe agent for details if you have a problem. CompuServe service allow multiple users various baud rates depending on the local point of access.

The following connect procedure applies in most locations.

- 1. Set your modem to 8-bit, No parity, and One stop (8N1). This is not the normal CompuServe setting which is 7E1.
- 2. Dial your local CompuServe access number.
- 3. Depress the **<Enter>** key and a garbage string will appear because CompuServe is expecting a 7E1 setting.
- Type +, depress the <Enter> key and "Host Name:" will appear.
- 5. Type MCHIPBBS, depress the **<Enter>** key and you will be connected to the Microchip BBS.

In the United States, to find the CompuServe phone number closest to you, set your modem to 7E1 and dial (800) 848-4480 for 300-2400 baud or (800) 331-7166 for 9600-14400 baud connection. After the system responds with "Host Name:", type NETWORK, depress the **<Enter>** key and follow CompuServe's directions.

For voice information (or calling from overseas), you may call (614) 723-1550 for your local CompuServe number.

Microchip regularly uses the Microchip BBS to distribute technical information, application notes, source code, errata sheets, bug reports, and interim patches for Microchip systems software products. For each SIG, a moderator monitors, scans, and approves or disapproves files submitted to the SIG. No executable files are accepted from the user community in general to limit the spread of computer viruses.

## Systems Information and Upgrade Hot Line

The Systems Information and Upgrade Line provides system users a listing of the latest versions of all of Microchip's development systems software products. Plus, this line provides information on how customers can receive any currently available upgrade kits.The Hot Line Numbers are:

1-800-755-2345 for U.S. and most of Canada, and

1-602-786-7302 for the rest of the world.

970301

**Trademarks:** The Microchip name, logo, PIC, PICSTART, PICMASTER and PRO MATE are registered trademarks of Microchip Technology Incorporated in the U.S.A. and other countries. *Flex*ROM, MPLAB and *fuzzy*LAB, are trademarks and SQTP is a service mark of Microchip in the U.S.A.

*fuzzy*TECH is a registered trademark of Inform Software Corporation. IBM, IBM PC-AT are registered trademarks of International Business Machines Corp. Pentium is a trademark of Intel Corporation. Windows is a trademark and MS-DOS, Microsoft Windows are registered trademarks of Microsoft Corporation. CompuServe is a registered trademark of CompuServe Incorporated.

All other trademarks mentioned herein are the property of their respective companies.

NOTES:

#### Note the following details of the code protection feature on PICmicro<sup>®</sup> MCUs.

- The PICmicro family meets the specifications contained in the Microchip Data Sheet.
- Microchip believes that its family of PICmicro microcontrollers is one of the most secure products of its kind on the market today, when used in the intended manner and under normal conditions.
- There are dishonest and possibly illegal methods used to breach the code protection feature. All of these methods, to our knowledge, require using the PICmicro microcontroller in a manner outside the operating specifications contained in the data sheet. The person doing so may be engaged in theft of intellectual property.
- Microchip is willing to work with the customer who is concerned about the integrity of their code.
- Neither Microchip nor any other semiconductor manufacturer can guarantee the security of their code. Code protection does not
  mean that we are guaranteeing the product as "unbreakable".
- Code protection is constantly evolving. We at Microchip are committed to continuously improving the code protection features of our product.

If you have any further questions about this matter, please contact the local sales office nearest to you.

Information contained in this publication regarding device applications and the like is intended through suggestion only and may be superseded by updates. It is your responsibility to ensure that your application meets with your specifications. No representation or warranty is given and no liability is assumed by Microchip Technology Incorporated with respect to the accuracy or use of such information, or infringement of patents or other intellectual property rights arising from such use or otherwise. Use of Microchip's products as critical components in life support systems is not authorized except with express written approval by Microchip. No licenses are conveyed, implicitly or otherwise, under any intellectual property rights.

#### Trademarks

The Microchip name and logo, the Microchip logo, FilterLab, KEELOQ, microID, MPLAB, PIC, PICmicro, PICMASTER, PICSTART, PRO MATE, SEEVAL and The Embedded Control Solutions Company are registered trademarks of Microchip Technology Incorporated in the U.S.A. and other countries.

dsPIC, ECONOMONITOR, FanSense, FlexROM, fuzzyLAB, In-Circuit Serial Programming, ICSP, ICEPIC, microPort, Migratable Memory, MPASM, MPLIB, MPLINK, MPSIM, MXDEV, PICC, PICDEM, PICDEM.net, rfPIC, Select Mode and Total Endurance are trademarks of Microchip Technology Incorporated in the U.S.A.

Serialized Quick Turn Programming (SQTP) is a service mark of Microchip Technology Incorporated in the U.S.A.

All other trademarks mentioned herein are property of their respective companies.

© 2002, Microchip Technology Incorporated, Printed in the U.S.A., All Rights Reserved.





Microchip received QS-9000 quality system certification for its worldwide headquarters, design and wafer fabrication facilities in Chandler and Tempe, Arizona in July 1999. The Company's quality system processes and procedures are QS-9000 compliant for its PICmicro® 8-bit MCUs, KEELoq® code hopping devices, Serial EEPROMs and microperipheral products. In addition, Microchip's quality system for the design and manufacture of development systems is ISO 9001 certified.