



Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

#### Details

| Product Status             | Active                                                                     |
|----------------------------|----------------------------------------------------------------------------|
| Core Processor             | PIC                                                                        |
| Core Size                  | 8-Bit                                                                      |
| Speed                      | 4MHz                                                                       |
| Connectivity               | -                                                                          |
| Peripherals                | Brown-out Detect/Reset, PWM, WDT                                           |
| Number of I/O              | 13                                                                         |
| Program Memory Size        | 896B (512 x 14)                                                            |
| Program Memory Type        | ОТР                                                                        |
| EEPROM Size                | -                                                                          |
| RAM Size                   | 36 x 8                                                                     |
| Voltage - Supply (Vcc/Vdd) | 2.5V ~ 6V                                                                  |
| Data Converters            | A/D 4x8b                                                                   |
| Oscillator Type            | External                                                                   |
| Operating Temperature      | 0°C ~ 70°C (TA)                                                            |
| Mounting Type              | Surface Mount                                                              |
| Package / Case             | 20-SSOP (0.209", 5.30mm Width)                                             |
| Supplier Device Package    | 20-SSOP                                                                    |
| Purchase URL               | https://www.e-xfl.com/product-detail/microchip-technology/pic16lc710-04-ss |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

### 3.1 Clocking Scheme/Instruction Cycle

The clock input (from OSC1) is internally divided by four to generate four non-overlapping quadrature clocks namely Q1, Q2, Q3 and Q4. Internally, the program counter (PC) is incremented every Q1, the instruction is fetched from the program memory and latched into the instruction register in Q4. The instruction is decoded and executed during the following Q1 through Q4. The clocks and instruction execution flow is shown in Figure 3-2.

### 3.2 Instruction Flow/Pipelining

An "Instruction Cycle" consists of four Q cycles (Q1, Q2, Q3 and Q4). The instruction fetch and execute are pipelined such that fetch takes one instruction cycle while decode and execute takes another instruction cycle. However, due to the pipelining, each instruction effectively executes in one cycle. If an instruction causes the program counter to change (e.g. GOTO) then two cycles are required to complete the instruction (Example 3-1).

A fetch cycle begins with the program counter (PC) incrementing in Q1.

In the execution cycle, the fetched instruction is latched into the "Instruction Register" (IR) in cycle Q1. This instruction is then decoded and executed during the Q2, Q3, and Q4 cycles. Data memory is read during Q2 (operand read) and written during Q4 (destination write).



### FIGURE 3-2: CLOCK/INSTRUCTION CYCLE

### EXAMPLE 3-1: INSTRUCTION PIPELINE FLOW



All instructions are single cycle, except for any program branches. These take two cycles since the fetch instruction is "flushed" from the pipeline while the new instruction is being fetched and then executed.

### 4.2.2.2 OPTION REGISTER

### Applicable Devices 710 71 711 715

The OPTION register is a readable and writable register which contains various control bits to configure the TMR0/WDT prescaler, the External INT Interrupt, TMR0, and the weak pull-ups on PORTB.

### FIGURE 4-8: OPTION REGISTER (ADDRESS 81h, 181h)

| R/W-1        | R/W-1                                                | R/W-1 F                                                                     | R/W-1 R/W-1                                                               | R/W-1                    | R/W-1              | R/W-1       |                                                                                                           |
|--------------|------------------------------------------------------|-----------------------------------------------------------------------------|---------------------------------------------------------------------------|--------------------------|--------------------|-------------|-----------------------------------------------------------------------------------------------------------|
| RBPU<br>bit7 | INTEDG                                               | TOCS                                                                        | TOSE   PSA                                                                | PS2                      | PS1                | PS0<br>bit0 | R = Readable bit<br>W = Writable bit<br>U = Unimplemented bit,<br>read as '0'<br>- n = Value at POR reset |
| bit 7:       | <b>RBPU:</b> PO<br>1 = PORTE<br>0 = PORTE            | RTB Pull-up<br>3 pull-ups ai<br>3 pull-ups ai                               | o Enable bit<br>re disabled<br>re enabled by inc                          | lividual port            | latch value        | es          |                                                                                                           |
| bit 6:       | INTEDG: In<br>1 = Interrup<br>0 = Interrup           | nterrupt Edg<br>ot on rising<br>ot on falling                               | ge Select bit<br>edge of RB0/INT<br>edge of RB0/INT                       | <sup>∙</sup> pin<br>Γpin |                    |             |                                                                                                           |
| bit 5:       | <b>TOCS:</b> TMF<br>1 = Transiti<br>0 = Interna      | R0 Clock Sc<br>on on RA4/<br>I instruction                                  | ource Select bit<br>T0CKI pin<br>cycle clock (CLł                         | (OUT)                    |                    |             |                                                                                                           |
| bit 4:       | <b>TOSE:</b> TMF<br>1 = Increm<br>0 = Increm         | R0 Source E<br>ent on high-<br>ent on low-t                                 | Edge Select bit<br>to-low transition<br>o-high transition                 | on RA4/T0<br>on RA4/T0   | CKI pin<br>CKI pin |             |                                                                                                           |
| bit 3:       | <b>PSA:</b> Prese<br>1 = Presca<br>0 = Presca        | caler Assigr<br>ler is assigr<br>ler is assigr                              | nment bit<br>ned to the WDT<br>ned to the Timer(                          | ) module                 |                    |             |                                                                                                           |
| bit 2-0:     | PS2:PS0:                                             | Prescaler R                                                                 | ate Select bits                                                           |                          |                    |             |                                                                                                           |
|              | Bit Value                                            | TMR0 Rate                                                                   | WDT Rate                                                                  |                          |                    |             |                                                                                                           |
|              | 000<br>001<br>010<br>011<br>100<br>101<br>110<br>111 | 1 : 2<br>1 : 4<br>1 : 8<br>1 : 16<br>1 : 32<br>1 : 64<br>1 : 128<br>1 : 256 | 1 : 1<br>1 : 2<br>1 : 4<br>1 : 8<br>1 : 16<br>1 : 32<br>1 : 64<br>1 : 128 |                          |                    |             |                                                                                                           |

Note: To achieve a 1:1 prescaler assignment for the TMR0 register, assign the prescaler to the Watchdog Timer by setting bit PSA (OPTION<3>).

### 4.2.2.6 PCON REGISTER

### Applicable Devices71071711715

The Power Control (PCON) register contains a flag bit to allow differentiation between a Power-on Reset (POR) to an external MCLR Reset or WDT Reset. Those devices with brown-out detection circuitry contain an additional bit to differentiate a Brown-out Reset (BOR) condition from a Power-on Reset condition. For the PIC16C715 the PCON register also contains status bits MPEEN and PER. MPEEN reflects the value of the MPEEN bit in the configuration word. PER indicates a parity error reset has occurred. Note: BOR is unknown on Power-on Reset. It must then be set by the user and checked on subsequent resets to see if BOR is clear, indicating a brown-out has occurred. The BOR status bit is a don't care and is not necessarily predictable if the brown-out circuit is disabled (by clearing the BODEN bit in the Configuration word).

### FIGURE 4-12: PCON REGISTER (ADDRESS 8Eh), PIC16C710/711



### FIGURE 4-13: PCON REGISTER (ADDRESS 8Eh), PIC16C715

| R-U      | U-0                                                                                                                                                                                                       | U-0       | U-0        | U-0 | R/W-1 | R/W-0 | R/W-q              |                                                                                                                      |  |  |  |
|----------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------|------------|-----|-------|-------|--------------------|----------------------------------------------------------------------------------------------------------------------|--|--|--|
| MPEEN    |                                                                                                                                                                                                           | —         | —          | —   | PER   | POR   | BOR <sup>(1)</sup> | R = Readable bit                                                                                                     |  |  |  |
| bit7     |                                                                                                                                                                                                           |           |            |     |       |       | bitO               | <ul> <li>W = Writable bit</li> <li>U = Unimplemented bit,<br/>read as '0'</li> <li>n = Value at POR reset</li> </ul> |  |  |  |
| bit 7:   | bit 7: <b>MPEEN:</b> Memory Parity Error Circuitry Status bit<br>Reflects the value of configuration word bit, MPEEN                                                                                      |           |            |     |       |       |                    |                                                                                                                      |  |  |  |
| bit 6-3: | Unimpler                                                                                                                                                                                                  | nented: R | lead as '0 |     |       |       |                    |                                                                                                                      |  |  |  |
| bit 2:   | <ul> <li>PER: Memory Parity Error Reset Status bit</li> <li>1 = No Error occurred</li> <li>0 = Program Memory Fetch Parity Error occurred (must be set in software after a Parity Error Reset)</li> </ul> |           |            |     |       |       |                    |                                                                                                                      |  |  |  |
| bit 1:   | <ul> <li>bit 1: POR: Power-on Reset Status bit</li> <li>1 = No Power-on Reset occurred</li> <li>0 = A Power-on Reset occurred (must be set in software after a Power-on Reset occurs)</li> </ul>          |           |            |     |       |       |                    |                                                                                                                      |  |  |  |
| bit 0:   | <ul> <li>BOR: Brown-out Reset Status bit</li> <li>1 = No Brown-out Reset occurred</li> <li>0 = A Brown-out Reset occurred (must be set in software after a Brown-out Reset occurs)</li> </ul>             |           |            |     |       |       |                    |                                                                                                                      |  |  |  |

### 6.3 <u>Prescaler</u>

An 8-bit counter is available as a prescaler for the Timer0 module, or as a postscaler for the Watchdog Timer, respectively (Figure 6-6). For simplicity, this counter is being referred to as "prescaler" throughout this data sheet. Note that there is only one prescaler available which is mutually exclusively shared between the Timer0 module and the Watchdog Timer. Thus, a prescaler assignment for the Timer0 module means that there is no prescaler for the Watchdog Timer, and vice-versa.

The PSA and PS2:PS0 bits (OPTION<3:0>) determine the prescaler assignment and prescale ratio.

When assigned to the Timer0 module, all instructions writing to the TMR0 register (e.g. CLRF 1, MOVWF 1, BSF 1, x....etc.) will clear the prescaler. When assigned to WDT, a CLRWDT instruction will clear the prescaler along with the Watchdog Timer. The prescaler is not readable or writable.

**Note:** Writing to TMR0 when the prescaler is assigned to Timer0 will clear the prescaler count, but will not change the prescaler assignment.



### FIGURE 6-6: BLOCK DIAGRAM OF THE TIMER0/WDT PRESCALER

### 7.1 A/D Acquisition Requirements

For the A/D converter to meet its specified accuracy, the charge holding capacitor (CHOLD) must be allowed to fully charge to the input channel voltage level. The analog input model is shown in Figure 7-5. The source impedance (Rs) and the internal sampling switch (Rss) impedance directly affect the time required to charge the capacitor CHOLD. The sampling switch (Rss) impedance varies over the device voltage (VDD), Figure 7-5. The source impedance affects the offset voltage at the analog input (due to pin leakage current). **The maximum recommended impedance for analog sources is 10 k** $\Omega$ . After the analog input channel is selected (changed) this acquisition must be done before the conversion can be started.

To calculate the minimum acquisition time, Equation 7-1 may be used. This equation calculates the acquisition time to within 1/2 LSb error is used (512 steps for the A/D). The 1/2 LSb error is the maximum error allowed for the A/D to meet its specified accuracy.

### EQUATION 7-1: A/D MINIMUM CHARGING TIME

 $\mathsf{VHOLD} = (\mathsf{VREF} - (\mathsf{VREF}/\mathsf{512})) \bullet (1 - e^{(\mathsf{-TCAP/CHOLD}(\mathsf{Ric} + \mathsf{Rss} + \mathsf{Rs}))})$ 

Given: VHOLD = (VREF/512), for 1/2 LSb resolution

The above equation reduces to:

 $TCAP = -(51.2 \text{ pF})(1 \text{ k}\Omega + \text{Rss} + \text{Rs}) \ln(1/511)$ 

Example 7-1 shows the calculation of the minimum required acquisition time TACQ. This calculation is based on the following system assumptions.

CHOLD = 51.2 pF

 $Rs = 10 \ k\Omega$ 

1/2 LSb error

 $V\text{DD} = 5\text{V} \rightarrow \text{Rss} = 7 \text{ k}\Omega$ 

Temp (application system max.) = 50°C

VHOLD = 0 @ t = 0



### FIGURE 7-5: ANALOG INPUT MODEL

- Note 1: The reference voltage (VREF) has no effect on the equation, since it cancels itself out.
- Note 2: The charge holding capacitor (CHOLD) is not discharged after each conversion.
- Note 3: The maximum recommended impedance for analog sources is 10 k $\Omega$ . This is required to meet the pin leakage specification.
- Note 4: After a conversion has completed, a 2.0TAD delay must complete before acquisition can begin again. During this time the holding capacitor is not connected to the selected A/D input channel.

### EXAMPLE 7-1: CALCULATING THE MINIMUM REQUIRED AQUISITION TIME

TACQ = Amplifier Settling Time +

Holding Capacitor Charging Time + Temperature Coefficient

- TACQ =  $5 \,\mu s + TCAP + [(Temp 25^{\circ}C)(0.05 \,\mu s/^{\circ}C)]$
- TCAP = -CHOLD (RIC + RSS + RS) ln(1/511)
  - -51.2 pF (1 kΩ + 7 kΩ + 10 kΩ) ln(0.0020) -51.2 pF (18 kΩ) ln(0.0020) -0.921 μs (-6.2364)

5.747 μs

TACQ = 5 μs + 5.747 μs + [(50°C - 25°C)(0.05 μs/°C)] 10.747 μs + 1.25 μs 11.997 μs

### 7.2 Selecting the A/D Conversion Clock

The A/D conversion time per bit is defined as TAD. The A/D conversion requires 9.5TAD per 8-bit conversion. The source of the A/D conversion clock is software selectable. The four possible options for TAD are:

- 2Tosc
- 8Tosc
- 32Tosc
- Internal RC oscillator

For correct A/D conversions, the A/D conversion clock (TAD) must be selected to ensure a minimum TAD time of:

2.0 µs for the PIC16C71

1.6 µs for all other PIC16C71X devices

Table 7-1 and Table 7-2 and show the resultant TAD times derived from the device operating frequencies and the A/D clock source selected.

### 7.3 Configuring Analog Port Pins

The ADCON1 and TRISA registers control the operation of the A/D port pins. The port pins that are desired as analog inputs must have their corresponding TRIS bits set (input). If the TRIS bit is cleared (output), the digital output level (VOH or VOL) will be converted.

The A/D operation is independent of the state of the CHS2:CHS0 bits and the TRIS bits.

- Note 1: When reading the port register, all pins configured as analog input channels will read as cleared (a low level). Pins configured as digital inputs, will convert an analog input. Analog levels on a digitally configured input will not affect the conversion accuracy.
- **Note 2:** Analog levels on any pin that is defined as a digital input (including the AN7:AN0 pins), may cause the input buffer to consume current that is out of the devices specification.

### TABLE 7-1: TAD VS. DEVICE OPERATING FREQUENCIES, PIC16C71

| AD Cloci          | k Source (TAD) | Device Frequency          |                           |                           |                         |                             |  |  |
|-------------------|----------------|---------------------------|---------------------------|---------------------------|-------------------------|-----------------------------|--|--|
| Operation         | ADCS1:ADCS0    | 20 MHz                    | 16 MHz                    | 4 MHz                     | 1 MHz                   | 333.33 kHz                  |  |  |
| 2Tosc             | 00             | 100 ns <sup>(2)</sup>     | 125 ns <sup>(2)</sup>     | 500 ns <sup>(2)</sup>     | 2.0 μs                  | 6 μs                        |  |  |
| 8Tosc             | 01             | 400 ns <sup>(2)</sup>     | 500 ns <sup>(2)</sup>     | 2.0 μs                    | 8.0 µs                  | 24 μs <b><sup>(3)</sup></b> |  |  |
| 32Tosc            | 10             | 1.6 μs <sup>(2)</sup>     | 2.0 μs                    | 8.0 µs                    | 32.0 μs <sup>(3)</sup>  | 96 μs <b><sup>(3)</sup></b> |  |  |
| RC <sup>(5)</sup> | 11             | 2 - 6 μs <sup>(1,4)</sup> | 2 - 6 μs <sup>(1,4)</sup> | 2 - 6 μs <sup>(1,4)</sup> | 2 - 6 μs <sup>(1)</sup> | 2 - 6 μs <sup>(1)</sup>     |  |  |

Legend: Shaded cells are outside of recommended range.

Note 1: The RC source has a typical TAD time of 4  $\mu s.$ 

- 2: These values violate the minimum required TAD time.
- 3: For faster conversion times, the selection of another clock source is recommended.
- 4: When device frequency is greater than 1 MHz, the RC A/D conversion clock source is recommended for sleep operation only.

5: For extended voltage devices (LC), please refer to Electrical Specifications section.

### TABLE 7-2: TAD vs. DEVICE OPERATING FREQUENCIES, PIC16C710/711, PIC16C715

| AD Clock S        | ource (TAD) | Device Frequency          |                           |                               |                         |  |  |  |
|-------------------|-------------|---------------------------|---------------------------|-------------------------------|-------------------------|--|--|--|
| Operation         | ADCS1:ADCS0 | 20 MHz                    | 5 MHz                     | 1.25 MHz                      | 333.33 kHz              |  |  |  |
| 2Tosc             | 00          | 100 ns <sup>(2)</sup>     | 400 ns <sup>(2)</sup>     | 1.6 μs                        | 6 μs                    |  |  |  |
| 8Tosc             | 01          | 400 ns <sup>(2)</sup>     | 1.6 μs                    | 6.4 μs                        | 24 μs <sup>(3)</sup>    |  |  |  |
| 32Tosc            | 10          | 1.6 μs                    | 6.4 μs                    | 25.6 μs <b><sup>(3)</sup></b> | 96 μs <sup>(3)</sup>    |  |  |  |
| RC <sup>(5)</sup> | 11          | 2 - 6 μs <sup>(1,4)</sup> | 2 - 6 μs <sup>(1,4)</sup> | 2 - 6 μs <sup>(1,4)</sup>     | 2 - 6 μs <sup>(1)</sup> |  |  |  |

Legend: Shaded cells are outside of recommended range.

Note 1: The RC source has a typical TAD time of 4  $\mu s.$ 

2: These values violate the minimum required TAD time.

- 3: For faster conversion times, the selection of another clock source is recommended.
- 4: When device frequency is greater than 1 MHz, the RC A/D conversion clock source is recommended for sleep operation only.
- 5: For extended voltage devices (LC), please refer to Electrical Specifications section.

### 7.4.1 FASTER CONVERSION - LOWER RESOLUTION TRADE-OFF

Not all applications require a result with 8-bits of resolution, but may instead require a faster conversion time. The A/D module allows users to make the trade-off of conversion speed to resolution. Regardless of the resolution required, the acquisition time is the same. To speed up the conversion, the clock source of the A/D module may be switched so that the TAD time violates the minimum specified time (see the applicable electrical specification). Once the TAD time violates the minimum specified time, all the following A/D result bits are not valid (see A/D Conversion Timing in the Electrical Specifications section.) The clock sources may only be switched between the three oscillator versions (cannot be switched from/to RC). The equation to determine the time before the oscillator can be switched is as follows:

Conversion time =  $2TAD + N \cdot TAD + (8 - N)(2TOSC)$ Where: N = number of bits of resolution required. Since the TAD is based from the device oscillator, the user must use some method (a timer, software loop, etc.) to determine when the A/D oscillator may be changed. Example 7-3 shows a comparison of time required for a conversion with 4-bits of resolution, versus the 8-bit resolution conversion. The example is for devices operating at 20 MHz and 16 MHz (The A/D clock is programmed for 32TOSC), and assumes that immediately after 6TAD, the A/D clock is programmed for 2TOSC.

The 2Tosc violates the minimum TAD time since the last 4-bits will not be converted to correct values.

| EXAMPLE 7-3: | 4-BIT vs. 8-BIT CONVERSION TIMES |
|--------------|----------------------------------|
|              |                                  |

|                                 | - (1)          | Resolution |         |  |
|---------------------------------|----------------|------------|---------|--|
|                                 | Freq. (MHz)(") | 4-bit      | 8-bit   |  |
| TAD                             | 20             | 1.6 μs     | 1.6 μs  |  |
|                                 | 16             | 2.0 μs     | 2.0 μs  |  |
| Tosc                            | 20             | 50 ns      | 50 ns   |  |
|                                 | 16             | 62.5 ns    | 62.5 ns |  |
| 2TAD + N • TAD + (8 - N)(2TOSC) | 20             | 10 μs      | 16 μs   |  |
|                                 | 16             | 12.5 μs    | 20 µs   |  |

Note 1: The PIC16C71 has a minimum TAD time of 2.0 µs.

All other PIC16C71X devices have a minimum TAD time of 1.6  $\mu$ s.

### 7.5 A/D Operation During Sleep

The A/D module can operate during SLEEP mode. This requires that the A/D clock source be set to RC (ADCS1:ADCS0 = 11). When the RC clock source is selected, the A/D module waits one instruction cycle before starting the conversion. This allows the SLEEP instruction to be executed, which eliminates all digital switching noise from the conversion. When the conversion is completed the GO/DONE bit will be cleared, and the result loaded into the ADRES register. If the A/D interrupt is enabled, the device will wake-up from SLEEP. If the A/D interrupt is not enabled, the ADON bit will remain set.

When the A/D clock source is another clock option (not RC), a SLEEP instruction will cause the present conversion to be aborted and the A/D module to be turned off, though the ADON bit will remain set.

Turning off the A/D places the A/D module in its lowest current consumption state.

Note: For the A/D module to operate in SLEEP, the A/D clock source must be set to RC (ADCS1:ADCS0 = 11). To perform an A/D conversion in SLEEP, ensure the SLEEP instruction immediately follows the instruction that sets the GO/DONE bit.

### 7.6 <u>A/D Accuracy/Error</u>

The absolute accuracy specified for the A/D converter includes the sum of all contributions for quantization error, integral error, differential error, full scale error, offset error, and monotonicity. It is defined as the maximum deviation from an actual transition versus an ideal transition for any code. The absolute error of the A/D converter is specified at <  $\pm$ 1 LSb for VDD = VREF (over the device's specified operating range). However, the accuracy of the A/D converter will degrade as VDD diverges from VREF.

For a given range of analog inputs, the output digital code will be the same. This is due to the quantization of the analog input to a digital code. Quantization error is typically  $\pm$  1/2 LSb and is inherent in the analog to digital conversion process. The only way to reduce quantization error is to increase the resolution of the A/D converter.

Offset error measures the first actual transition of a code versus the first ideal transition of a code. Offset error shifts the entire transfer function. Offset error can be calibrated out of a system or introduced into a system through the interaction of the total leakage current and source impedance at the analog input.

Gain error measures the maximum deviation of the last actual transition and the last ideal transition adjusted for offset error. This error appears as a change in slope of the transfer function. The difference in gain error to full scale error is that full scale does not take offset error into account. Gain error can be calibrated out in software.

Linearity error refers to the uniformity of the code changes. Linearity errors cannot be calibrated out of the system. Integral non-linearity error measures the actual code transition versus the ideal code transition adjusted by the gain error for each code.

Differential non-linearity measures the maximum actual code width versus the ideal code width. This measure is unadjusted.

In systems where the device frequency is low, use of the A/D RC clock is preferred. At moderate to high frequencies, TAD should be derived from the device oscillator. TAD must not violate the minimum and should be  $\leq 8 \ \mu s$  for preferred operation. This is because TAD, when derived from TOSC, is kept away from on-chip phase clock transitions. This reduces, to a large extent, the effects of digital switching noise. This is not possible with the RC derived clock. The loss of accuracy due to digital switching noise can be significant if many I/O pins are active.

In systems where the device will enter SLEEP mode after the start of the A/D conversion, the RC clock source selection is required. In this mode, the digital noise from the modules in SLEEP are stopped. This method gives high accuracy.

### 7.7 Effects of a RESET

A device reset forces all registers to their reset state. This forces the A/D module to be turned off, and any conversion is aborted.

The value that is in the ADRES register is not modified for a Power-on Reset. The ADRES register will contain unknown data after a Power-on Reset.

### 7.8 Connection Considerations

If the input voltage exceeds the rail values (VSS or VDD) by greater than 0.2V, then the accuracy of the conversion is out of specification.

| Note: | Care must be taken when using the RA0       |
|-------|---------------------------------------------|
|       | pin in A/D conversions due to its proximity |
|       | to the OSC1 pin.                            |

An external RC filter is sometimes added for anti-aliasing of the input signal. The R component should be selected to ensure that the total source impedance is kept under the 10 k $\Omega$  recommended specification. Any external components connected (via hi-impedance) to an analog input pin (capacitor, zener diode, etc.) should have very little leakage current at the pin.

### TABLE 7-3: REGISTERS/BITS ASSOCIATED WITH A/D, PIC16C710/71/711

| Address | Name   | Bit 7   | Bit 6       | Bit 5 | Bit 4 | Bit 3     | Bit 2         | Bit 1  | Bit 0  | Value on:<br>POR,<br>BOR | Value on<br>all other<br>Resets |
|---------|--------|---------|-------------|-------|-------|-----------|---------------|--------|--------|--------------------------|---------------------------------|
| 0Bh,8Bh | INTCON | GIE     | ADIE        | TOIE  | INTE  | RBIE      | T0IF          | INTF   | RBIF   | 0000 000x                | 0000 000u                       |
| 89h     | ADRES  | A/D Res | sult Regist | ter   |       |           |               |        |        | xxxx xxxx                | uuuu uuuu                       |
| 08h     | ADCON0 | ADCS1   | ADCS0       | _     | CHS1  | CHS0      | GO/DONE       | ADIF   | ADON   | 00-0 0000                | 00-0 0000                       |
| 88h     | ADCON1 | —       | _           | _     |       |           | _             | PCFG1  | PCFG0  | 00                       | 00                              |
| 05h     | PORTA  | _       | _           | _     | RA4   | RA3       | RA2           | RA1    | RA0    | x 0000                   | u 0000                          |
| 85h     | TRISA  | _       | _           | _     | PORTA | Data Dire | ction Registe | 1 1111 | 1 1111 |                          |                                 |

Legend: x = unknown, u = unchanged, - = unimplemented read as '0'. Shaded cells are not used for A/D conversion.

### TABLE 7-4: REGISTERS/BITS ASSOCIATED WITH A/D, PIC16C715

| Address | Name       | Bit 7     | Bit 6      | Bit 5 | Bit 4  | Bit 3      | Bit 2       | Bit 1  | Bit 0  | Value on:<br>POR,<br>BOR | Value on<br>all other<br>Resets |
|---------|------------|-----------|------------|-------|--------|------------|-------------|--------|--------|--------------------------|---------------------------------|
| 0Bh/8Bh | INTCON     | GIE       | PEIE       | TOIE  | INTE   | RBIE       | T0IF        | INTF   | RBIF   | 0000 000x                | 0000 000u                       |
| 0Ch     | PIR1       | —         | ADIF       | —     | —      | -          | —           | —      | —      | -0                       | -0                              |
| 8Ch     | PIE1       |           | ADIE       | _     | —      | -          | —           | —      | —      | -0                       | -0                              |
| 1Eh     | ADRES      | A/D Re    | sult Regis | ster  | -      |            |             |        |        | XXXX XXXX                | uuuu uuuu                       |
| 1Fh     | ADCON<br>0 | ADCS<br>1 | ADCS<br>0  | CHS2  | CHS1   | CHS0       | GO/<br>DONE | -      | ADON   | 0000 00-0                | 0000 00-0                       |
| 9Fh     | ADCON<br>1 | —         | —          | —     | —      | -          | —           | PCFG1  | PCFG0  | 00                       | 00                              |
| 05h     | PORTA      | _         | _          | —     | RA4    | RA3        | RA2         | RA1    | RA0    | x 0000                   | u 0000                          |
| 85h     | TRISA      | _         | _          | _     | TRISA4 | TRISA<br>3 | TRISA2      | TRISA1 | TRISA0 | 1 1111                   | 1 1111                          |

Legend: x = unknown, u = unchanged, - = unimplemented read as '0'. Shaded cells are not used for A/D conversion.

### 8.2 <u>Oscillator Configurations</u>

### 8.2.1 OSCILLATOR TYPES

The PIC16CXX can be operated in four different oscillator modes. The user can program two configuration bits (FOSC1 and FOSC0) to select one of these four modes:

- LP Low Power Crystal
- XT Crystal/Resonator
- HS High Speed Crystal/Resonator
- RC Resistor/Capacitor

### 8.2.2 CRYSTAL OSCILLATOR/CERAMIC RESONATORS

In XT, LP or HS modes a crystal or ceramic resonator is connected to the OSC1/CLKIN and OSC2/CLKOUT pins to establish oscillation (Figure 8-4). The PIC16CXX Oscillator design requires the use of a parallel cut crystal. Use of a series cut crystal may give a frequency out of the crystal manufacturers specifications. When in XT, LP or HS modes, the device can have an external clock source to drive the OSC1/ CLKIN pin (Figure 8-5).

### FIGURE 8-4: CRYSTAL/CERAMIC RESONATOR OPERATION (HS, XT OR LP OSC CONFIGURATION)



See Table 8-1 and Table 8-1 for recommended values of C1 and C2.

- Note 1: A series resistor may be required for AT strip cut crystals.
  - 2: The buffer is on the OSC2 pin.

### FIGURE 8-5: EXTERNAL CLOCK INPUT OPERATION (HS, XT OR LP OSC CONFIGURATION)



## TABLE 8-1: CERAMIC RESONATORS, PIC16C71

| Ranges Tested:                                                          |                               |                                         |                                         |  |  |  |  |  |
|-------------------------------------------------------------------------|-------------------------------|-----------------------------------------|-----------------------------------------|--|--|--|--|--|
| Mode                                                                    | Freq                          | OSC2                                    |                                         |  |  |  |  |  |
| ХТ                                                                      | 455 kHz<br>2.0 MHz<br>4.0 MHz | 47 - 100 pF<br>15 - 68 pF<br>15 - 68 pF | 47 - 100 pF<br>15 - 68 pF<br>15 - 68 pF |  |  |  |  |  |
| HS                                                                      | 8.0 MHz<br>16.0 MHz           | 15 - 68 pF<br>10 - 47 pF                | 15 - 68 pF<br>10 - 47 pF                |  |  |  |  |  |
| These values are for design guidance only. See notes at bottom of page. |                               |                                         |                                         |  |  |  |  |  |
| Resonator                                                               | s Used:                       |                                         |                                         |  |  |  |  |  |
| 455 kHz                                                                 | Panasonic EF                  | D-A455K04B                              | ± 0.3%                                  |  |  |  |  |  |
| 2.0 MHz                                                                 | Murata Erie CS                | SA2.00MG                                | ± 0.5%                                  |  |  |  |  |  |
| 4.0 MHz                                                                 | Murata Erie CS                | Murata Erie CSA4.00MG ± 0.5%            |                                         |  |  |  |  |  |
| 8.0 MHz                                                                 | Murata Erie CSA8.00MT ± 0.5%  |                                         |                                         |  |  |  |  |  |
| 16.0 MHz                                                                | Murata Erie CS                | SA16.00MX                               | ± 0.5%                                  |  |  |  |  |  |
| All reso                                                                | nators used did r             | ot have built-in                        | capacitors.                             |  |  |  |  |  |

### TABLE 8-2: CAPACITOR SELECTION FOR CRYSTAL OSCILLATOR, PIC16C71

| Mode                                                                    | Freq    | OSC1        | OSC2        |  |  |  |
|-------------------------------------------------------------------------|---------|-------------|-------------|--|--|--|
| LP                                                                      | 32 kHz  | 33 - 68 pF  | 33 - 68 pF  |  |  |  |
|                                                                         | 200 kHz | 15 - 47 pF  | 15 - 47 pF  |  |  |  |
| XT                                                                      | 100 kHz | 47 - 100 pF | 47 - 100 pF |  |  |  |
|                                                                         | 500 kHz | 20 - 68 pF  | 20 - 68 pF  |  |  |  |
|                                                                         | 1 MHz   | 15 - 68 pF  | 15 - 68 pF  |  |  |  |
|                                                                         | 2 MHz   | 15 - 47 pF  | 15 - 47 pF  |  |  |  |
|                                                                         | 4 MHz   | 15 - 33 pF  | 15 - 33 pF  |  |  |  |
| HS                                                                      | 8 MHz   | 15 - 47 pF  | 15 - 47 pF  |  |  |  |
|                                                                         | 20 MHz  | 15 - 47 pF  | 15 - 47 pF  |  |  |  |
| These values are for design guidance only. See notes at bottom of page. |         |             |             |  |  |  |

| Register | Power-on Reset,<br>Brown-out Reset<br>Parity Error Reset | MCLR Resets<br>WDT Reset | Wake-up via<br>WDT or<br>Interrupt |
|----------|----------------------------------------------------------|--------------------------|------------------------------------|
| W        | xxxx xxxx                                                | นนนน นนนน                | นนนน นนนน                          |
| INDF     | N/A                                                      | N/A                      | N/A                                |
| TMR0     | xxxx xxxx                                                | นนนน นนนน                | นนนน นนนน                          |
| PCL      | 0000 0000                                                | 0000 0000                | PC + 1(2)                          |
| STATUS   | 0001 1xxx                                                | 000q quuu <sup>(3)</sup> | uuuq quuu <sup>(3)</sup>           |
| FSR      | xxxx xxxx                                                | นนนน นนนน                | นนนน นนนน                          |
| PORTA    | x 0000                                                   | u 0000                   | u uuuu                             |
| PORTB    | xxxx xxxx                                                | นนนน นนนน                | นนนน นนนน                          |
| PCLATH   | 0 0000                                                   | 0 0000                   | u uuuu                             |
| INTCON   | 0000 000x                                                | 0000 000u                | uuuu uuuu <b>(1)</b>               |
| PIR1     | -0                                                       | -0                       | _u(1)                              |
| ADCON0   | 0000 00-0                                                | 0000 00-0                | uuuu uu-u                          |
| OPTION   | 1111 1111                                                | 1111 1111                | นนนน นนนน                          |
| TRISA    | 1 1111                                                   | 1 1111                   | u uuuu                             |
| TRISB    | 1111 1111                                                | 1111 1111                | นนนน นนนน                          |
| PIE1     | -0                                                       | -0                       | -u                                 |
| PCON     | qqq                                                      | luu                      | luu                                |
| ADCON1   | 00                                                       | 00                       | uu                                 |

### TABLE 8-13: INITIALIZATION CONDITIONS FOR ALL REGISTERS, PIC16C715

Legend: u = unchanged, x = unknown, -= unimplemented bit, read as '0', q = value depends on condition Note 1: One or more bits in INTCON and PIR1 will be affected (to cause wake-up).

2: When the wake-up is due to an interrupt and the GIE bit is set, the PC is loaded with the interrupt vector (0004h).

3: See Table 8-11 for reset value for specific condition.



FIGURE 8-12: TIME-OUT SEQUENCE ON POWER-UP (MCLR NOT TIED TO VDD): CASE 2



### FIGURE 8-13: TIME-OUT SEQUENCE ON POWER-UP (MCLR TIED TO VDD)



### TABLE 9-2: PIC16CXX INSTRUCTION SET

| Mnemonic,  |        | Description                  | Cycles |     | 14-Bit | Opcode | Э    | Status   | Notes |
|------------|--------|------------------------------|--------|-----|--------|--------|------|----------|-------|
| Operands   |        |                              |        | MSb |        |        | LSb  | Affected |       |
| BYTE-ORIE  | NTED   | FILE REGISTER OPERATIONS     |        |     |        |        |      |          |       |
| ADDWF      | f, d   | Add W and f                  | 1      | 00  | 0111   | dfff   | ffff | C,DC,Z   | 1,2   |
| ANDWF      | f, d   | AND W with f                 | 1      | 00  | 0101   | dfff   | ffff | Z        | 1,2   |
| CLRF       | f      | Clear f                      | 1      | 00  | 0001   | lfff   | ffff | Z        | 2     |
| CLRW       | -      | Clear W                      | 1      | 00  | 0001   | 0xxx   | xxxx | Z        |       |
| COMF       | f, d   | Complement f                 | 1      | 00  | 1001   | dfff   | ffff | Z        | 1,2   |
| DECF       | f, d   | Decrement f                  | 1      | 00  | 0011   | dfff   | ffff | Z        | 1,2   |
| DECFSZ     | f, d   | Decrement f, Skip if 0       | 1(2)   | 00  | 1011   | dfff   | ffff |          | 1,2,3 |
| INCF       | f, d   | Increment f                  | 1      | 00  | 1010   | dfff   | ffff | Z        | 1,2   |
| INCFSZ     | f, d   | Increment f, Skip if 0       | 1(2)   | 00  | 1111   | dfff   | ffff |          | 1,2,3 |
| IORWF      | f, d   | Inclusive OR W with f        | 1      | 00  | 0100   | dfff   | ffff | Z        | 1,2   |
| MOVF       | f, d   | Move f                       | 1      | 00  | 1000   | dfff   | ffff | Z        | 1,2   |
| MOVWF      | f      | Move W to f                  | 1      | 00  | 0000   | lfff   | ffff |          |       |
| NOP        | -      | No Operation                 | 1      | 00  | 0000   | 0xx0   | 0000 |          |       |
| RLF        | f, d   | Rotate Left f through Carry  | 1      | 00  | 1101   | dfff   | ffff | С        | 1,2   |
| RRF        | f, d   | Rotate Right f through Carry | 1      | 00  | 1100   | dfff   | ffff | С        | 1,2   |
| SUBWF      | f, d   | Subtract W from f            | 1      | 00  | 0010   | dfff   | ffff | C,DC,Z   | 1,2   |
| SWAPF      | f, d   | Swap nibbles in f            | 1      | 00  | 1110   | dfff   | ffff |          | 1,2   |
| XORWF      | f, d   | Exclusive OR W with f        | 1      | 00  | 0110   | dfff   | ffff | Z        | 1,2   |
| BIT-ORIENT | ED FIL | E REGISTER OPERATIONS        |        |     |        |        |      |          |       |
| BCF        | f, b   | Bit Clear f                  | 1      | 01  | 00bb   | bfff   | ffff |          | 1,2   |
| BSF        | f, b   | Bit Set f                    | 1      | 01  | 01bb   | bfff   | ffff |          | 1,2   |
| BTFSC      | f, b   | Bit Test f, Skip if Clear    | 1 (2)  | 01  | 10bb   | bfff   | ffff |          | 3     |
| BTFSS      | f, b   | Bit Test f, Skip if Set      | 1 (2)  | 01  | 11bb   | bfff   | ffff |          | 3     |
| LITERAL A  | ND CO  | NTROL OPERATIONS             |        |     |        |        |      |          |       |
| ADDLW      | k      | Add literal and W            | 1      | 11  | 111x   | kkkk   | kkkk | C,DC,Z   |       |
| ANDLW      | k      | AND literal with W           | 1      | 11  | 1001   | kkkk   | kkkk | Z        |       |
| CALL       | k      | Call subroutine              | 2      | 10  | 0kkk   | kkkk   | kkkk |          |       |
| CLRWDT     | -      | Clear Watchdog Timer         | 1      | 00  | 0000   | 0110   | 0100 | TO,PD    |       |
| GOTO       | k      | Go to address                | 2      | 10  | 1kkk   | kkkk   | kkkk |          |       |
| IORLW      | k      | Inclusive OR literal with W  | 1      | 11  | 1000   | kkkk   | kkkk | Z        |       |
| MOVLW      | k      | Move literal to W            | 1      | 11  | 00xx   | kkkk   | kkkk |          |       |
| RETFIE     | -      | Return from interrupt        | 2      | 00  | 0000   | 0000   | 1001 |          |       |
| RETLW      | k      | Return with literal in W     | 2      | 11  | 01xx   | kkkk   | kkkk |          |       |
| RETURN     | -      | Return from Subroutine       | 2      | 00  | 0000   | 0000   | 1000 |          |       |
| SLEEP      | -      | Go into standby mode         | 1      | 00  | 0000   | 0110   | 0011 | TO,PD    |       |
| SUBLW      | k      | Subtract W from literal      | 1      | 11  | 110x   | kkkk   | kkkk | C,DC,Z   |       |
| XORLW      | k      | Exclusive OR literal with W  | 1      | 11  | 1010   | kkkk   | kkkk | Z        |       |

Note 1: When an I/O register is modified as a function of itself (e.g., MOVF PORTB, 1), the value used will be that value present on the pins themselves. For example, if the data latch is '1' for a pin configured as input and is driven low by an external device, the data will be written back with a '0'.

2: If this instruction is executed on the TMR0 register (and, where applicable, d = 1), the prescaler will be cleared if assigned to the Timer0 Module.

3: If Program Counter (PC) is modified or a conditional test is true, the instruction requires two cycles. The second cycle is executed as a NOP.

# PIC16C71X

### SLEEP

| Syntax:           | [label] SLEEP                                                                                                                                                                                                                                  |      |      |                |  |  |  |  |  |  |
|-------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|------|----------------|--|--|--|--|--|--|
| Operands:         | None                                                                                                                                                                                                                                           |      |      |                |  |  |  |  |  |  |
| Operation:        | $\begin{array}{l} 00h \rightarrow WDT, \\ 0 \rightarrow WDT \ prescaler, \\ 1 \rightarrow \overline{TO}, \\ 0 \rightarrow \overline{PD} \end{array}$                                                                                           |      |      |                |  |  |  |  |  |  |
| Status Affected:  | TO, PD                                                                                                                                                                                                                                         |      |      |                |  |  |  |  |  |  |
| Encoding:         | 00                                                                                                                                                                                                                                             | 0000 | 0110 | 0011           |  |  |  |  |  |  |
| Description:      | The power-down status bit, PD is<br>cleared. Time-out status bit, TO is<br>set. Watchdog Timer and its pres-<br>caler are cleared.<br>The processor is put into SLEEP<br>mode with the oscillator stopped.<br>See Section 8.8 for more details |      |      |                |  |  |  |  |  |  |
| Words:            | 1                                                                                                                                                                                                                                              |      |      |                |  |  |  |  |  |  |
| Cycles:           | 1                                                                                                                                                                                                                                              |      |      |                |  |  |  |  |  |  |
| Q Cycle Activity: | Q1                                                                                                                                                                                                                                             | Q2   | Q3   | Q4             |  |  |  |  |  |  |
|                   | Decode                                                                                                                                                                                                                                         | NOP  | NOP  | Go to<br>Sleep |  |  |  |  |  |  |
| Example:          | SLEEP                                                                                                                                                                                                                                          |      |      |                |  |  |  |  |  |  |

| SUBLW             | Subtract                                                                                                                             | W from             | L | iteral                 |            |  |  |  |  |  |  |
|-------------------|--------------------------------------------------------------------------------------------------------------------------------------|--------------------|---|------------------------|------------|--|--|--|--|--|--|
| Syntax:           | [ label ]                                                                                                                            | SUBL               | N | k                      |            |  |  |  |  |  |  |
| Operands:         | $0 \le k \le 25$                                                                                                                     | 55                 |   |                        |            |  |  |  |  |  |  |
| Operation:        | k - (W) $\rightarrow$                                                                                                                | • (W)              |   |                        |            |  |  |  |  |  |  |
| Status Affected:  | C, DC, Z                                                                                                                             | C, DC, Z           |   |                        |            |  |  |  |  |  |  |
| Encoding:         | 11                                                                                                                                   | 11 110x kkkk kk    |   |                        |            |  |  |  |  |  |  |
| Description:      | The W register is subtracted (2's comple-<br>ment method) from the eight bit literal 'k'.<br>The result is placed in the W register. |                    |   |                        |            |  |  |  |  |  |  |
| Words:            | 1                                                                                                                                    |                    |   |                        |            |  |  |  |  |  |  |
| Cycles:           | 1                                                                                                                                    |                    |   |                        |            |  |  |  |  |  |  |
| Q Cycle Activity: | Q1                                                                                                                                   | Q2                 |   | Q3                     | Q4         |  |  |  |  |  |  |
|                   | Decode                                                                                                                               | Read<br>literal 'k |   | Process<br>data        | Write to W |  |  |  |  |  |  |
| Example 1:        | SUBLW                                                                                                                                | 0x02               |   |                        |            |  |  |  |  |  |  |
|                   | Before In:                                                                                                                           | structior          | ۱ |                        |            |  |  |  |  |  |  |
|                   |                                                                                                                                      | W =<br>C =<br>Z =  |   | 1<br>?<br>?            |            |  |  |  |  |  |  |
|                   | After Inst                                                                                                                           | ruction            |   |                        |            |  |  |  |  |  |  |
|                   |                                                                                                                                      | W =<br>C =<br>Z =  |   | 1<br>1; result is<br>0 | positive   |  |  |  |  |  |  |
| Example 2:        | Before In:                                                                                                                           | structior          | ۱ |                        |            |  |  |  |  |  |  |
|                   |                                                                                                                                      | W =<br>C =<br>Z =  |   | 2<br>?<br>?            |            |  |  |  |  |  |  |
|                   | After Inst                                                                                                                           | ruction            |   |                        |            |  |  |  |  |  |  |
|                   |                                                                                                                                      | W =<br>C =<br>Z =  |   | 0<br>1; result is<br>1 | s zero     |  |  |  |  |  |  |
| Example 3:        | Before In:                                                                                                                           | structior          | ۱ |                        |            |  |  |  |  |  |  |
|                   |                                                                                                                                      | W =<br>C =<br>Z =  |   | 3<br>?<br>?            |            |  |  |  |  |  |  |
|                   | After Inst                                                                                                                           | ruction            |   |                        |            |  |  |  |  |  |  |
|                   |                                                                                                                                      | W =<br>C =         |   | 0xFF<br>0; result is   | nega-      |  |  |  |  |  |  |
|                   |                                                                                                                                      | Z =                |   | 0                      |            |  |  |  |  |  |  |

Applicable Devices 710 71 711 715



## FIGURE 11-4: RESET, WATCHDOG TIMER, OSCILLATOR START-UP TIMER AND POWER-UP TIMER TIMING

### FIGURE 11-5: BROWN-OUT RESET TIMING



## TABLE 11-4:RESET, WATCHDOG TIMER, OSCILLATOR START-UP TIMER, POWER-UP TIMER,<br/>AND BROWN-OUT RESET REQUIREMENTS

| Parameter | Sym   | Characteristic                                         | Min | Тур†     | Max  | Units | Conditions                                         |
|-----------|-------|--------------------------------------------------------|-----|----------|------|-------|----------------------------------------------------|
| No.       |       |                                                        |     |          |      |       |                                                    |
| 30        | TmcL  | MCLR Pulse Width (low)                                 | 1   | _        | —    | μs    | $VDD = 5V, -40^{\circ}C \text{ to } +125^{\circ}C$ |
| 31        | Twdt  | Watchdog Timer Time-out Period (No Prescaler)          | 7*  | 18       | 33*  | ms    | VDD = 5V, -40°C to +125°C                          |
| 32        | Tost  | Oscillation Start-up Timer Period                      | _   | 1024Tosc | —    | -     | Tosc = OSC1 period                                 |
| 33        | Tpwrt | Power up Timer Period                                  | 28* | 72       | 132* | ms    | VDD = 5V, -40°C to +125°C                          |
| 34        | Tıoz  | I/O Hi-impedance from MCLR Low or Watchdog Timer Reset | _   | _        | 1.1  | μs    |                                                    |
| 35        | TBOR  | Brown-out Reset pulse width                            | 100 | —        | —    | μs    | $3.8V \leq VDD \leq 4.2V$                          |

These parameters are characterized but not tested.

† Data in "Typ" column is at 5V, 25°C unless otherwise stated. These parameters are for design guidance only and are not tested.









### FIGURE 12-10: TYPICAL IPD vs. TIMER1 ENABLED (32 kHz, RC0/RC1 = 33 pF/33 pF, RC MODE)

Applicable Devices 710 71 711 715







# PIC16C71X

### Applicable Devices 710 71 711 715





### TABLE 13-5: TIMER0 CLOCK REQUIREMENTS

| Param<br>No. | Sym       | Characteristic                 |                    | Min                                           | Тур† | Max   | Units | Conditions                            |
|--------------|-----------|--------------------------------|--------------------|-----------------------------------------------|------|-------|-------|---------------------------------------|
| 40           | Tt0H      | T0CKI High Pulse Width         | No Prescaler       | 0.5TCY + 20*                                  |      | _     | ns    |                                       |
|              |           |                                | With Prescaler     | 10*                                           | [ —  | —     | ns    |                                       |
| 41           | Tt0L      | T0CKI Low Pulse Width          | No Prescaler       | 0.5TCY + 20*                                  | -    | _     | ns    |                                       |
|              |           |                                | With Prescaler     | 10*                                           | -    | _     | ns    |                                       |
| 42           | Tt0P      | T0CKI Period                   |                    | Greater of:<br>20µs or <u>Tcy + 40</u> *<br>N | _    | _     | ns    | N = prescale value<br>(1, 2, 4,, 256) |
| 48           | Tcke2tmrl | Delay from external clock edge | to timer increment | 2Tosc                                         | —    | 7Tosc | —     |                                       |

- \* These parameters are characterized but not tested.  $\checkmark$
- † Data in "Typ" column is at 5V, 25°C unless otherwise stated. These parameters are for design guidance only and are not tested.

#### Applicable Devices 710 71 711 715

#### **TABLE 13-7:** A/D CONVERTER CHARACTERISTICS: PIC16LC715-04 (COMMERCIAL, INDUSTRIAL)

| Parameter | Sym  | Characteristic                                         | Min       | Typ†       | Max                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | Units    | Conditions                                           |
|-----------|------|--------------------------------------------------------|-----------|------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------|------------------------------------------------------|
| No.       | -    |                                                        |           |            |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |          |                                                      |
|           | NR   | Resolution                                             | _         | —          | 8-bits                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | _        | $VREF = VDD,  VSS \leq Ain \leq VREF$                |
|           | Nint | Integral error                                         | _         | _          | less than<br>±1 LSb                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |          | $VREF = VDD,  VSS \le Ain \le VREF$                  |
|           | NDIF | Differential error                                     | _         | _          | less than<br>±1 LSb                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | _        | $VREF = VDD, VSS \le AIN \le VREF$                   |
|           | NFS  | Full scale error                                       | _         | —          | less than<br>±1 LSb                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | —        | VREF = VDD, VSS ≤ AIN ≤ VREF                         |
|           | NOFF | Offset error                                           | _         | _          | less than<br>±1 LSb                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | —        | VREF = VDD, VS <del>S</del> ≤ AIN ≤ VREF             |
|           | —    | Monotonicity                                           | _         | guaranteed | —                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | _        | VSS & ANT & VREF                                     |
|           | VREF | Reference voltage                                      | 2.5V      | —          | Vdd + 0.3                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | V        | $\langle \langle \rangle \rangle$                    |
|           | VAIN | Analog input voltage                                   | Vss - 0.3 | _          | Vref + 0.3                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | V        |                                                      |
|           | ZAIN | Recommended<br>impedance of ana-<br>log voltage source | _         |            | 10.0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | KΩ       |                                                      |
|           | IAD  | A/D conversion cur-<br>rent (VDD)                      | _         | 90         | $\sim$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | μÀ       | Average current consumption when AVD is on. (Note 1) |
|           | IREF | VREF input current<br>(Note 2)                         |           | - (        | The second secon | mA<br>μA | During sampling<br>All other times                   |

These parameters are characterized but not tested.

t Data in "Typ" column is at 5V, 25°C unless otherwise stated. These parameters are for design guidance only and are not tested.

Note 1: When A/D is off, it will not consume any current other than minor leakage current. The power-down current spec includes any such leakage from the A/D module.

2: VREF current is from RA3 pin or VDD pin, whichever is selected as reference input.

# PIC16C71X

### Applicable Devices 710 71 711 715

### 15.5 Timing Diagrams and Specifications



### FIGURE 15-2: EXTERNAL CLOCK TIMING

### TABLE 15-2: EXTERNAL CLOCK TIMING REQUIREMENTS

| Parameter<br>No. | Sym   | Characteristic                   | Min | Тур† | Max    | Units | Conditions        |
|------------------|-------|----------------------------------|-----|------|--------|-------|-------------------|
|                  | Fosc  | External CLKIN Frequency         | DC  | _    | 4      | MHz   | XT osc mode       |
|                  |       | (Note 1)                         | DC  | —    | 4      | MHz   | HS osc mode (-04) |
|                  |       |                                  | DC  | —    | 20     | MHz   | HS osc mode (-20) |
|                  |       |                                  | DC  | —    | 200    | kHz   | LP osc mode       |
|                  |       | Oscillator Frequency             | DC  | —    | 4      | MHz   | RC osc mode       |
|                  |       | (Note 1)                         | 0.1 | _    | 4      | MHz   | XT osc mode       |
|                  |       |                                  | 1   | _    | 4      | MHz   | HS osc mode       |
|                  |       |                                  | 1   | —    | 20     | MHz   | HS osc mode       |
| 1                | Tosc  | External CLKIN Period            | 250 | —    | —      | ns    | XT osc mode       |
|                  |       | (Note 1)                         | 250 | —    | —      | ns    | HS osc mode (-04) |
|                  |       |                                  | 50  | —    | —      | ns    | HS osc mode (-20) |
|                  |       |                                  | 5   | —    | —      | μs    | LP osc mode       |
|                  |       | Oscillator Period                | 250 | —    | —      | ns    | RC osc mode       |
|                  |       | (Note 1)                         | 250 | —    | 10,000 | ns    | XT osc mode       |
|                  |       |                                  | 250 | —    | 1,000  | ns    | HS osc mode (-04) |
|                  |       |                                  | 50  | —    | 1,000  | ns    | HS osc mode (-20) |
|                  |       |                                  | 5   | —    | —      | μs    | LP osc mode       |
| 2                | TCY   | Instruction Cycle Time (Note 1)  | 1.0 | Тсү  | DC     | μs    | TCY = 4/Fosc      |
| 3                | TosL, | External Clock in (OSC1) High or | 50  | —    | —      | ns    | XT oscillator     |
|                  | TosH  | Low Time                         | 2.5 | —    | —      | μs    | LP oscillator     |
|                  |       |                                  | 10  | —    | —      | ns    | HS oscillator     |
| 4                | TosR, | External Clock in (OSC1) Rise or | 25  | _    | —      | ns    | XT oscillator     |
|                  | TosF  | Fall Time                        | 50  | —    | —      | ns    | LP oscillator     |
|                  |       |                                  | 15  |      | —      | ns    | HS oscillator     |

† Data in "Typ" column is at 5V, 25°C unless otherwise stated. These parameters are for design guidance only and are not tested.

Note 1: Instruction cycle period (TCY) equals four times the input oscillator time-base period. All specified values are based on characterization data for that particular oscillator type under standard operating conditions with the device executing code. Exceeding these specified limits may result in an unstable oscillator operation and/or higher than expected current consumption. All devices are tested to operate at "min." values with an external clock applied to the OSC1/CLKIN pin. When an external clock input is used, the "Max." cycle time limit is "DC" (no clock) for all devices. OSC2 is disconnected (has no loading) for the PIC16C71.

### 16.0 DC AND AC CHARACTERISTICS GRAPHS AND TABLES FOR PIC16C71

The graphs and tables provided in this section are for design guidance and are not tested or guaranteed. In some graphs or tables the data presented are outside specified operating range (e.g. outside specified VDD range). This is for information only and devices are guaranteed to operate properly only within the specified range.

**Note:** The data presented in this section is a statistical summary of data collected on units from different lots over a period of time and matrix samples. 'Typical' represents the mean of the distribution while 'max' or 'min' represents (mean +  $3\sigma$ ) and (mean -  $3\sigma$ ) respectively where  $\sigma$  is standard deviation.

### FIGURE 16-1: TYPICAL RC OSCILLATOR FREQUENCY vs. TEMPERATURE



Applicable Devices71071711715

### FIGURE 16-2: TYPICAL RC OSCILLATOR FREQUENCY vs. VDD



FIGURE 16-3: TYPICAL RC OSCILLATOR FREQUENCY vs. VDD

