

Welcome to <u>E-XFL.COM</u>

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

#### Details

| Product Status             | Active                                                                     |
|----------------------------|----------------------------------------------------------------------------|
| Core Processor             | PIC                                                                        |
| Core Size                  | 8-Bit                                                                      |
| Speed                      | 4MHz                                                                       |
| Connectivity               | -                                                                          |
| Peripherals                | Brown-out Detect/Reset, PWM, WDT                                           |
| Number of I/O              | 13                                                                         |
| Program Memory Size        | 1.75KB (1K x 14)                                                           |
| Program Memory Type        | ОТР                                                                        |
| EEPROM Size                | -                                                                          |
| RAM Size                   | 68 x 8                                                                     |
| Voltage - Supply (Vcc/Vdd) | 2.5V ~ 6V                                                                  |
| Data Converters            | A/D 4x8b                                                                   |
| Oscillator Type            | External                                                                   |
| Operating Temperature      | 0°C ~ 70°C (TA)                                                            |
| Mounting Type              | Surface Mount                                                              |
| Package / Case             | 18-SOIC (0.295", 7.50mm Width)                                             |
| Supplier Device Package    | 18-SOIC                                                                    |
| Purchase URL               | https://www.e-xfl.com/product-detail/microchip-technology/pic16lc711-04-so |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

# 1.0 GENERAL DESCRIPTION

The PIC16C71X is a family of low-cost, high-performance, CMOS, fully-static, 8-bit microcontrollers with integrated analog-to-digital (A/D) converters, in the PIC16CXX mid-range family.

All PIC16/17 microcontrollers employ an advanced RISC architecture. The PIC16CXX microcontroller family has enhanced core features, eight-level deep stack, and multiple internal and external interrupt sources. The separate instruction and data buses of the Harvard architecture allow a 14-bit wide instruction word with the separate 8-bit wide data. The two stage instruction pipeline allows all instructions to execute in a single cycle, except for program branches which require two cycles. A total of 35 instructions (reduced instruction set) are available. Additionally, a large register set gives some of the architectural innovations used to achieve a very high performance.

PIC16CXX microcontrollers typically achieve a 2:1 code compression and a 4:1 speed improvement over other 8-bit microcontrollers in their class.

The **PIC16C710/71** devices have 36 bytes of RAM, the **PIC16C711** has 68 bytes of RAM and the **PIC16C715** has 128 bytes of RAM. Each device has 13 I/O pins. In addition a timer/counter is available. Also a 4-channel high-speed 8-bit A/D is provided. The 8-bit resolution is ideally suited for applications requiring low-cost analog interface, e.g. thermostat control, pressure sensing, etc.

The PIC16C71X family has special features to reduce external components, thus reducing cost, enhancing system reliability and reducing power consumption. There are four oscillator options, of which the single pin RC oscillator provides a low-cost solution, the LP oscillator minimizes power consumption, XT is a standard crystal, and the HS is for High Speed crystals. The SLEEP (power-down) feature provides a power saving mode. The user can wake up the chip from SLEEP through several external and internal interrupts and resets. A highly reliable Watchdog Timer with its own on-chip RC oscillator provides protection against software lock-up.

A UV erasable CERDIP packaged version is ideal for code development while the cost-effective One-Time-Programmable (OTP) version is suitable for production in any volume.

The PIC16C71X family fits perfectly in applications ranging from security and remote sensors to appliance control and automotive. The EPROM technology makes customization of application programs (transmitter codes, motor speeds, receiver frequencies, etc.) extremely fast and convenient. The small footprint packages make this microcontroller series perfect for all applications with space limitations. Low cost, low power, high performance, ease of use and I/O flexibility make the PIC16C71X very versatile even in areas where no microcontroller use has been considered before (e.g. timer functions, serial communication, capture and compare, PWM functions and coprocessor applications).

#### 1.1 Family and Upward Compatibility

Users familiar with the PIC16C5X microcontroller family will realize that this is an enhanced version of the PIC16C5X architecture. Please refer to Appendix A for a detailed list of enhancements. Code written for the PIC16C5X can be easily ported to the PIC16CXX family of devices (Appendix B).

# 1.2 Development Support

PIC16C71X devices are supported by the complete line of Microchip Development tools.

Please refer to Section 10.0 for more details about Microchip's development tools.

# 2.0 PIC16C71X DEVICE VARIETIES

A variety of frequency ranges and packaging options are available. Depending on application and production requirements, the proper device option can be selected using the information in the PIC16C71X Product Identification System section at the end of this data sheet. When placing orders, please use that page of the data sheet to specify the correct part number.

For the PIC16C71X family, there are two device "types" as indicated in the device number:

- 1. **C**, as in PIC16**C**71. These devices have EPROM type memory and operate over the standard voltage range.
- 2. LC, as in PIC16LC71. These devices have EPROM type memory and operate over an extended voltage range.

#### 2.1 UV Erasable Devices

The UV erasable version, offered in CERDIP package is optimal for prototype development and pilot programs. This version can be erased and reprogrammed to any of the oscillator modes.

Microchip's PICSTART<sup>®</sup> Plus and PRO MATE<sup>®</sup> II programmers both support programming of the PIC16C71X.

#### 2.2 <u>One-Time-Programmable (OTP)</u> <u>Devices</u>

The availability of OTP devices is especially useful for customers who need the flexibility for frequent code updates and small volume applications.

The OTP devices, packaged in plastic packages, permit the user to program them once. In addition to the program memory, the configuration bits must also be programmed.

#### 2.3 <u>Quick-Turnaround-Production (QTP)</u> <u>Devices</u>

Microchip offers a QTP Programming Service for factory production orders. This service is made available for users who choose not to program a medium to high quantity of units and whose code patterns have stabilized. The devices are identical to the OTP devices but with all EPROM locations and configuration options already programmed by the factory. Certain code and prototype verification procedures apply before production shipments are available. Please contact your local Microchip Technology sales office for more details.

#### 2.4 <u>Serialized Quick-Turnaround</u> <u>Production (SQTP<sup>SM</sup>) Devices</u>

Microchip offers a unique programming service where a few user-defined locations in each device are programmed with different serial numbers. The serial numbers may be random, pseudo-random, or sequential.

Serial programming allows each device to have a unique number which can serve as an entry-code, password, or ID number.

| Pin Name                                                | DIP<br>Pin# | SSOP<br>Pin# <sup>(4)</sup> | SOIC<br>Pin# | I/O/P<br>Type | Buffer<br>Type         | Description                                                                                                                                                                                              |  |  |  |  |
|---------------------------------------------------------|-------------|-----------------------------|--------------|---------------|------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|
| OSC1/CLKIN                                              | 16          | 18                          | 16           | I             | ST/CMOS <sup>(3)</sup> | Oscillator crystal input/external clock source input.                                                                                                                                                    |  |  |  |  |
| OSC2/CLKOUT                                             | 15          | 17                          | 15           | 0             | _                      | Oscillator crystal output. Connects to crystal or resonator in crystal oscillator mode. In RC mode, OSC2 pin outputs CLKOUT which has 1/4 the frequency of OSC1, and denotes the instruction cycle rate. |  |  |  |  |
| MCLR/Vpp                                                | 4           | 4                           | 4            | I/P           | ST                     | Master clear (reset) input or programming voltage input. This pin is an active low reset to the device.                                                                                                  |  |  |  |  |
|                                                         |             |                             |              |               |                        | PORTA is a bi-directional I/O port.                                                                                                                                                                      |  |  |  |  |
| RA0/AN0                                                 | 17          | 19                          | 17           | I/O           | TTL                    | RA0 can also be analog input0                                                                                                                                                                            |  |  |  |  |
| RA1/AN1                                                 | 18          | 20                          | 18           | I/O           | TTL                    | RA1 can also be analog input1                                                                                                                                                                            |  |  |  |  |
| RA2/AN2                                                 | 1           | 1                           | 1            | I/O           | TTL                    | RA2 can also be analog input2                                                                                                                                                                            |  |  |  |  |
| RA3/AN3/VREF                                            | 2           | 2                           | 2            | I/O           | TTL                    | RA3 can also be analog input3 or analog reference voltage                                                                                                                                                |  |  |  |  |
| RA4/T0CKI                                               | 3           | 3                           | 3            | I/O           | ST                     | RA4 can also be the clock input to the Timer0 module. Output is open drain type.                                                                                                                         |  |  |  |  |
|                                                         |             |                             |              |               |                        | PORTB is a bi-directional I/O port. PORTB can be software pro-<br>grammed for internal weak pull-up on all inputs.                                                                                       |  |  |  |  |
| RB0/INT                                                 | 6           | 7                           | 6            | I/O           | TTL/ST <sup>(1)</sup>  | RB0 can also be the external interrupt pin.                                                                                                                                                              |  |  |  |  |
| RB1                                                     | 7           | 8                           | 7            | I/O           | TTL                    |                                                                                                                                                                                                          |  |  |  |  |
| RB2                                                     | 8           | 9                           | 8            | I/O           | TTL                    |                                                                                                                                                                                                          |  |  |  |  |
| RB3                                                     | 9           | 10                          | 9            | I/O           | TTL                    |                                                                                                                                                                                                          |  |  |  |  |
| RB4                                                     | 10          | 11                          | 10           | I/O           | TTL                    | Interrupt on change pin.                                                                                                                                                                                 |  |  |  |  |
| RB5                                                     | 11          | 12                          | 11           | I/O           | TTL                    | Interrupt on change pin.                                                                                                                                                                                 |  |  |  |  |
| RB6                                                     | 12          | 13                          | 12           | I/O           | TTL/ST(2)              | Interrupt on change pin. Serial programming clock.                                                                                                                                                       |  |  |  |  |
| RB7                                                     | 13          | 14                          | 13           | I/O           | TTL/ST(2)              | Interrupt on change pin. Serial programming data.                                                                                                                                                        |  |  |  |  |
| Vss                                                     | 5           | 4, 6                        | 5            | Р             | -                      | Ground reference for logic and I/O pins.                                                                                                                                                                 |  |  |  |  |
| Vdd                                                     | 14          | 15, 16                      | 14           | Р             | -                      | Positive supply for logic and I/O pins.                                                                                                                                                                  |  |  |  |  |
| Legend: I = inp                                         | ut          | O = outp                    | ut .         | I             | /O = input/out         | put P = power                                                                                                                                                                                            |  |  |  |  |
| — = Not used TTL = TTL input ST = Schmitt Trigger input |             |                             |              |               |                        |                                                                                                                                                                                                          |  |  |  |  |

| TABLE 3-1: | PIC16C710/71/711/715 PINOUT DESCRIPTION |
|------------|-----------------------------------------|
|            |                                         |

Note 1: This buffer is a Schmitt Trigger input when configured as the external interrupt.

2: This buffer is a Schmitt Trigger input when used in serial programming mode.

3: This buffer is a Schmitt Trigger input when configured in RC oscillator mode and a CMOS input otherwise.
4: The PIC16C71 is not available in SSOP package.

#### 4.2.2.1 STATUS REGISTER

#### Applicable Devices 710 71 711 715

The STATUS register, shown in Figure 4-7, contains the arithmetic status of the ALU, the RESET status and the bank select bits for data memory.

The STATUS register can be the destination for any instruction, as with any other register. If the STATUS register is the destination for an instruction that affects the Z, DC or C bits, then the write to these three bits is disabled. These bits are set or cleared according to the device logic. Furthermore, the TO and PD bits are not writable. Therefore, the result of an instruction with the STATUS register as destination may be different than intended.

For example, CLRF STATUS will clear the upper-three bits and set the Z bit. This leaves the STATUS register as 000u uluu (where u = unchanged).

It is recommended, therefore, that only BCF, BSF, SWAPF and MOVWF instructions are used to alter the STATUS register because these instructions do not affect the Z, C or DC bits from the STATUS register. For other instructions, not affecting any status bits, see the "Instruction Set Summary."

- Note 1: For those devices that do not use bits IRP and RP1 (STATUS<7:6>), maintain these bits clear to ensure upward compatibility with future products.
- Note 2: The C and DC bits operate as a borrow and digit borrow bit, respectively, in subtraction. See the SUBLW and SUBWF instructions for examples.

|          | R/W-0                                                                          | R/W-0                                                                                   | <u>R-1</u>                                                               | <u>R-1</u>                                                             | R/W-x                                                                         | R/W-x                                                                    | R/W-x                                               |                                                                                                           |
|----------|--------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------|--------------------------------------------------------------------------|------------------------------------------------------------------------|-------------------------------------------------------------------------------|--------------------------------------------------------------------------|-----------------------------------------------------|-----------------------------------------------------------------------------------------------------------|
| bit7     | RP1                                                                            | RP0                                                                                     | ТО                                                                       | PD                                                                     | Z                                                                             | DC                                                                       | C<br>bit0                                           | R = Readable bit<br>W = Writable bit<br>U = Unimplemented bit,<br>read as '0'<br>- n = Value at POR reset |
| bit 7:   | <b>IRP:</b> Regi<br>1 = Bank<br>0 = Bank                                       | ster Bank<br>2, 3 (100h<br>0, 1 (00h -                                                  | Select bit<br>- 1FFh)<br>FFh)                                            | (used for                                                              | indirect ad                                                                   | dressing)                                                                |                                                     |                                                                                                           |
| bit 6-5: | <b>RP1:RP0</b><br>11 = Banl<br>10 = Banl<br>01 = Banl<br>00 = Banl<br>Each ban | : Register<br>< 3 (180h -<br>< 2 (100h -<br>< 1 (80h - I<br>< 0 (00h - 7<br>k is 128 by | Bank Sel<br>1FFh)<br>17Fh)<br>FFh)<br>7Fh)<br>⁄tes                       | ect bits (u                                                            | sed for dire                                                                  | ct address                                                               | ing)                                                |                                                                                                           |
| bit 4:   | <b>TO:</b> Time-<br>1 = After  <br>0 = A WD                                    | -out bit<br>power-up,<br>T time-out                                                     | CLRWDT ir                                                                | nstruction,                                                            | or sleep ii                                                                   | nstruction                                                               |                                                     |                                                                                                           |
| bit 3:   | <b>PD</b> : Powe<br>1 = After  <br>0 = By ex                                   | er-down bit<br>power-up o<br>ecution of                                                 | or by the othe street                                                    | CLRWDT ins                                                             | struction                                                                     |                                                                          |                                                     |                                                                                                           |
| bit 2:   | <b>Z:</b> Zero bi<br>1 = The re<br>0 = The re                                  | t<br>esult of an<br>esult of an                                                         | arithmetio<br>arithmetio                                                 | c or logic o<br>c or logic o                                           | operation is                                                                  | zero<br>not zero                                                         |                                                     |                                                                                                           |
| bit 1:   | <b>DC:</b> Digit<br>1 = A carr<br>0 = No ca                                    | carry/borro<br>ry-out from<br>rry-out fro                                               | ow bit (AD<br>the 4th le<br>m the 4th                                    | DWF, ADDL<br>Dw order b<br>low order                                   | w,SUBLW,S<br>bit of the res<br>bit of the re                                  | UBWF instru<br>Sult occurre<br>Soult                                     | uctions)(for<br>ed                                  | borrow the polarity is reversed)                                                                          |
| bit 0:   | C: Carry/I<br>1 = A carr<br>0 = No ca<br>Note: For<br>the secon<br>bit of the  | porrow bit<br>ry-out from<br>arry-out from<br>borrow the<br>od operand<br>source reg    | (ADDWF, A<br>the most<br>m the mo<br>e polarity<br>l. For rota<br>ister. | DDLW, SUB<br>t significar<br>st significa<br>is reverse<br>te (RRF, RL | LW, SUBWF<br>at bit of the<br>ant bit of the<br>d. A subtra<br>F) instruction | instruction<br>result occu<br>result occu<br>ction is ex<br>ons, this bi | s)<br>urred<br>curred<br>ecuted by a<br>t is loaded | adding the two's complement of with either the high or low order                                          |

#### FIGURE 4-7: STATUS REGISTER (ADDRESS 03h, 83h)

#### 4.2.2.2 OPTION REGISTER

# Applicable Devices 710 71 711 715

The OPTION register is a readable and writable register which contains various control bits to configure the TMR0/WDT prescaler, the External INT Interrupt, TMR0, and the weak pull-ups on PORTB.

#### FIGURE 4-8: OPTION REGISTER (ADDRESS 81h, 181h)

| R/W-1        | R/W-1                                                | R/W-1 F                                                                     | R/W-1 R/W-1                                                               | R/W-1                    | R/W-1              | R/W-1       |                                                                                                           |
|--------------|------------------------------------------------------|-----------------------------------------------------------------------------|---------------------------------------------------------------------------|--------------------------|--------------------|-------------|-----------------------------------------------------------------------------------------------------------|
| RBPU<br>bit7 | INTEDG                                               | TOCS                                                                        | TOSE   PSA                                                                | PS2                      | PS1                | PS0<br>bit0 | R = Readable bit<br>W = Writable bit<br>U = Unimplemented bit,<br>read as '0'<br>- n = Value at POR reset |
| bit 7:       | <b>RBPU:</b> PO<br>1 = PORTE<br>0 = PORTE            | RTB Pull-up<br>3 pull-ups ai<br>3 pull-ups ai                               | o Enable bit<br>re disabled<br>re enabled by inc                          | lividual port            | latch value        | es          |                                                                                                           |
| bit 6:       | INTEDG: In<br>1 = Interrup<br>0 = Interrup           | nterrupt Edg<br>ot on rising<br>ot on falling                               | ge Select bit<br>edge of RB0/INT<br>edge of RB0/INT                       | <sup>∙</sup> pin<br>Γpin |                    |             |                                                                                                           |
| bit 5:       | <b>TOCS:</b> TMF<br>1 = Transiti<br>0 = Interna      | R0 Clock Sc<br>on on RA4/<br>I instruction                                  | ource Select bit<br>T0CKI pin<br>cycle clock (CLł                         | (OUT)                    |                    |             |                                                                                                           |
| bit 4:       | <b>TOSE:</b> TMF<br>1 = Increm<br>0 = Increm         | R0 Source E<br>ent on high-<br>ent on low-t                                 | Edge Select bit<br>to-low transition<br>o-high transition                 | on RA4/T0<br>on RA4/T0   | CKI pin<br>CKI pin |             |                                                                                                           |
| bit 3:       | <b>PSA:</b> Prese<br>1 = Presca<br>0 = Presca        | caler Assigr<br>ler is assigr<br>ler is assigr                              | nment bit<br>ned to the WDT<br>ned to the Timer(                          | ) module                 |                    |             |                                                                                                           |
| bit 2-0:     | PS2:PS0:                                             | Prescaler R                                                                 | ate Select bits                                                           |                          |                    |             |                                                                                                           |
|              | Bit Value                                            | TMR0 Rate                                                                   | WDT Rate                                                                  |                          |                    |             |                                                                                                           |
|              | 000<br>001<br>010<br>011<br>100<br>101<br>110<br>111 | 1 : 2<br>1 : 4<br>1 : 8<br>1 : 16<br>1 : 32<br>1 : 64<br>1 : 128<br>1 : 256 | 1 : 1<br>1 : 2<br>1 : 4<br>1 : 8<br>1 : 16<br>1 : 32<br>1 : 64<br>1 : 128 |                          |                    |             |                                                                                                           |

Note: To achieve a 1:1 prescaler assignment for the TMR0 register, assign the prescaler to the Watchdog Timer by setting bit PSA (OPTION<3>).

#### 4.3 PCL and PCLATH

The program counter (PC) is 13-bits wide. The low byte comes from the PCL register, which is a readable and writable register. The upper bits (PC<12:8>) are not readable, but are indirectly writable through the PCLATH register. On any reset, the upper bits of the PC will be cleared. Figure 4-14 shows the two situations for the loading of the PC. The upper example in the figure shows how the PC is loaded on a write to PCL (PCLATH<4:0>  $\rightarrow$  PCH). The lower example in the figure shows how the PC is loaded during a CALL or GOTO instruction (PCLATH<4:3>  $\rightarrow$  PCH).

#### FIGURE 4-14: LOADING OF PC IN DIFFERENT SITUATIONS



#### 4.3.1 COMPUTED GOTO

A computed GOTO is accomplished by adding an offset to the program counter (ADDWF PCL). When doing a table read using a computed GOTO method, care should be exercised if the table location crosses a PCL memory boundary (each 256 byte block). Refer to the application note *"Implementing a Table Read"* (AN556).

#### 4.3.2 STACK

The PIC16CXX family has an 8 level deep x 13-bit wide hardware stack. The stack space is not part of either program or data space and the stack pointer is not readable or writable. The PC is PUSHed onto the stack when a CALL instruction is executed or an interrupt causes a branch. The stack is POPed in the event of a RETURN, RETLW or a RETFIE instruction execution. PCLATH is not affected by a PUSH or POP operation.

The stack operates as a circular buffer. This means that after the stack has been PUSHed eight times, the ninth push overwrites the value that was stored from the first push. The tenth push overwrites the second push (and so on).

| Note 2: There are no instructions/mnemonics<br>called PUSH or POP. These are actions<br>that occur from the execution of the CALL,<br>RETURN, RETLW, and RETFIE instruc-<br>tions, or the vectoring to an interrupt<br>address. | Note 1: | There are no status bits to indicate stack overflow or stack underflow conditions.                                                                                                                     |
|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|                                                                                                                                                                                                                                 | Note 2: | There are no instructions/mnemonics called PUSH or POP. These are actions that occur from the execution of the CALL, RETURN, RETLW, and RETFIE instructions, or the vectoring to an interrupt address. |

#### 4.4 <u>Program Memory Paging</u>

The PIC16C71X devices ignore both paging bits (PCLATH<4:3>, which are used to access program memory when more than one page is available. The use of PCLATH<4:3> as general purpose read/write bits for the PIC16C71X is not recommended since this may affect upward compatibility with future products.

# 6.0 TIMER0 MODULE

#### Applicable Devices71071711715

The Timer0 module timer/counter has the following features:

- 8-bit timer/counter
- Readable and writable
- 8-bit software programmable prescaler
- Internal or external clock select
- · Interrupt on overflow from FFh to 00h
- Edge select for external clock

Figure 6-1 is a simplified block diagram of the Timer0 module.

Timer mode is selected by clearing bit TOCS (OPTION<5>). In timer mode, the Timer0 module will increment every instruction cycle (without prescaler). If the TMR0 register is written, the increment is inhibited for the following two instruction cycles (Figure 6-2 and Figure 6-3). The user can work around this by writing an adjusted value to the TMR0 register.

Counter mode is selected by setting bit TOCS (OPTION<5>). In counter mode, Timer0 will increment either on every rising or falling edge of pin RA4/T0CKI. The incrementing edge is determined by the Timer0 Source Edge Select bit TOSE (OPTION<4>). Clearing

FIGURE 6-1: TIMER0 BLOCK DIAGRAM

bit T0SE selects the rising edge. Restrictions on the external clock input are discussed in detail in Section 6.2.

The prescaler is mutually exclusively shared between the Timer0 module and the Watchdog Timer. The prescaler assignment is controlled in software by control bit PSA (OPTION<3>). Clearing bit PSA will assign the prescaler to the Timer0 module. The prescaler is not readable or writable. When the prescaler is assigned to the Timer0 module, prescale values of 1:2, 1:4, ..., 1:256 are selectable. Section 6.3 details the operation of the prescaler.

#### 6.1 <u>Timer0 Interrupt</u>

The TMR0 interrupt is generated when the TMR0 register overflows from FFh to 00h. This overflow sets bit T0IF (INTCON<2>). The interrupt can be masked by clearing bit T0IE (INTCON<5>). Bit T0IF must be cleared in software by the Timer0 module interrupt service routine before re-enabling this interrupt. The TMR0 interrupt cannot awaken the processor from SLEEP since the timer is shut off during SLEEP. See Figure 6-4 for Timer0 interrupt timing.



#### FIGURE 6-2: TIMER0 TIMING: INTERNAL CLOCK/NO PRESCALE



| Register | Power-on Reset,<br>Brown-out Reset<br>Parity Error Reset | MCLR Resets<br>WDT Reset | Wake-up via<br>WDT or<br>Interrupt |
|----------|----------------------------------------------------------|--------------------------|------------------------------------|
| W        | xxxx xxxx                                                | นนนน นนนน                | นนนน นนนน                          |
| INDF     | N/A                                                      | N/A                      | N/A                                |
| TMR0     | xxxx xxxx                                                | นนนน นนนน                | นนนน นนนน                          |
| PCL      | 0000 0000                                                | 0000 0000                | PC + 1 <sup>(2)</sup>              |
| STATUS   | 0001 1xxx                                                | 000q quuu <sup>(3)</sup> | uuuq quuu <sup>(3)</sup>           |
| FSR      | xxxx xxxx                                                | นนนน นนนน                | นนนน นนนน                          |
| PORTA    | x 0000                                                   | u 0000                   | u uuuu                             |
| PORTB    | xxxx xxxx                                                | นนนน นนนน                | นนนน นนนน                          |
| PCLATH   | 0 0000                                                   | 0 0000                   | u uuuu                             |
| INTCON   | 0000 000x                                                | 0000 000u                | uuuu uuuu <b>(1)</b>               |
| PIR1     | -0                                                       | -0                       | _u(1)                              |
| ADCON0   | 0000 00-0                                                | 0000 00-0                | uuuu uu-u                          |
| OPTION   | 1111 1111                                                | 1111 1111                | นนนน นนนน                          |
| TRISA    | 1 1111                                                   | 1 1111                   | u uuuu                             |
| TRISB    | 1111 1111                                                | 1111 1111                | นนนน นนนน                          |
| PIE1     | -0                                                       | -0                       | -u                                 |
| PCON     | qqq                                                      | luu                      | luu                                |
| ADCON1   | 00                                                       | 00                       | uu                                 |

#### TABLE 8-13: INITIALIZATION CONDITIONS FOR ALL REGISTERS, PIC16C715

Legend: u = unchanged, x = unknown, -= unimplemented bit, read as '0', q = value depends on condition Note 1: One or more bits in INTCON and PIR1 will be affected (to cause wake-up).

2: When the wake-up is due to an interrupt and the GIE bit is set, the PC is loaded with the interrupt vector (0004h).

3: See Table 8-11 for reset value for specific condition.

#### FIGURE 8-17: INTERRUPT LOGIC, PIC16C710, 71, 711



#### FIGURE 8-18: INTERRUPT LOGIC, PIC16C715



#### 10.6 <u>PICDEM-1 Low-Cost PIC16/17</u> <u>Demonstration Board</u>

The PICDEM-1 is a simple board which demonstrates the capabilities of several of Microchip's microcontrollers. The microcontrollers supported are: PIC16C5X (PIC16C54 to PIC16C58A), PIC16C61, PIC16C62X, PIC16C71, PIC16C8X, PIC17C42, PIC17C43 and PIC17C44. All necessary hardware and software is included to run basic demo programs. The users can program the sample microcontrollers provided with the PICDEM-1 board, on a PRO MATE II or PICSTART-Plus programmer, and easily test firmware. The user can also connect the PICDEM-1 board to the PICMASTER emulator and download the firmware to the emulator for testing. Additional prototype area is available for the user to build some additional hardware and connect it to the microcontroller socket(s). Some of the features include an RS-232 interface, a potentiometer for simulated analog input, push-button switches and eight LEDs connected to PORTB.

#### 10.7 <u>PICDEM-2 Low-Cost PIC16CXX</u> Demonstration Board

The PICDEM-2 is a simple demonstration board that supports the PIC16C62, PIC16C64, PIC16C65, PIC16C73 and PIC16C74 microcontrollers. All the necessary hardware and software is included to run the basic demonstration programs. The user can program the sample microcontrollers provided with the PICDEM-2 board, on a PRO MATE II programmer or PICSTART-Plus, and easily test firmware. The PICMASTER emulator may also be used with the PICDEM-2 board to test firmware. Additional prototype area has been provided to the user for adding additional hardware and connecting it to the microcontroller socket(s). Some of the features include a RS-232 interface, push-button switches, a potentiometer for simulated analog input, a Serial EEPROM to demonstrate usage of the I<sup>2</sup>C bus and separate headers for connection to an LCD module and a keypad.

#### 10.8 PICDEM-3 Low-Cost PIC16CXXX Demonstration Board

The PICDEM-3 is a simple demonstration board that supports the PIC16C923 and PIC16C924 in the PLCC package. It will also support future 44-pin PLCC microcontrollers with a LCD Module. All the necessary hardware and software is included to run the basic demonstration programs. The user can program the sample microcontrollers provided with the PICDEM-3 board, on a PRO MATE II programmer or PICSTART Plus with an adapter socket, and easily test firmware. The PICMASTER emulator may also be used with the PICDEM-3 board to test firmware. Additional prototype area has been provided to the user for adding hardware and connecting it to the microcontroller socket(s). Some of the features include an RS-232 interface, push-button switches, a potentiometer for simulated analog input, a thermistor and separate headers for connection to an external LCD module and a keypad. Also provided on the PICDEM-3 board is an LCD panel, with 4 commons and 12 segments, that is capable of displaying time, temperature and day of the week. The PICDEM-3 provides an additional RS-232 interface and Windows 3.1 software for showing the demultiplexed LCD signals on a PC. A simple serial interface allows the user to construct a hardware demultiplexer for the LCD signals.

#### 10.9 <u>MPLAB Integrated Development</u> <u>Environment Software</u>

The MPLAB IDE Software brings an ease of software development previously unseen in the 8-bit microcontroller market. MPLAB is a windows based application which contains:

- A full featured editor
- Three operating modes
  - editor
  - emulator
  - simulator
- A project manager
- Customizable tool bar and key mapping
- A status bar with project information

Extensive on-line help

MPLAB allows you to:

- Edit your source files (either assembly or 'C')
- One touch assemble (or compile) and download to PIC16/17 tools (automatically updates all project information)
- Debug using:
- source files
- absolute listing file
- Transfer data dynamically via DDE (soon to be replaced by OLE)
- Run up to four emulators on the same PC

The ability to use MPLAB with Microchip's simulator allows a consistent platform and the ability to easily switch from the low cost simulator to the full featured emulator with minimal retraining due to development tools.

#### 10.10 Assembler (MPASM)

The MPASM Universal Macro Assembler is a PChosted symbolic assembler. It supports all microcontroller series including the PIC12C5XX, PIC14000, PIC16C5X, PIC16CXXX, and PIC17CXX families.

MPASM offers full featured Macro capabilities, conditional assembly, and several source and listing formats. It generates various object code formats to support Microchip's development tools as well as third party programmers.

MPASM allows full symbolic debugging from PICMASTER, Microchip's Universal Emulator System.

# TABLE 11-6:A/D CONVERTER CHARACTERISTICS:<br/>PIC16C710/711-04 (COMMERCIAL, INDUSTRIAL, EXTENDED)<br/>PIC16C710/711-10 (COMMERCIAL, INDUSTRIAL, EXTENDED)<br/>PIC16LC710/711-20 (COMMERCIAL, INDUSTRIAL, EXTENDED)<br/>PIC16LC710/711-04 (COMMERCIAL, INDUSTRIAL, EXTENDED)

| Param<br>No. | Sym  | Characteristic                                 | Min       | Тур†       | Мах        | Units | Conditions                                                                                                                             |
|--------------|------|------------------------------------------------|-----------|------------|------------|-------|----------------------------------------------------------------------------------------------------------------------------------------|
| A01          | NR   | Resolution                                     |           |            | 8-bits     | bit   | $VREF=VDD,VSS\leqAIN\leqVREF$                                                                                                          |
| A02          | EABS | Absolute error                                 | _         | _          | < ± 1      | LSb   | $VREF = VDD,  VSS \leq AIN \leq VREF$                                                                                                  |
| A03          | EIL  | Integral linearity error                       | _         | —          | < ± 1      | LSb   | $VREF=VDD,VSS\leqAIN\leqVREF$                                                                                                          |
| A04          | Edl  | Differential linearity error                   | _         | —          | < ± 1      | LSb   | $VREF=VDD,VSS\leqAIN\leqVREF$                                                                                                          |
| A05          | Efs  | Full scale error                               | _         | —          | < ± 1      | LSb   | $VREF = VDD,  VSS \leq AIN \leq VREF$                                                                                                  |
| A06          | EOFF | Offset error                                   | _         | —          | < ± 1      | LSb   | $VREF = VDD,  VSS \leq AIN \leq VREF$                                                                                                  |
| A10          | —    | Monotonicity                                   | —         | guaranteed | -          | —     | $VSS \leq VAIN \leq VREF$                                                                                                              |
| A20          | Vref | Reference voltage                              | 2.5V      | _          | Vdd + 0.3  | V     |                                                                                                                                        |
| A25          | VAIN | Analog input voltage                           | Vss - 0.3 | _          | Vref + 0.3 | V     |                                                                                                                                        |
| A30          | ZAIN | Recommended impedance of analog voltage source | —         | _          | 10.0       | kΩ    |                                                                                                                                        |
| A40          | IAD  | A/D conversion current (VDD)                   | _         | 180        | _          | μA    | Average current consumption when A/D is on. (Note 1)                                                                                   |
| A50          | IREF | VREF input current (Note 2)                    | 10        | _          | 1000       | μΑ    | During VAIN acquisition.<br>Based on differential of VHOLD to VAIN.<br>To charge CHOLD see Section 7.1.<br>During A/D Conversion cycle |

These parameters are characterized but not tested.

\*

† Data in "Typ" column is at 5V, 25°C unless otherwise stated. These parameters are for design guidance only and are not tested.

Note 1: When A/D is off, it will not consume any current other than minor leakage current.

The power-down current spec includes any such leakage from the A/D module.

2: VREF current is from RA3 pin or VDD pin, whichever is selected as reference input.

#### FIGURE 12-29: TYPICAL IDD vs. FREQUENCY (HS MODE, 25°C)



#### FIGURE 12-30: MAXIMUM IDD vs. FREQUENCY (HS MODE, -40°C TO 85°C)



|     |       | $\sim$                       |       |                         |       |                     |                   |                            |       |                            |
|-----|-------|------------------------------|-------|-------------------------|-------|---------------------|-------------------|----------------------------|-------|----------------------------|
|     |       |                              |       |                         |       |                     |                   |                            |       |                            |
| OSC |       | PIC16C715-04                 |       | <pre>PIC16C715-10</pre> |       | PIC16C715-20        |                   | PIC16LC715-04              |       | PIC16C715/JW               |
|     | VDD:  | 4.0V to 5.5V                 | VDD:  | 4.5V to 5.5V            | VDD:  | 4.5V to 5.5V        | VDD:              | 2.5V to 5.5V               | VDD:  | 4.0V to 5.5V               |
| PC  | IDD:  | 5 mA max. at 5.5V            | IDD:  | 2.7 mA typ. at \$.5)    | IDD:  | 2.7 mA typ. at 5.5V | IDD:              | 2.0 mA typ. at 3.0V        | IDD:  | 5 mA max. at 5.5V          |
|     | IPD:  | 21 μA max. at 4V             | IPD:  | 1.5 μA typ. at 4V       | IPD:  | 1.5 μA typ. at 4V   | IPD:              | 0.9 μA typ. at 3V          | IPD:  | 21 μA max. at 4V           |
|     | Freq: | 4 MHz max.                   | Freq: | 4 MHz max. >            | Freq: | 4 MHz max.          | Freq:             | 4 MHz max.                 | Freq: | 4 MHz max.                 |
|     | VDD:  | 4.0V to 5.5V                 | VDD:  | 4.5V to 5.5V /          | VDD:  | 4.5V to 5.5V        | VDD:              | 2.5V to 5.5V               | VDD:  | 4.0V to 5.5V               |
| VT  | IDD:  | 5 mA max. at 5.5V            | IDD:  | 2.7 mA typ. at 5.5V     | IDD:  | 2.7/mA typ. at 5.5V | IDD:              | 2.0 mA typ. at 3.0V        | IDD:  | 5 mA max. at 5.5V          |
|     | IPD:  | 21 μA max. at 4V             | IPD:  | 1.5 μA typ. at 4V       | NgD:  | 1.5 µA typ at 4V    | IPD:              | 0.9 μA typ. at 3V          | IPD:  | 21 μA max. at 4V           |
|     | Freq: | 4 MHz max.                   | Freq: | 4 MHz max.              | Freq. | 4 MHz max.          | Freq:             | 4 MHz max.                 | Freq: | 4 MHz max.                 |
|     | VDD:  | 4.5V to 5.5V                 | VDD:  | 4.5V to 5.5V            | V6p:  | 4.5V/to 5,5V/       |                   |                            | Vdd:  | 4.5V to 5.5V               |
| Це  | IDD:  | 13.5 mA typ. at 5.5V         | IDD:  | 30 mA max. at 5.5V      | IDD:  | 30 mA max. at 5.5V  |                   | tuco in US modo            | IDD:  | 30 mA max. at 5.5V         |
|     | IPD:  | 1.5 μA typ. at 4.5V          | IPD:  | 1.5 μA typ. at 4.5V     | IPD:  | 1.5 μA typ. at 4.5V |                   | d use in HS mode           | IPD:  | 1.5 μA typ. at 4.5V        |
|     | Freq: | 4 MHz max.                   | Freq: | 10 MHz max.             | Freq: | 20 MHz max.         | $\langle \rangle$ |                            | Freq: | 10 MHz max.                |
|     | VDD:  | 4.0V to 5.5V                 |       |                         |       |                     | YOD:              | 2.5V to 5.5V               | Vdd:  | 2.5V to 5.5V               |
|     | IDD:  | 52.5 μA typ. at 32 kHz, 4.0V | Dong  | tuso in LP modo         | Dono  |                     | IDD:/             | 48 μA max. at 32 kHz, 3.0V | IDD:  | 48 μA max. at 32 kHz, 3.0V |
|     | IPD:  | 0.9 μA typ. at 4.0V          |       |                         |       |                     | IPG: /            | /5.Ø μA max. at 3.0V       | IPD:  | 5.0 μA max. at 3.0V        |
|     | Freq: | 200 kHz max.                 |       |                         |       | /                   | Freq:             | / 200 kHz max.             | Freq: | 200 kHz max.               |

The shaded sections indicate oscillator selections which are tested for functionality, but not for MIN/MAX specifications. It is recommended that the user select the device type that ensures the specifications required.

**TABLE 13-1:** 

CROSS REFERENCE OF DEVICE SPECS FOR OSCILLATOR CONFIGURATIONS AND FREQUENCIES OF OPERATION (COMMERCIAL DEVICES)

# Applicable Devices71071711715

|              |                                      | Standa            | rd Opora   | tina  | Conditi           | one lu        | nloss othorwise stated)                          |  |
|--------------|--------------------------------------|-------------------|------------|-------|-------------------|---------------|--------------------------------------------------|--|
|              |                                      | Oporati           | na tomno   | ning  |                   |               | $T_{\rm A} < 170^{\circ}C$ (commercial)          |  |
|              |                                      | Operati           | ng tempe   | latur | e UC              | <u> </u>      | $TA \leq +70 \text{ C}$ (commercial)             |  |
| DC CHAR      | RACTERISTICS                         |                   |            |       | -40               |               | $TA \leq +85 C$ (industrial)                     |  |
|              |                                      | <b>.</b> .        |            |       | -40               | C _≤          | $IA \leq +125 C$ (extended)                      |  |
|              |                                      | Operati           | ng voltage | e VDI | D range           | as des        | cribed in DC spec Section 13.1                   |  |
|              |                                      | and Section 13.2. |            |       |                   |               |                                                  |  |
| Param        | Characteristic                       | Sym               | Min        | Тур   | Max               | Units         | Conditions                                       |  |
| No.          |                                      |                   |            | †     |                   |               |                                                  |  |
|              | Output High Voltage                  |                   |            |       |                   |               |                                                  |  |
| D090         | I/O ports (Note 3)                   | Voн               | VDD - 0.7  | -     | -                 | V             | IOH = -3.0 mA. VDØ =\4.5V.                       |  |
|              |                                      |                   | _          |       |                   |               | -40°C to +85°C                                   |  |
|              |                                      |                   | Vpp - 0 7  |       | _                 |               | $10 = -25 \text{ m/s} \sqrt{108} + 15 \text{ V}$ |  |
| DUSUA        |                                      |                   | 0.7        |       |                   | V V           | $-10^{\circ}$ C to $\pm 125^{\circ}$ C           |  |
| <b>D</b> 000 |                                      |                   | V          |       |                   |               |                                                  |  |
| D092         | OSC2/CLKOUT (RC osc coniig)          |                   | 0.7        | -     | -                 | V             | 10H = -1.3  IIIA,  VDD = 4.5V,                   |  |
|              |                                      |                   |            |       |                   |               | -40°C to +85°C                                   |  |
| D092A        |                                      |                   | VDD - 0.7  | ] -   | -                 |               | $IOP_{=} - 1.0 \text{ mA}, VDD_{=} 4.5V,$        |  |
|              |                                      |                   |            |       |                   |               | -40°C to +(25°C                                  |  |
|              | Capacitive Loading Specs on          |                   |            |       |                   | $\frown$      |                                                  |  |
|              | Output Pins                          |                   |            |       |                   | / r           |                                                  |  |
| D100         | OSC2 pin                             | Cosc2             | -          | -     | 15                |               | IPXT, HS and LP modes when                       |  |
|              |                                      |                   |            |       | $\wedge$          | ' \           | external clock is used to drive                  |  |
|              |                                      |                   |            |       | $\langle \rangle$ | $ \setminus $ | 0801                                             |  |
| D101         | All $I/O$ pips and OSC2 (in RC mode) | Cio               | _          |       | -50-              |               |                                                  |  |
|              |                                      |                   | · · ·      | Ķ     | -30-              |               |                                                  |  |

† Data in "Typ" column is at 5V, 25°C unless otherwise stated. These parameters are for design guidance only and are not tested.

Note 1: In RC oscillator configuration, the OSC1/CLKIN pin is a Schmitt Trigger input. It is not recommended that the PIC16C7X be driven with external clock in RC mode.

2: The leakage current on the MCLR pin is strongly dependent on the applied voltage level. The specified levels represent normal operating conditions. Higher leakage current may be measured at different input voltages.

3: Negative current is defined as coming out of the pin:



# $\ensuremath{\textcircled{}^{\odot}}$ 1997 Microchip Technology Inc.



# 15.2 DC Characteristics: PIC16LC71-04 (Commercial, Industrial)

| DC CHA       | RACTERISTICS                                                     |      | Standard Operating Conditions (unless otherwise stated)OOperating temperature $0^{\circ}C$ $\leq TA \leq +70^{\circ}C$ (commercial) $-40^{\circ}C$ $\leq TA \leq +85^{\circ}C$ (industrial) |      |     |       |                                                                 |  |  |
|--------------|------------------------------------------------------------------|------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|-----|-------|-----------------------------------------------------------------|--|--|
| Param<br>No. | Characteristic                                                   | Sym  | Min                                                                                                                                                                                         | Тур† | Max | Units | Conditions                                                      |  |  |
| D001         | Supply Voltage                                                   | Vdd  | 3.0                                                                                                                                                                                         | -    | 6.0 | V     | XT, RC, and LP osc configuration                                |  |  |
| D002*        | RAM Data Retention<br>Voltage (Note 1)                           | Vdr  | -                                                                                                                                                                                           | 1.5  | -   | V     |                                                                 |  |  |
| D003         | VDD start voltage to<br>ensure internal Power-on<br>Reset signal | VPOR | -                                                                                                                                                                                           | Vss  | -   | V     | See section on Power-on Reset for details                       |  |  |
| D004*        | VDD rise rate to ensure<br>internal Power-on Reset<br>signal     | SVDD | 0.05                                                                                                                                                                                        | -    | -   | V/ms  | See section on Power-on Reset for details                       |  |  |
| D010         | Supply Current (Note 2)                                          | IDD  | -                                                                                                                                                                                           | 1.4  | 2.5 | mA    | XT, RC osc configuration<br>Fosc = 4 MHz, VDD = 3.0V (Note 4)   |  |  |
| D010A        |                                                                  |      | -                                                                                                                                                                                           | 15   | 32  | μA    | LP osc configuration<br>Fosc = 32 kHz, VDD = 3.0V, WDT disabled |  |  |
| D020         | Power-down Current                                               | IPD  | -                                                                                                                                                                                           | 5    | 20  | μA    | VDD = 3.0V, WDT enabled, -40°C to +85°C                         |  |  |
| D021         | (Note 3)                                                         |      | -                                                                                                                                                                                           | 0.6  | 9   | μA    | VDD = $3.0V$ , WDT disabled, $0^{\circ}C$ to $+70^{\circ}C$     |  |  |
| D021A        |                                                                  |      | -                                                                                                                                                                                           | 0.6  | 12  | μA    | VDD = $3.0V$ , WDT disabled, $-40^{\circ}C$ to $+85^{\circ}C$   |  |  |

\* These parameters are characterized but not tested.

† Data in "Typ" column is at 5V, 25°C unless otherwise stated. These parameters are for design guidance only and are not tested.

Note 1: This is the limit to which VDD can be lowered without losing RAM data.

2: The supply current is mainly a function of the operating voltage and frequency. Other factors such as I/O pin loading and switching rate, oscillator type, internal code execution pattern, and temperature also have an impact on the current consumption.

The test conditions for all IDD measurements in active operation mode are:

OSC1 = external square wave, from rail to rail; all I/O pins tristated, pulled to VDD

 $\overline{\text{MCLR}}$  = VDD; WDT enabled/disabled as specified.

3: The power-down current in SLEEP mode does not depend on the oscillator type. Power-down current is measured with the part in SLEEP mode, with all I/O pins in hi-impedance state and tied to VDD and VSS.

4: For RC osc configuration, current through Rext is not included. The current through the resistor can be estimated by the formula Ir = VDD/2Rext (mA) with Rext in kOhm.



# FIGURE 15-4: RESET, WATCHDOG TIMER, OSCILLATOR START-UP TIMER AND POWER-UP TIMER TIMING

# TABLE 15-4:RESET, WATCHDOG TIMER, OSCILLATOR START-UP TIMER AND POWER-UP<br/>TIMER REQUIREMENTS

| Parameter<br>No. | Sym   | Characteristic                    | Min | Тур†      | Мах  | Units | Conditions               |
|------------------|-------|-----------------------------------|-----|-----------|------|-------|--------------------------|
| 30               | TmcL  | MCLR Pulse Width (low)            | 200 | _         | _    | ns    | VDD = 5V, -40°C to +85°C |
| 31               | Twdt  | Watchdog Timer Time-out Period    | 7*  | 18        | 33*  | ms    | VDD = 5V, -40°C to +85°C |
|                  |       | (No Prescaler)                    |     |           |      |       |                          |
| 32               | Tost  | Oscillation Start-up Timer Period | _   | 1024 Tosc | _    | _     | Tosc = OSC1 period       |
| 33               | Tpwrt | Power-up Timer Period             | 28* | 72        | 132* | ms    | VDD = 5V, -40°C to +85°C |
| 34               | Tıoz  | I/O High Impedance from MCLR      | —   | —         | 100  | ns    |                          |

\* These parameters are characterized but not tested.

† Data in "Typ" column is at 5V, 25°C unless otherwise stated. These parameters are for design guidance only and are not tested.

#### **ON-LINE SUPPORT**

Microchip provides two methods of on-line support. These are the Microchip BBS and the Microchip World Wide Web (WWW) site.

Use Microchip's Bulletin Board Service (BBS) to get current information and help about Microchip products. Microchip provides the BBS communication channel for you to use in extending your technical staff with microcontroller and memory experts.

To provide you with the most responsive service possible, the Microchip systems team monitors the BBS, posts the latest component data and software tool updates, provides technical help and embedded systems insights, and discusses how Microchip products provide project solutions.

The web site, like the BBS, is used by Microchip as a means to make files and information easily available to customers. To view the site, the user must have access to the Internet and a web browser, such as Netscape or Microsoft Explorer. Files are also available for FTP download from our FTP site.

#### Connecting to the Microchip Internet Web Site

The Microchip web site is available by using your favorite Internet browser to attach to:

#### www.microchip.com

The file transfer site is available by using an FTP service to connect to:

#### ftp://ftp.futureone.com/pub/microchip

The web site and file transfer site provide a variety of services. Users may download files for the latest Development Tools, Data Sheets, Application Notes, User's Guides, Articles and Sample Programs. A variety of Microchip specific business information is also available, including listings of Microchip sales offices, distributors and factory representatives. Other data available for consideration is:

- Latest Microchip Press Releases
- Technical Support Section with Frequently Asked
   Questions
- Design Tips
- Device Errata
- Job Postings
- Microchip Consultant Program Member Listing
- Links to other useful web sites related to Microchip Products

#### **Connecting to the Microchip BBS**

Connect worldwide to the Microchip BBS using either the Internet or the CompuServe  $^{\circledast}$  communications network.

#### Internet:

You can telnet or ftp to the Microchip BBS at the address: mchipbbs.microchip.com

#### **CompuServe Communications Network:**

When using the BBS via the Compuserve Network, in most cases, a local call is your only expense. The Microchip BBS connection does not use CompuServe membership services, therefore you do not need CompuServe membership to join Microchip's BBS. There is no charge for connecting to the Microchip BBS. The procedure to connect will vary slightly from country to country. Please check with your local CompuServe agent for details if you have a problem. CompuServe service allow multiple users various baud rates depending on the local point of access.

The following connect procedure applies in most locations.

- 1. Set your modem to 8-bit, No parity, and One stop (8N1). This is not the normal CompuServe setting which is 7E1.
- 2. Dial your local CompuServe access number.
- 3. Depress the **<Enter>** key and a garbage string will appear because CompuServe is expecting a 7E1 setting.
- Type +, depress the <Enter> key and "Host Name:" will appear.
- 5. Type MCHIPBBS, depress the **<Enter>** key and you will be connected to the Microchip BBS.

In the United States, to find the CompuServe phone number closest to you, set your modem to 7E1 and dial (800) 848-4480 for 300-2400 baud or (800) 331-7166 for 9600-14400 baud connection. After the system responds with "Host Name:", type NETWORK, depress the **<Enter>** key and follow CompuServe's directions.

For voice information (or calling from overseas), you may call (614) 723-1550 for your local CompuServe number.

Microchip regularly uses the Microchip BBS to distribute technical information, application notes, source code, errata sheets, bug reports, and interim patches for Microchip systems software products. For each SIG, a moderator monitors, scans, and approves or disapproves files submitted to the SIG. No executable files are accepted from the user community in general to limit the spread of computer viruses.

#### Systems Information and Upgrade Hot Line

The Systems Information and Upgrade Line provides system users a listing of the latest versions of all of Microchip's development systems software products. Plus, this line provides information on how customers can receive any currently available upgrade kits.The Hot Line Numbers are:

1-800-755-2345 for U.S. and most of Canada, and

1-602-786-7302 for the rest of the world.

970301

**Trademarks:** The Microchip name, logo, PIC, PICSTART, PICMASTER and PRO MATE are registered trademarks of Microchip Technology Incorporated in the U.S.A. and other countries. *Flex*ROM, MPLAB and *fuzzy*LAB, are trademarks and SQTP is a service mark of Microchip in the U.S.A.

*fuzzy*TECH is a registered trademark of Inform Software Corporation. IBM, IBM PC-AT are registered trademarks of International Business Machines Corp. Pentium is a trademark of Intel Corporation. Windows is a trademark and MS-DOS, Microsoft Windows are registered trademarks of Microsoft Corporation. CompuServe is a registered trademark of CompuServe Incorporated.

All other trademarks mentioned herein are the property of their respective companies.

NOTES: