Welcome to **E-XFL.COM** What is "Embedded - Microcontrollers"? "Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications. Applications of "<u>Embedded - Microcontrollers</u>" | Details | | |----------------------------|-----------------------------------------------------------------------------| | Product Status | Active | | Core Processor | PIC | | Core Size | 8-Bit | | Speed | 4MHz | | Connectivity | - | | Peripherals | Brown-out Detect/Reset, PWM, WDT | | Number of I/O | 13 | | Program Memory Size | 1.75KB (1K x 14) | | Program Memory Type | OTP | | EEPROM Size | - | | RAM Size | 68 x 8 | | Voltage - Supply (Vcc/Vdd) | 2.5V ~ 6V | | Data Converters | A/D 4x8b | | Oscillator Type | External | | Operating Temperature | -40°C ~ 85°C (TA) | | Mounting Type | Surface Mount | | Package / Case | 20-SSOP (0.209", 5.30mm Width) | | Supplier Device Package | 20-SSOP | | Purchase URL | https://www.e-xfl.com/product-detail/microchip-technology/pic16lc711-04i-ss | # 3.1 Clocking Scheme/Instruction Cycle The clock input (from OSC1) is internally divided by four to generate four non-overlapping quadrature clocks namely Q1, Q2, Q3 and Q4. Internally, the program counter (PC) is incremented every Q1, the instruction is fetched from the program memory and latched into the instruction register in Q4. The instruction is decoded and executed during the following Q1 through Q4. The clocks and instruction execution flow is shown in Figure 3-2. # 3.2 <u>Instruction Flow/Pipelining</u> An "Instruction Cycle" consists of four Q cycles (Q1, Q2, Q3 and Q4). The instruction fetch and execute are pipelined such that fetch takes one instruction cycle while decode and execute takes another instruction cycle. However, due to the pipelining, each instruction effectively executes in one cycle. If an instruction causes the program counter to change (e.g. GOTO) then two cycles are required to complete the instruction (Example 3-1). A fetch cycle begins with the program counter (PC) incrementing in Q1. In the execution cycle, the fetched instruction is latched into the "Instruction Register" (IR) in cycle Q1. This instruction is then decoded and executed during the Q2, Q3, and Q4 cycles. Data memory is read during Q2 (operand read) and written during Q4 (destination write). ### **EXAMPLE 3-1: INSTRUCTION PIPELINE FLOW** All instructions are single cycle, except for any program branches. These take two cycles since the fetch instruction is "flushed" from the pipeline while the new instruction is being fetched and then executed. ### 4.2.2.4 PIE1 REGISTER Applicable Devices710 71 711 715 **Note:** Bit PEIE (INTCON<6>) must be set to enable any peripheral interrupt. This register contains the individual enable bits for the Peripheral interrupts. # FIGURE 4-10: PIE1 REGISTER (ADDRESS 8Ch) | | U-0 | R/W-0 | U-0 | U-0 | U-0 | U-0 | U-0 | U-0 | |---|-----|-------|-----|-----|-----|-----|-----|------| | | _ | ADIE | _ | _ | _ | _ | _ | _ | | b | it7 | | | | | | | bit0 | R = Readable bit W = Writable bit U = Unimplemented bit, read as '0' n = Value at POR reset bit 7: Unimplemented: Read as '0' bit 6: ADIE: A/D Converter Interrupt Enable bit 1 = Enables the A/D interrupt 0 = Disables the A/D interrupt bit 5-0: **Unimplemented:** Read as '0' DS30272A-page 20 ### **5.0 I/O PORTS** # Applicable Devices 710 71 711 715 Some pins for these I/O ports are multiplexed with an alternate function for the peripheral features on the device. In general, when a peripheral is enabled, that pin may not be used as a general purpose I/O pin. # 5.1 PORTA and TRISA Registers PORTA is a 5-bit latch. The RA4/T0CKI pin is a Schmitt Trigger input and an open drain output. All other RA port pins have TTL input levels and full CMOS output drivers. All pins have data direction bits (TRIS registers) which can configure these pins as output or input. Setting a TRISA register bit puts the corresponding output driver in a hi-impedance mode. Clearing a bit in the TRISA register puts the contents of the output latch on the selected pin(s). Reading the PORTA register reads the status of the pins whereas writing to it will write to the port latch. All write operations are read-modify-write operations. Therefore a write to a port implies that the port pins are read, this value is modified, and then written to the port data latch. Pin RA4 is multiplexed with the Timer0 module clock input to become the RA4/T0CKI pin. Other PORTA pins are multiplexed with analog inputs and analog VREF input. The operation of each pin is selected by clearing/setting the control bits in the ADCON1 register (A/D Control Register1). **Note:** On a Power-on Reset, these pins are configured as analog inputs and read as '0'. The TRISA register controls the direction of the RA pins, even when they are being used as analog inputs. The user must ensure the bits in the TRISA register are maintained set when using them as analog inputs. # **EXAMPLE 5-1: INITIALIZING PORTA** ``` BCF STATUS, RP0 CLRF PORTA ; Initialize PORTA by ; clearing output ; data latches STATUS, RPO ; Select Bank 1 BSF MOVLW 0xCF ; Value used to ; initialize data ; direction MOVWF TRISA ; Set RA<3:0> as inputs ; RA<4> as outputs ; TRISA<7:5> are always ; read as '0'. ``` # FIGURE 5-1: BLOCK DIAGRAM OF RA3:RA0 PINS FIGURE 5-2: BLOCK DIAGRAM OF RA4/ TOCKI PIN # TABLE 5-4: SUMMARY OF REGISTERS ASSOCIATED WITH PORTB | Address | Name | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | Value on:<br>POR,<br>BOR | Value on all other resets | |-----------|--------|-------|------------------------------|-------|-------|-------|-------|-------|-------|--------------------------|---------------------------| | 06h, 106h | PORTB | RB7 | RB6 | RB5 | RB4 | RB3 | RB2 | RB1 | RB0 | xxxx xxxx | uuuu uuuu | | 86h, 186h | TRISB | PORTB | ORTB Data Direction Register | | | | | | | | 1111 1111 | | 81h, 181h | OPTION | RBPU | INTEDG | T0CS | T0SE | PSA | PS2 | PS1 | PS0 | 1111 1111 | 1111 1111 | Legend: x = unknown, u = unchanged. Shaded cells are not used by PORTB. ### 7.4 A/D Conversions Example 7-2 shows how to perform an A/D conversion. The RA pins are configured as analog inputs. The analog reference (VREF) is the device VDD. The A/D interrupt is enabled, and the A/D conversion clock is FRC. The conversion is performed on the RAO pin (channel 0). **Note:** The GO/DONE bit should **NOT** be set in the same instruction that turns on the A/D. Clearing the GO/DONE bit during a conversion will abort the current conversion. The ADRES register will NOT be updated with the partially completed A/D conversion sample. That is, the ADRES register will continue to contain the value of the last completed conversion (or the last value written to the ADRES register). After the A/D conversion is aborted, a 2TAD wait is required before the next acquisition is started. After this 2TAD wait, an acquisition is automatically started on the selected channel. ## **EXAMPLE 7-2: A/D CONVERSION** ``` BSF STATUS, RP0 ; Select Bank 1 ADCON1 ; Configure A/D inputs CLRF BCF STATUS, RPO ; Select Bank 0 MOVLW 0xC1 ; RC Clock, A/D is on, Channel 0 is selected MOVWF ADCON0 INTCON, ADIE ; Enable A/D Interrupt BSF INTCON, GIE BSF ; Enable all interrupts Ensure that the required sampling time for the selected input channel has elapsed. Then the conversion may be started. BSF ADCON0, GO ; Start A/D Conversion ; The ADIF bit will be set and the GO/DONE bit ; is cleared upon completion of the A/D Conversion. ``` # 7.9 <u>Transfer Function</u> The ideal transfer function of the A/D converter is as follows: the first transition occurs when the analog input voltage (VAIN) is Analog VREF/256 (Figure 7-6). # 7.10 References A very good reference for understanding A/D converters is the "Analog-Digital Conversion Handbook" third edition, published by Prentice Hall (ISBN 0-13-03-2848-0). FIGURE 7-6: A/D TRANSFER FUNCTION FIGURE 7-7: FLOWCHART OF A/D OPERATION FIGURE 8-14: EXTERNAL POWER-ON RESET CIRCUIT (FOR SLOW VDD POWER-UP) - Note 1: External Power-on Reset circuit is required only if VDD power-up slope is too slow. The diode D helps discharge the capacitor quickly when VDD powers down. - 2: $R < 40 \text{ k}\Omega$ is recommended to make sure that voltage drop across R does not violate the device's electrical specification. - 3: $R1 = 100\Omega$ to 1 k $\Omega$ will limit any current flowing into $\overline{MCLR}$ from external capacitor C in the event of $\overline{MCLR}$ /VPP pin breakdown due to Electrostatic Discharge (ESD) or Electrical Overstress (EOS). # FIGURE 8-15: EXTERNAL BROWN-OUT PROTECTION CIRCUIT 1 - Note 1: This circuit will activate reset when VDD goes below (Vz + 0.7V) where Vz = Zener voltage. - 2: Internal brown-out detection on the PIC16C710/711/715 should be disabled when using this circuit. - Resistors should be adjusted for the characteristics of the transistor. # FIGURE 8-16: EXTERNAL BROWN-OUT PROTECTION CIRCUIT 2 Note 1: This brown-out circuit is less expensive, albeit less accurate. Transistor Q1 turns off when VDD is below a certain level such that: $$V_{DD} \bullet \frac{R1}{R1 + R2} = 0.7V$$ - 2: Internal brown-out detection on the PIC16C710/711/715 should be disabled when using this circuit. - 3: Resistors should be adjusted for the characteristics of the transistor. **BCF** Bit Clear f Syntax: [label] BCF f,b Operands: $0 \le f \le 127$ $0 \le b \le 7$ Operation: $0 \rightarrow (f < b >)$ Status Affected: None 00bb bfff ffff Encoding: 01 Description: Bit 'b' in register 'f' is cleared. Words: Cycles: Q Cycle Activity: Q1 Q2 Q3 Q4 Decode Read Process Write register 'f' register 'f' data Example BCF FLAG\_REG, 7 Before Instruction After Instruction | BSF | Bit Set f | | | | | | | | |------------------|----------------------------------|--------|---|--|---|--|--|--| | Syntax: | [label] BS | SF f,b | | | - | | | | | Operands: | $0 \le f \le 12$ $0 \le b \le 7$ | | | | | | | | | Operation: | $1 \rightarrow (f < b)$ | | | | | | | | | Status Affected: | None | | | | | | | | | Encoding: | 01 01bb bfff ff | | | | | | | | | Description: | Bit 'b' in re | | _ | | | | | | Words: 1 Cycles: Q Cycle Activity: Q1 Q2 Q3 Q4 | Decode | Read<br>register<br>'f' | Process<br>data | Write<br>register 'f' | |--------|-------------------------|-----------------|-----------------------| $FLAG_REG = 0xC7$ $FLAG_REG = 0x47$ Example BSF FLAG\_REG, 7 Before Instruction $FLAG_REG = 0x0A$ After Instruction $FLAG_REG = 0x8A$ | BTFSC | Bit Test, | Skip if Cl | ear | | | | | | | |-------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------|--------------------|-------|--|--|--|--|--| | Syntax: | [ <i>label</i> ] BT | FSC f,b | | | | | | | | | Operands: | $0 \le f \le 12$ $0 \le b \le 7$ | 27 | | | | | | | | | Operation: | skip if (f< | b>) = 0 | | | | | | | | | Status Affected: | None | | | | | | | | | | Encoding: | 01 | 10bb | bfff | ffff | | | | | | | Description: | If bit 'b' in register 'f' is '1' then the next instruction is executed. If bit 'b', in register 'f', is '0' then the next instruction is discarded, and a NOP is executed instead, making this a 2Tcy instruction. | | | | | | | | | | Words: | 1 | | | | | | | | | | Cycles: | 1(2) | | | | | | | | | | Q Cycle Activity: | Q1 | Q2 | Q3 | Q4 | | | | | | | | Decode | Read register 'f' | Process<br>data | NOP | | | | | | | If Skip: | (2nd Cyc | le) | | | | | | | | | | Q1 | Q2 | Q3 | Q4 | | | | | | | | NOP | NOP | NOP | NOP | | | | | | | Example | HERE<br>FALSE<br>TRUE | BTFSC<br>GOTO<br>• | FLAG,1<br>PROCESS_ | _CODE | | | | | | | | Before In | struction | | | | | | | | | | PC = address HERE | | | | | | | | | After Instruction if FLAG<1>=0, PC = address TRUE if FLAG<1>=1, PC = address FALSE | GOTO | Unconditional | Branch | | <u> </u> | NCF | Increme | nt f | | | |-----------------------|----------------------------------------------------------------------------------------|-----------|--------------|----------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------|--------------------------------|-------------------------|-----------------|---------------| | Syntax: | [ label ] GOT | ) k | | ' | Syntax: | [ label ] | INCF f | ,d | | | Operands: | $0 \le k \le 2047$ | | | ( | Operands: | $0 \le f \le 12$ $d \in [0,1]$ | 27 | | | | Operation: | $k \rightarrow PC<10:0>$ PCLATH<4:3> | → PC<12:′ | 11> | C | Operation: | $(f) + 1 \rightarrow$ | (dest) | | | | Status Affected: None | | | | 5 | Status Affected: | Z | | | | | Encoding: | 10 1kkl | kkkk | kkkk | E | Encoding: | 00 | 1010 | dfff | ffff | | Description: | GOTO is an uncolleleven bit immediato PC bits <10: PC are loaded free GOTO is a two cy | ' | Description: | The contents of register 'f' are incremented. If 'd' is 0 the result is placed in the W register. If 'd' is 1 the result is placed back in register 'f'. | | | | | | | Words: | 1 | | | V | Words: | 1 | | | | | Cycles: | 2 | | | C | Cycles: | 1 | | | | | Q Cycle Activity: | Q1 Q2 | Q3 | Q4 | C | Q Cycle Activity: | Q1 | Q2 | Q3 | Q4 | | 1st Cycle | Decode Real | | Write to PC | | | Decode | Read<br>register<br>'f' | Process<br>data | Write to dest | | 2nd Cycle | NOP NOF | NOP | NOP | | | | | | | | Example | Example GOTO THERE After Instruction PC = Address THERE | | E | Example | INCF Before In | CNT, | | | | | · | | | | | After Inst | CNT<br>Z | = 0xFf<br>= 0<br>= 0x00 | | | Z = 1 | INCFSZ | Increme | nt f, Skip | o if O | | IORLW | Inclusive | e OR Lit | eral with | W | | | |--------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------|-----------------|---------------|-------------------|-------------------------------------------------------------------------------|---------------------|-----------------|---------------|--|--| | Syntax: | [ label ] | INCFSZ | z f,d | | Syntax: | [ label ] | IORLW | k | | | | | Operands: | $0 \le f \le 12$ | 27 | | | Operands: | $0 \le k \le 2$ | 55 | | | | | | | $d \in [0,1]$ | | | | Operation: | (W) .OR. $k \rightarrow$ (W) | | | | | | | Operation: | $(f) + 1 \rightarrow$ | (dest), s | kip if resu | ult = 0 | Status Affected: | Z | | | | | | | Status Affected: | None | | | | Encoding: | 11 | 1000 | kkkk | kkkk | | | | Encoding: | 00 | 1111 | dfff | ffff | Description: | The contents of the W register is | | | | | | | Description: | Description: The contents of register 'f' are incremented. If 'd' is 0 the result is placed in the W register. If 'd' is 1 the result is placed back in register 'f'. If the result is 1, the next instruction is | | | | | OR'ed with the eight bit literal 'k'. The result is placed in the W register. | | | | | | | | | | | | . Words: | | | | | | | | executed. If the result is 0, a NOP is executed instead making it a 2Tcy | | | IOP is | Cycles: | 1 | | | | | | | | | instruction | | aking it a z | 2101 | Q Cycle Activity: | Q1 | Q2 | Q3 | Q4 | | | | Words: | 1 | | | | | Decode | Read<br>literal 'k' | Process<br>data | Write to<br>W | | | | Cycles: | 1(2) | | | | | | • | | | | | | Q Cycle Activity: | Q1 | Q2 | Q3 | Q4 | Example | IORLW | 0x35 | | | | | | | Decode | Read<br>register<br>'f' | Process<br>data | Write to dest | | Before Ir | structior<br>W = | n<br>0x9A | | | | | If Skip: | (2nd Cyc | | | | | After Ins | truction<br>W = | 0xBF | | | | | • | Q1 | Q2 | Q3 | Q4 | | | Z = | 1 | | | | | | NOP | NOP | NOP | NOP | | | | | | | | | Example | HERE CONTINI Before In PC After Inst CNT if CNT PC if CNT PC | struction<br>= add<br>ruction<br>= CN<br>= 0,<br>= add<br>≠ 0, | LC | FINUE | | | | | | | | FIGURE 11-3: CLKOUT AND I/O TIMING TABLE 11-3: CLKOUT AND I/O TIMING REQUIREMENTS | Parameter<br>No. | Sym | Characteristic | | Min | Тур† | Max | Units | Conditions | |------------------|----------|------------------------------------------------------------------|-------------------------|--------------|------|-------------|-------|------------| | 10* | TosH2ckL | OSC1 <sup>↑</sup> to CLKOUT↓ | | _ | 15 | 30 | ns | Note 1 | | 11* | TosH2ckH | OSC1↑ to CLKOUT↑ | | _ | 15 | 30 | ns | Note 1 | | 12* | TckR | CLKOUT rise time | | _ | 5 | 15 | ns | Note 1 | | 13* | TckF | CLKOUT fall time | | _ | 5 | 15 | ns | Note 1 | | 14* | TckL2ioV | CLKOUT ↓ to Port out valid | t | _ | _ | 0.5Tcy + 20 | ns | Note 1 | | 15* | TioV2ckH | Port in valid before CLKOL | <b>)</b> T ↑ | 0.25Tcy + 25 | _ | _ | ns | Note 1 | | 16* | TckH2iol | Port in hold after CLKOUT | $\uparrow$ | 0 | _ | _ | ns | Note 1 | | 17* | TosH2ioV | OSC1 <sup>↑</sup> (Q1 cycle) to<br>Port out valid | | _ | _ | 80 - 100 | ns | | | 18* | TosH2ioI | OSC1 <sup>↑</sup> (Q2 cycle) to<br>Port input invalid (I/O in ho | ld time) | TBD | _ | _ | ns | | | 19* | TioV2osH | Port input valid to OSC11 ( | (I/O in setup time) | TBD | _ | _ | ns | | | 20* | TioR | Port output rise time | PIC16 <b>C</b> 710/711 | _ | 10 | 25 | ns | | | | | | PIC16 <b>LC</b> 710/711 | _ | _ | 60 | ns | | | 21* | TioF | Port output fall time | PIC16 <b>C</b> 710/711 | _ | 10 | 25 | ns | | | | | | PIC16 <b>LC</b> 710/711 | _ | _ | 60 | ns | | | 22††* | Tinp | INT pin high or low time | | 20 | _ | _ | ns | | | 23††* | Trbp | RB7:RB4 change INT high | or low time | 20 | _ | _ | ns | | <sup>\*</sup> These parameters are characterized but not tested. <sup>†</sup> Data in "Typ" column is at 5V, 25°C unless otherwise stated. These parameters are for design guidance only and are not tested. <sup>††</sup> These parameters are asynchronous events not related to any internal clock edges. Note 1: Measurements are taken in RC Mode where CLKOUT output is 4 x Tosc. FIGURE 12-16: TYPICAL IDD vs. FREQUENCY (RC MODE @ 300 pF, 25°C) FIGURE 12-17: MAXIMUM IDD vs. FREQUENCY (RC MODE @ 300 pF, -40°C TO 85°C) 13.1 **DC Characteristics:** PIC16C715-04 (Commercial, Industrial, Extended) PIC16C715-10 (Commercial, Industrial, Extended) PIC16C715-20 (Commercial, Industrial, Extended)) Standard Operating Conditions (unless otherwise stated) > Operating temperature 0°C $\leq$ TA $\leq$ +70°C (commercial) -40°C $\leq$ TA $\leq$ +85°C (industrial) | | | | | | | | 40°C ≤ TA ≤ +65°C (industrial)<br>40°C ≤ TA ≤ +125°C (extended) | |--------------------------------|-------------------------------------------------------------------|-------|------------|--------------------|----------------|----------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Param.<br>No. | Characteristic | Sym | Min | Тур† | Max | Units | Conditions | | D001<br>D001A | Supply Voltage | VDD | 4.0<br>4.5 | - | 5.5<br>5.5 | V<br>V | XT, RC and LP osc configuration HS osc configuration | | D002* | RAM Data Retention<br>Voltage (Note 1) | VDR | - | 1.5 | - | V | Device in SLEEP mode | | D003 | VDD start voltage to<br>ensure internal Power-<br>on Reset signal | VPOR | - | Vss | - | V | See section on Power-on Reset for details | | D004* | VDD rise rate to ensure internal Power-on Reset signal | SVDD | 0.05 | - | - | V/ms | See section on Power-on Reset for details | | D005 | Brown-out Reset Voltage | Bvdd | 3.7 | 4.0 | 4.3 | V | BODEN configuration bit is enabled | | D010 | Supply Current (Note 2) | IDD | - | 2.7 | 5 | mA . | XT, RC osc configuration (PIC16C715-04)<br>Fosc = 4-MHz, VDD = 5.5V (Note 4) | | D013 | | | - | 13.5 | 30 | mA | HS osc configuration (PIC16C715-20)<br>Fosc = 20 MHz, VDD = 5.5V | | D015 | Brown-out Reset Current (Note 5) | ΔIBOR | -< | 300* | 500 | hA | BOR enabled VDD = 5.0V | | D020<br>D021<br>D021A<br>D021B | Power-down Current (Note 3) | IPD ( | - | 10.5<br>1.5<br>1.5 | 21<br>24<br>30 | μΑ<br>μΑ<br>μΑ<br>μΑ | VDD = 4.0V, WDT enabled, -40°C to +85°C VDD = 4.0V, WDT disabled, -0°C to +70°C VDD = 4.0V, WDT disabled, -40°C to +85°C VDD = 4.0V, WDT disabled, -40°C to +125°C | | D023 | Brown-out Reset Current (Note 5) | ∆(BOR | // | 300* | 500 | μΑ | BOR enabled VDD = 5.0V | - These parameters are characterized but not tested. - Data in "Typ"\_column is at 5 1/, 25° C unless otherwise stated. These parameters are for design guidance only and are not tested. - Note 1: This is the limit to which You can be lowered in SLEEP mode without losing RAM data. - 2: The supply gurrent is mainly a function of the operating voltage and frequency. Other factors such as I/O pin loading and switching rate, oscillator type, internal code execution pattern, and temperature also have an impact on the current consumption. - The test conditions for all IDD measurements in active operation mode are: - OSC/ = external square wave, from rail to rail; all I/O pins tristated, pulled to VDD - $\overline{MCLR}$ = VDD; WDT enabled/disabled as specified. - 3: The power-down current in SLEEP mode does not depend on the oscillator type. Power-down current is measured with the part in SLEEP mode, with all I/O pins in hi-impedance state and tied to VDD and Vss. - 4: For RC osc configuration, current through Rext is not included. The current through the resistor can be estimated by the formula Ir = VDD/2Rext (mA) with Rext in kOhm. - 5: The Δ current is the additional current consumed when this peripheral is enabled. This current should be added to the base IDD or IPD measurement. **DC CHARACTERISTICS** FIGURE 14-16: TYPICAL IDD vs. FREQUENCY (RC MODE @ 300 pF, 25°C) FIGURE 14-17: MAXIMUM IDD vs. FREQUENCY (RC MODE @ 300 pF, -40°C TO 85°C) FIGURE 14-25: TYPICAL IDD vs. FREQUENCY (LP MODE, 25°C) FIGURE 14-26: MAXIMUM IDD vs. FREQUENCY (LP MODE, 85°C TO -40°C) FIGURE 14-27: TYPICAL IDD vs. FREQUENCY (XT MODE, 25°C) FIGURE 14-28: MAXIMUM IDD vs. FREQUENCY (XT MODE, -40°C TO 85°C) # 15.2 DC Characteristics: PIC16LC71-04 (Commercial, Industrial) | DC CHA | RACTERISTICS | | | | | ture 0° | itions (unless otherwise stated) C ≤ TA ≤ +70°C (commercial) 0°C ≤ TA ≤ +85°C (industrial) | |-----------------------|------------------------------------------------------------|------|-------------|-----------------|---------------|----------------|-------------------------------------------------------------------------------------------------------------------------| | Param<br>No. | Characteristic | Sym | Min | Typ† | Max | Units | Conditions | | D001 | Supply Voltage | VDD | 3.0 | - | 6.0 | V | XT, RC, and LP osc configuration | | D002* | RAM Data Retention<br>Voltage (Note 1) | VDR | - | 1.5 | - | V | | | D003 | VDD start voltage to ensure internal Power-on Reset signal | VPOR | - | Vss | - | V | See section on Power-on Reset for details | | D004* | VDD rise rate to ensure internal Power-on Reset signal | SVDD | 0.05 | - | - | V/ms | See section on Power-on Reset for details | | D010 | Supply Current (Note 2) | IDD | - | 1.4 | 2.5 | mA | XT, RC osc configuration<br>FOSC = 4 MHz, VDD = 3.0V (Note 4) | | D010A | | | - | 15 | 32 | μА | LP osc configuration<br>Fosc = 32 kHz, VDD = 3.0V, WDT disabled | | D020<br>D021<br>D021A | Power-down Current (Note 3) | IPD | -<br>-<br>- | 5<br>0.6<br>0.6 | 20<br>9<br>12 | μΑ<br>μΑ<br>μΑ | VDD = 3.0V, WDT enabled, -40°C to +85°C VDD = 3.0V, WDT disabled, 0°C to +70°C VDD = 3.0V, WDT disabled, -40°C to +85°C | - \* These parameters are characterized but not tested. - † Data in "Typ" column is at 5V, 25°C unless otherwise stated. These parameters are for design guidance only and are not tested. - Note 1: This is the limit to which VDD can be lowered without losing RAM data. - 2: The supply current is mainly a function of the operating voltage and frequency. Other factors such as I/O pin loading and switching rate, oscillator type, internal code execution pattern, and temperature also have an impact on the current consumption. - The test conditions for all IDD measurements in active operation mode are: - OSC1 = external square wave, from rail to rail; all I/O pins tristated, pulled to VDD - MCLR = VDD; WDT enabled/disabled as specified. - 3: The power-down current in SLEEP mode does not depend on the oscillator type. Power-down current is measured with the part in SLEEP mode, with all I/O pins in hi-impedance state and tied to VDD and Vss. - 4: For RC osc configuration, current through Rext is not included. The current through the resistor can be estimated by the formula Ir = VDD/2Rext (mA) with Rext in kOhm. Applicable Devices 710 71 711 715 # 15.4 <u>Timing Parameter Symbology</u> The timing parameter symbols have been created following one of the following formats: - 1. TppS2ppS - 2. TppS | T | | | | | |---|-----------|---|------|--| | F | Frequency | T | Time | | | | | - | | | Lowercase letters (pp) and their meanings: | рр | NII/ | | | |----|----------|-----|----------| | СС | CCP1 | osc | OSC1 | | ck | CLKOUT | rd | RD | | cs | CS | rw | RD or WR | | di | SDI | sc | SCK | | do | SDO | SS | SS | | dt | Data in | t0 | T0CKI | | io | I/O port | t1 | T1CKI | | mc | MCLR | wr | WR | Uppercase letters and their meanings: | S | 3 | | | | |---|---|------------------------|---|--------------| | | F | Fall | Р | Period | | | Н | High | R | Rise | | | 1 | Invalid (Hi-impedance) | V | Valid | | | L | Low | Z | Hi-impedance | # FIGURE 15-1: LOAD CONDITIONS | Figure 7-3: | ADCON1 Register, PIC16C710/71/711 (Address 88h), | Figure 12-9: | Maximum IPD vs. VDD Brown-out Detection (85°C to -40°C, RC Mode) | | |---------------|--------------------------------------------------|----------------|------------------------------------------------------------------|-----| | | PIC16C715 (Address 9Fh)38 | Figure 12-10: | Typical IPD vs. Timer1 Enabled | | | Figure 7-4: | A/D Block Diagram39 | J | (32 kHz, RC0/RC1 = 33 pF/33 pF, | | | Figure 7-5: | Analog Input Model40 | | RC Mode) | 103 | | Figure 7-6: | A/D Transfer Function45 | Figure 12-11: | Maximum IPD vs. Timer1 Enabled | | | Figure 7-7: | Flowchart of A/D Operation45 | ga.o | (32 kHz, RC0/RC1 = 33 pF/33 pF, | | | Figure 8-1: | Configuration Word for PIC16C71 47 | | 85°C to -40°C, RC Mode) | 103 | | Figure 8-2: | Configuration Word, PIC16C710/711 48 | Figure 12-12: | Typical IDD vs. Frequency | 100 | | - | | rigule 12-12. | | 104 | | Figure 8-3: | Configuration Word, PIC16C71548 | Figure 40 40. | (RC Mode @ 22 pF, 25°C) | 104 | | Figure 8-4: | Crystal/Ceramic Resonator Operation | Figure 12-13: | Maximum IDD vs. Frequency | 404 | | | (HS, XT or LP OSC Configuration) 49 | = | (RC Mode @ 22 pF, -40°C to 85°C) | 104 | | Figure 8-5: | External Clock Input Operation | Figure 12-14: | Typical IDD vs. Frequency | | | | (HS, XT or LP OSC Configuration) 49 | | (RC Mode @ 100 pF, 25°C) | 105 | | Figure 8-6: | External Parallel Resonant Crystal | Figure 12-15: | Maximum IDD vs. Frequency | | | | Oscillator Circuit51 | | (RC Mode @ 100 pF, -40°C to 85°C) | 105 | | Figure 8-7: | External Series Resonant Crystal | Figure 12-16: | Typical IDD vs. Frequency | | | | Oscillator Circuit51 | | (RC Mode @ 300 pF, 25°C) | 106 | | Figure 8-8: | RC Oscillator Mode51 | Figure 12-17: | Maximum IDD vs. Frequency | | | Figure 8-9: | Simplified Block Diagram of On-chip | • | (RC Mode @ 300 pF, -40°C to 85°C) | 106 | | J | Reset Circuit52 | Figure 12-18: | Typical IDD vs. Capacitance | | | Figure 8-10: | Brown-out Situations53 | | @ 500 kHz (RC Mode) | 107 | | Figure 8-11: | Time-out Sequence on Power-up | Figure 12-19: | Transconductance(gm) of | | | rigare e i i. | (MCLR not Tied to VDD): Case 159 | 1 iguio 12 10. | HS Oscillator vs. VDD | 107 | | Figure 8-12: | Time-out Sequence on Power-up | Figure 12-20: | Transconductance(gm) of | 101 | | rigule 0-12. | | 1 igule 12-20. | | 107 | | F: 0 40. | (MCLR Not Tied To VDD): Case 2 | Figure 40 04. | LP Oscillator vs. VDD | 107 | | Figure 8-13: | Time-out Sequence on Power-up | Figure 12-21: | Transconductance(gm) of | 407 | | E: 0.44 | (MCLR Tied to VDD)59 | F: 10.00 | XT Oscillator vs. VDD | 107 | | Figure 8-14: | External Power-on Reset Circuit | Figure 12-22: | Typical XTAL Startup Time vs. | | | | (for Slow VDD Power-up)60 | | VDD (LP Mode, 25°C) | 108 | | Figure 8-15: | External Brown-out Protection Circuit 1 60 | Figure 12-23: | Typical XTAL Startup Time vs. | | | Figure 8-16: | External Brown-out Protection Circuit 2 60 | | VDD (HS Mode, 25°C) | 108 | | Figure 8-17: | Interrupt Logic, PIC16C710, 71, 71162 | Figure 12-24: | Typical XTAL Startup Time vs. | | | Figure 8-18: | Interrupt Logic, PIC16C71562 | | VDD (XT Mode, 25°C) | 108 | | Figure 8-19: | INT Pin Interrupt Timing63 | Figure 12-25: | Typical IDD vs. Frequency | | | Figure 8-20: | Watchdog Timer Block Diagram65 | | (LP Mode, 25°C) | 109 | | Figure 8-21: | Summary of Watchdog Timer Registers 65 | Figure 12-26: | Maximum IDD vs. Frequency | | | Figure 8-22: | Wake-up from Sleep Through Interrupt 67 | • | (LP Mode, 85°C to -40°C) | 109 | | Figure 8-23: | Typical In-Circuit Serial Programming | Figure 12-27: | Typical IDD vs. Frequency | | | J | Connection67 | J | (XT Mode, 25°C) | 109 | | Figure 9-1: | General Format for Instructions 69 | Figure 12-28: | Maximum IDD vs. Frequency | | | Figure 11-1: | Load Conditions94 | ga.oo. | (XT Mode, -40°C to 85°C) | 109 | | Figure 11-2: | External Clock Timing95 | Figure 12-29: | Typical IDD vs. Frequency | 100 | | Figure 11-3: | CLKOUT and I/O Timing96 | 1 iguit 12 20. | (HS Mode, 25°C) | 110 | | Figure 11-3. | Reset, Watchdog Timer, Oscillator | Figure 12 20: | Maximum IDD vs. Frequency | | | rigule 11-4. | | rigule 12-30. | | | | | Start-up Timer and Power-up Timer | Figure 40.4. | (HS Mode, -40°C to 85°C) | | | E: 44.5 | Timing | Figure 13-1: | Load Conditions | | | Figure 11-5: | Brown-out Reset Timing97 | Figure 13-2: | External Clock Timing | | | Figure 11-6: | Timer0 External Clock Timings | Figure 13-3: | CLKOUT and I/O Timing | 119 | | Figure 11-7: | A/D Conversion Timing100 | Figure 13-4: | Reset, Watchdog Timer, Oscillator | | | Figure 12-1: | Typical IPD vs. VDD | | Start-Up Timer, and Power-Up Timer | | | | (WDT Disabled, RC Mode)101 | | Timing | | | Figure 12-2: | Maximum IPD vs. VDD | Figure 13-5: | Brown-out Reset Timing | 120 | | | (WDT Disabled, RC Mode)101 | Figure 13-6: | Timer0 Clock Timings | 121 | | Figure 12-3: | Typical IPD vs. VDD @ 25°C | Figure 13-7: | A/D Conversion Timing | 124 | | | (WDT Enabled, RC Mode) 102 | Figure 14-1: | Typical IPD vs. VDD | | | Figure 12-4: | Maximum IPD vs. VDD | • | (WDT Disabled, RC Mode) | 125 | | Ü | (WDT Enabled, RC Mode) 102 | Figure 14-2: | Maximum IPD vs. VDD | | | Figure 12-5: | Typical RC Oscillator Frequency | J | (WDT Disabled, RC Mode) | 125 | | | vs. VDD102 | Figure 14-3: | Typical IPD vs. VDD @ 25°C | | | Figure 12-6: | Typical RC Oscillator Frequency | 9 | (WDT Enabled, RC Mode) | 126 | | gu.o 12 0. | vs. VDD102 | Figure 14-4: | Maximum IPD vs. VDD | 20 | | Figure 12-7: | Typical RC Oscillator Frequency | i iguit 14-4. | (WDT Enabled, RC Mode) | 126 | | i iguie 12-1. | vs. VDD102 | Figure 14-5: | Typical RC Oscillator Frequency vs. | 120 | | Figuro 12 9. | Typical IPD vs. VDD Brown-out Detect | 1 iguit 14-3. | | 100 | | Figure 12-8: | ** | | VDD | 120 | | | Fnabled (RC Mode) 103 | | | | | LIST OF | IABLES | | Table 11-6: | A/D Converter Characteristics: PIC16C710/711-04 | |-------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----|-------------|-------------------------------------------------| | Table 1-1: | PIC16C71X Family of Devices | 4 | | (Commercial, Industrial, Extended) | | Table 3-1: | PIC16C710/71/711/715 Pinout | | | PIC16C710/711-10 | | Table 5-1. | Description | a | | (Commercial, Industrial, Extended) | | Table 4-1: | PIC16C710/71/711 Special Function | | | PIC16C710/711-20 | | Table 4-1: | Register Summary | 14 | | (Commercial, Industrial, Extended) | | | PIC16C715 Special Function Register | 14 | | PIC16LC710/711-04 | | | Summary | 15 | | (Commercial, Industrial, Extended)99 | | Table 5-1: | PORTA Functions | | Table 11-7: | A/D Conversion Requirements | | Table 5-1. | Summary of Registers Associated with | 20 | Table 12-1: | RC Oscillator Frequencies | | Table 5-2. | PORTA | 26 | Table 12-1: | Capacitor Selection for Crystal | | Toblo 5 2: | PORTA | | Table 12-2. | Oscillators | | Table 5-3: | Summary of Registers Associated with | 20 | Table 13-1: | Cross Reference of Device Specs for | | Table 5-4: | | 20 | Table 13-1. | Oscillator Configurations and | | T-bl- C 4. | PORTB | | | Frequencies of Operation | | Table 6-1: | Registers Associated with Timer0 | 35 | | | | Table 7-1: | TAD vs. Device Operating Frequencies, | 44 | Toble 12.2 | (Commercial Devices) | | T-1-1- 7.0 | PIC16C71 | 41 | Table 13-2: | Clock Timing Requirements | | Table 7-2: | TAD vs. Device Operating Frequencies, | | Table 13-3: | CLKOUT and I/O Timing Requirements . 119 | | T-1-1- 7.0 | PIC16C710/711, PIC16C715 | 41 | Table 13-4: | Reset, Watchdog Timer, Oscillator | | Table 7-3: | Registers/Bits Associated with A/D, | | | Start-up Timer, Power-up Timer, | | | PIC16C710/71/711 | 46 | T-1-1- 40 5 | and Brown-out Reset Requirements 120 | | Table 7-4: | Registers/Bits Associated with A/D, | | Table 13-5: | Timer0 Clock Requirements | | | PIC16C715 | | Table 13-6: | A/D Converter Characteristics: | | Table 8-1: | Ceramic Resonators, PIC16C71 | 49 | | PIC16C715-04 | | Table 8-2: | Capacitor Selection For Crystal | | | (Commercial, Industrial, Extended) | | | Oscillator, PIC16C71 | 49 | | PIC16C715-10 | | Table 8-3: | Ceramic Resonators, | | | (Commercial, Industrial, Extended) | | | PIC16C710/711/715 | 50 | | PIC16C715-20 | | Table 8-4: | Capacitor Selection for Crystal | | | (Commercial, Industrial, Extended) 122 | | | Oscillator, PIC16C710/711/715 | 50 | Table 13-7: | A/D Converter Characteristics: | | Table 8-5: | Time-out in Various Situations, | | | PIC16LC715-04 (Commercial, | | | PIC16C71 | 54 | | Industrial) 123 | | Table 8-6: | Time-out in Various Situations, | | Table 13-8: | A/D Conversion Requirements 124 | | | PIC16C710/711/715 | 54 | Table 14-1: | RC Oscillator Frequencies 131 | | Table 8-7: | Status Bits and Their Significance, | | Table 14-2: | Capacitor Selection for Crystal | | | PIC16C71 | 55 | | Oscillators | | Table 8-8: | Status Bits and Their Significance, | | Table 15-1: | Cross Reference of Device Specs | | | PIC16C710/711 | 55 | | for Oscillator Configurations and | | Table 8-9: | Status Bits and Their Significance, | | | Frequencies of Operation | | | PIC16C715 | 55 | | (Commercial Devices) 135 | | Table 8-10: | Reset Condition for Special Registers, | | Table 15-2: | External Clock Timing Requirements 141 | | | PIC16C710/71/711 | 56 | Table 15-3: | CLKOUT and I/O Timing Requirements . 142 | | Table 8-11: | Reset Condition for Special Registers, | | Table 15-4: | Reset, Watchdog Timer, Oscillator | | | PIC16C715 | 56 | | Start-up Timer and Power-up Timer | | Table 8-12: | Initialization Conditions For All Registers | ί, | | Requirements 143 | | | PIC16C710/71/711 | 57 | Table 15-5: | Timer0 External Clock Requirements 144 | | Table 8-13: | Initialization Conditions for All Registers, | | Table 15-6: | A/D Converter Characteristics 145 | | | PIC16C715 | | Table 15-7: | A/D Conversion Requirements 146 | | Table 9-1: | Opcode Field Descriptions | | Table 16-1: | RC Oscillator Frequencies 148 | | Table 9-2: | PIC16CXX Instruction Set | 70 | | | | Table 10-1: | Development Tools From Microchip | | | | | Table 11-1: | Cross Reference of Device Specs for | | | | | | Oscillator Configurations and | | | | | | Frequencies of Operation | | | | | | (Commercial Devices) | 89 | | | | Table 11-2: | External Clock Timing Requirements | | | | | Table 11-3: | CLKOUT and I/O Timing Requirements. | | | | | Table 11-4: | Reset, Watchdog Timer, Oscillator | | | | | Table 11-4. | Start-up Timer, Power-up Timer, | | | | | | and Brown-out Reset Requirements | 97 | | | | Table 11 5. | • | | | | | Table 11-5: | Timer0 External Clock Requirements | 90 | | | # WORLDWIDE SALES AND SERVICE #### **AMERICAS** #### **Corporate Office** 2355 West Chandler Blvd. Chandler, AZ 85224-6199 Tel: 480-792-7200 Fax: 480-792-7277 Technical Support: 480-792-7627 Web Address: http://www.microchip.com #### **Rocky Mountain** 2355 West Chandler Blvd. Chandler, AZ 85224-6199 Tel: 480-792-7966 Fax: 480-792-7456 #### Atlanta 500 Sugar Mill Road, Suite 200B Atlanta, GA 30350 Tel: 770-640-0034 Fax: 770-640-0307 #### **Boston** 2 Lan Drive, Suite 120 Westford, MA 01886 Tel: 978-692-3848 Fax: 978-692-3821 ### Chicago 333 Pierce Road, Suite 180 Itasca, IL 60143 Tel: 630-285-0071 Fax: 630-285-0075 #### **Dallas** 4570 Westgrove Drive, Suite 160 Addison, TX 75001 Tel: 972-818-7423 Fax: 972-818-2924 #### Detroit Tri-Atria Office Building 32255 Northwestern Highway, Suite 190 Farmington Hills, MI 48334 Tel: 248-538-2250 Fax: 248-538-2260 ### Kokomo 2767 S. Albright Road Kokomo, Indiana 46902 Tel: 765-864-8360 Fax: 765-864-8387 #### Los Angeles 18201 Von Karman, Suite 1090 Irvine, CA 92612 Tel: 949-263-1888 Fax: 949-263-1338 ### **New York** 150 Motor Parkway, Suite 202 Hauppauge, NY 11788 Tel: 631-273-5305 Fax: 631-273-5335 #### San Jose Microchip Technology Inc. 2107 North First Street, Suite 590 San Jose, CA 95131 Tel: 408-436-7950 Fax: 408-436-7955 #### **Toronto** 6285 Northam Drive, Suite 108 Mississauga, Ontario L4V 1X5, Canada Tel: 905-673-0699 Fax: 905-673-6509 ### ASIA/PACIFIC #### Australia Microchip Technology Australia Pty Ltd Suite 22, 41 Rawson Street Epping 2121, NSW Australia Tel: 61-2-9868-6733 Fax: 61-2-9868-6755 #### China - Beijing Microchip Technology Consulting (Shanghai) Co., Ltd., Beijing Liaison Office Unit 915 Bei Hai Wan Tai Bldg. No. 6 Chaoyangmen Beidajie Beijing, 100027, No. China Tel: 86-10-85282100 Fax: 86-10-85282104 #### China - Chengdu Microchip Technology Consulting (Shanghai) Co., Ltd., Chengdu Liaison Office Rm. 2401, 24th Floor, Ming Xing Financial Tower No. 88 TIDU Street Chengdu 610016, China Tel: 86-28-6766200 Fax: 86-28-6766599 #### China - Fuzhou Microchip Technology Consulting (Shanghai) Co., Ltd., Fuzhou Liaison Office Unit 28F, World Trade Plaza No. 71 Wusi Road Fuzhou 350001, China Tel: 86-591-7503506 Fax: 86-591-7503521 #### China - Shanghai Microchip Technology Consulting (Shanghai) Co., Ltd. Room 701, Bldg. B Far East International Plaza No. 317 Xian Xia Road Shanghai, 200051 Tel: 86-21-6275-5700 Fax: 86-21-6275-5060 ### China - Shenzhen Microchip Technology Consulting (Shanghai) Co., Ltd., Shenzhen Liaison Office Rm. 1315, 13/F, Shenzhen Kerry Centre, Renminnan Lu Shenzhen 518001, China Tel: 86-755-2350361 Fax: 86-755-2366086 ### **Hong Kong** Microchip Technology Hongkong Ltd. Unit 901-6, Tower 2, Metroplaza 223 Hing Fong Road Kwai Fong, N.T., Hong Kong Tel: 852-2401-1200 Fax: 852-2401-3431 #### India Microchip Technology Inc. India Liaison Office Divvasree Chambers 1 Floor, Wing A (A3/A4) No. 11, O'Shaugnessey Road Bangalore, 560 025, India Tel: 91-80-2290061 Fax: 91-80-2290062 #### Japan Microchip Technology Japan K.K. Benex S-1 6F 3-18-20, Shinyokohama Kohoku-Ku, Yokohama-shi Kanagawa, 222-0033, Japan Tel: 81-45-471- 6166 Fax: 81-45-471-6122 #### Korea Microchip Technology Korea 168-1, Youngbo Bldg. 3 Floor Samsung-Dong, Kangnam-Ku Seoul, Korea 135-882 Tel: 82-2-554-7200 Fax: 82-2-558-5934 #### Singapore Microchip Technology Singapore Pte Ltd. 200 Middle Road #07-02 Prime Centre Singapore, 188980 Tel: 65-334-8870 Fax: 65-334-8850 ### Taiwan Microchip Technology Taiwan 11F-3, No. 207 Tung Hua North Road Taipei, 105, Taiwan Tel: 886-2-2717-7175 Fax: 886-2-2545-0139 #### **EUROPE** #### Denmark Microchip Technology Nordic ApS Regus Business Centre Lautrup hoj 1-3 Ballerup DK-2750 Denmark Tel: 45 4420 9895 Fax: 45 4420 9910 #### France Microchip Technology SARL Parc d'Activite du Moulin de Massy 43 Rue du Saule Trapu Batiment A - Ier Etage 91300 Massy, France Tel: 33-1-69-53-63-20 Fax: 33-1-69-30-90-79 **Germany** Microchip Technology GmbH Gustav-Heinemann Ring 125 D-81739 Munich, Germany Tel: 49-89-627-144 0 Fax: 49-89-627-144-44 #### Italy Microchip Technology SRL Centro Direzionale Colleoni Palazzo Taurus 1 V. Le Colleoni 1 20041 Agrate Brianza Milan, Italy Tel: 39-039-65791-1 Fax: 39-039-6899883 # **United Kingdom** Arizona Microchip Technology Ltd. 505 Eskdale Road Winnersh Triangle Wokingham Berkshire, England RG41 5TU Tel: 44 118 921 5869 Fax: 44-118 921-5820 01/18/02