# E·XFL

#### NXP USA Inc. - S912ZVC96F0MKH Datasheet



#### Welcome to <u>E-XFL.COM</u>

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

#### Details

| Product Status             | Active                                                                 |
|----------------------------|------------------------------------------------------------------------|
| Core Processor             | S12Z                                                                   |
| Core Size                  | 16-Bit                                                                 |
| Speed                      | 32MHz                                                                  |
| Connectivity               | CANbus, I <sup>2</sup> C, SCI, SPI                                     |
| Peripherals                | DMA, POR, PWM, WDT                                                     |
| Number of I/O              | 42                                                                     |
| Program Memory Size        | 96KB (96K x 8)                                                         |
| Program Memory Type        | FLASH                                                                  |
| EEPROM Size                | 2K x 8                                                                 |
| RAM Size                   | 8K x 8                                                                 |
| Voltage - Supply (Vcc/Vdd) | 3.5V ~ 40V                                                             |
| Data Converters            | A/D 16x10b; D/A 1x8b                                                   |
| Oscillator Type            | Internal                                                               |
| Operating Temperature      | -40°C ~ 125°C (TA)                                                     |
| Mounting Type              | Surface Mount                                                          |
| Package / Case             | 64-LQFP Exposed Pad                                                    |
| Supplier Device Package    | 64-LQFP (10x10)                                                        |
| Purchase URL               | https://www.e-xfl.com/product-detail/nxp-semiconductors/s912zvc96f0mkh |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

|      | 12.4.2 Input Capture                     | 403<br>403 |
|------|------------------------------------------|------------|
| 12.5 | Resets                                   | 404        |
| 12.6 | Interrupts                               | 404        |
|      | 12.6.1 Channel [3:0] Interrupt (C[3:0]F) | 404        |
|      | 12.6.2 Timer Overflow Interrupt (TOF)    | 404        |

# Chapter 13

# Pulse-Width Modulator (S12PWM8B8CV2)

| Introduction                           | . 405                                                                                                                                                                                                                                                                                                                                                                     |
|----------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 13.1.1 Features                        | . 405                                                                                                                                                                                                                                                                                                                                                                     |
| 13.1.2 Modes of Operation              | . 405                                                                                                                                                                                                                                                                                                                                                                     |
| 13.1.3 Block Diagram                   | . 406                                                                                                                                                                                                                                                                                                                                                                     |
| External Signal Description            | . 406                                                                                                                                                                                                                                                                                                                                                                     |
| 13.2.1 PWM7 - PWM0 — PWM Channel 7 - 0 | . 407                                                                                                                                                                                                                                                                                                                                                                     |
| Memory Map and Register Definition     | . 407                                                                                                                                                                                                                                                                                                                                                                     |
| 13.3.1 Module Memory Map               | . 407                                                                                                                                                                                                                                                                                                                                                                     |
| 13.3.2 Register Descriptions           | . 407                                                                                                                                                                                                                                                                                                                                                                     |
| Functional Description                 | . 422                                                                                                                                                                                                                                                                                                                                                                     |
| 13.4.1 PWM Clock Select                | . 422                                                                                                                                                                                                                                                                                                                                                                     |
| 13.4.2 PWM Channel Timers              | . 425                                                                                                                                                                                                                                                                                                                                                                     |
| Resets                                 | . 432                                                                                                                                                                                                                                                                                                                                                                     |
| Interrupts                             | . 433                                                                                                                                                                                                                                                                                                                                                                     |
|                                        | Introduction<br>13.1.1 Features<br>13.1.2 Modes of Operation<br>13.1.3 Block Diagram<br>External Signal Description<br>13.2.1 PWM7 - PWM0 — PWM Channel 7 - 0<br>Memory Map and Register Definition<br>13.3.1 Module Memory Map<br>13.3.2 Register Descriptions<br>Functional Description<br>13.4.1 PWM Clock Select<br>13.4.2 PWM Channel Timers<br>Resets<br>Interrupts |

# Chapter 14

# Serial Communication Interface (S12SCIV6)

| 14.1 | Introduct | ion                                       | 435 |
|------|-----------|-------------------------------------------|-----|
|      | 14.1.1    | Glossary                                  | 435 |
|      | 14.1.2    | Features                                  | 436 |
|      | 14.1.3    | Modes of Operation                        | 436 |
|      | 14.1.4    | Block Diagram                             | 437 |
| 14.2 | External  | Signal Description                        | 438 |
|      | 14.2.1    | TXD — Transmit Pin                        | 438 |
|      | 14.2.2    | RXD — Receive Pin                         | 438 |
| 14.3 | Memory    | Map and Register Definition               | 438 |
|      | 14.3.1    | Module Memory Map and Register Definition | 438 |
|      | 14.3.2    | Register Descriptions                     | 439 |
| 14.4 | Functiona | al Description                            | 451 |
|      | 14.4.1    | Infrared Interface Submodule              | 452 |
|      | 14.4.2    | LIN Support                               | 452 |
|      | 14.4.3    | Data Format                               | 453 |
|      | 14.4.4    | Baud Rate Generation                      | 454 |
|      | 14.4.5    | Transmitter                               | 455 |
|      | 14.4.6    | Receiver                                  | 460 |
|      |           |                                           |     |

#### Figure 1-2. MC9S12ZVC-Family Global Memory Map

## **1.6.1** Part ID Assignments

The ID is located in four 8-bit registers at addresses 0x0000 to 0x0003. The read-only value is a unique part ID for each revision of the chip. Table 1-4 shows the assigned Part ID register value.

| Device        | Mask Set Number | Part ID     |
|---------------|-----------------|-------------|
| MC9S12ZVCA64  | N23N            | 05.1D.10.00 |
| MC9S12ZVCA96  | N23N            | 05.1D.10.00 |
| MC9S12ZVCA128 | N23N            | 05.1D.10.00 |
| MC9S12ZVCA192 | N23N            | 05.1D.10.00 |
| MC9S12ZVC64   | N23N            | 05.1D.10.00 |
| MC9S12ZVC96   | N23N            | 05.1D.10.00 |
| MC9S12ZVC128  | N23N            | 05.1D.10.00 |
| MC9S12ZVC192  | N23N            | 05.1D.10.00 |

#### Table 1-4. Assigned ID Numbers

## **1.7** Signal Description and Device Pinouts

This section describes signals that connect off-chip. It includes a pinout diagram, a table of signal properties, and detailed discussion of signals. It is built from the signal description sections of the individual IP blocks on the device.

### NOTE

To avoid current drawn from floating inputs, all non-bonded pins should be configured as output or configured as input with a pull up or pull down device enabled.

#### Chapter 2 Port Integration Module (S12ZVCPIMV1)

## 2.3.2.4 Module Routing Register 3 (MODRR3)



Read: Anytime Write: Anytime

# Table 2-8. MODRR3 Routing Register Field Descriptions

| Field         | Description                                                                                                                                                                                                                                                 |  |  |  |  |  |
|---------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|
| 4<br>TOIC3RR1 | Module Routing Register — TIM0 IC3 routing bit 1<br>If timer channel is not used with a pin (T0IC3RR0=0) then one out of two internal sources can be selected as input.<br>1 TIM0 input capture channel 3 to RXD1<br>0 TIM0 input capture channel 3 to RXD0 |  |  |  |  |  |
| 3<br>T0IC3RR0 | Module Routing Register — TIM0 IC3 routing bit 0<br>1 TIM0 input capture channel 3 to PS4<br>0 TIM0 input capture channel 3 internally to RXD (see T0IC3RR1)                                                                                                |  |  |  |  |  |
| 2<br>T0IC2RR  | Module Routing Register — TIM0 IC2 routing<br>1 TIM0 input capture channel 2 to PS5<br>0 TIM0 input capture channel 2 internally to ACLK                                                                                                                    |  |  |  |  |  |
| 1<br>T0IC1RR  | Module Routing Register — TIM0 IC1 routing<br>1 TIM0 input capture channel 1 to PS6<br>0 TIM0 input capture channel 1 to PS7 (SENT_TX)                                                                                                                      |  |  |  |  |  |

#### Chapter 2 Port Integration Module (S12ZVCPIMV1)

- General-purpose data output availability depends on prioritization; input data registers always reflect the pin status independent of the use.
- Pull-device availability, pull-device polarity, wired-or mode, key-wake up functionality are independent of the prioritization unless noted differently.
- For availability of individual bits refer to Section 2.3.1, "Register Map" and Table 2-33.

## 2.3.3.1 Port Data Register



#### Figure 2-10. Port Data Register

Read: Anytime. The data source is depending on the data direction value. Write: Anytime

This is a generic description of the standard port data registers. Refer to Table 2-33 to determine the implemented bits in the respective register. Unimplemented bits read zero.

#### Table 2-11. Port Data Register Field Descriptions

| Field  | Description                                                                                                                             |
|--------|-----------------------------------------------------------------------------------------------------------------------------------------|
| 7-0    | Port Data — General purpose input/output data                                                                                           |
| PTx7-0 | This register holds the value driven out to the pin if the pin is used as a general purpose output.                                     |
|        | When not used with the alternative function (refer to Table 2-2), these pins can be used as general purpose I/O.                        |
|        | If the associated data direction bits of these pins are set to 1, a read returns the value of the port register, otherwise the buffered |
|        | pin input state is read.                                                                                                                |

## **3.3.2.2** BDC Control Status Register Low (BDCCSRL)

Register Address: This register is not in the device memory map. It is accessible using BDC inherent addressing commands



Figure 3-4. BDC Control Status Register Low (BDCCSRL)

Read: BDC access only.

Write: Bits [7:5], [3:0] BDC access only, restricted to flag clearing by writing a "1" to the bit position. Write: Bit 4 never. It can only be cleared by a SYNC pulse.

If ACK handshaking is enabled then BDC commands with ACK causing a BDCCSRL[3:1] flag setting condition also generate a long ACK pulse. Subsequent commands that are executed correctly generate a normal ACK pulse. Subsequent commands that are not correctly executed generate a long ACK pulse. The first ACK pulse after WAIT or STOP have been set also generates a long ACK. Subsequent ACK pulses are normal, whilst STOP and WAIT remain set.

Long ACK pulses are not immediately generated if an overrun condition is caused by the host driving the BKGD pin low whilst a target ACK is pending, because this would conflict with an attempted host transmission following the BKGD edge. When a whole byte has been received following the offending BKGD edge, the OVRUN bit is still set, forcing subsequent ACK pulses to be long.

Unimplemented BDC opcodes causing the ILLCMD bit to be set do not generate a long ACK because this could conflict with further transmission from the host. If the ILLCMD is set for another reason, then a long ACK is generated for the current command if it is a BDC command with ACK.

| Field      | Description                                                                                                                                                                                                                                                                                                                                                                        |
|------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7<br>WAIT  | <ul> <li>WAIT Indicator Flag — Indicates that the device entered wait mode. Writing a "1" to this bit whilst in wait mode has no effect. Writing a "1" after exiting wait mode, clears the bit.</li> <li>0 Device did not enter wait mode</li> <li>1 Device entered wait mode.</li> </ul>                                                                                          |
| 6<br>STOP  | <ul> <li>STOP Indicator Flag — Indicates that the CPU requested stop mode following a STOP instruction. Writing a "1" to this bit whilst not in stop mode clears the bit. Writing a "1" to this bit whilst in stop mode has no effect. This bit can only be set when the BDC is enabled.</li> <li>0 Device did not enter stop mode</li> <li>1 Device entered stop mode.</li> </ul> |
| 5<br>RAMWF | <ul> <li>RAM Write Fault — Indicates an ECC double fault during a BDC write access to RAM.</li> <li>Writing a "1" to this bit, clears the bit.</li> <li>0 No RAM write double fault detected.</li> <li>1 RAM write double fault detected.</li> </ul>                                                                                                                               |

 Table 3-6. BDCCSRL Field Descriptions

- One non-maskable system call interrupt (SYS)
- One non-maskable machine exception vector request
- One spurious interrupt vector request
- One system reset vector request

Each of the I-bit maskable interrupt requests can be assigned to one of seven priority levels supporting a flexible priority scheme. The priority scheme can be used to implement nested interrupt capability where interrupts from a lower level are automatically blocked if a higher level interrupt is being processed.

## 5.1.1 Glossary

The following terms and abbreviations are used in the document.

| Term | Meaning                                                                          |
|------|----------------------------------------------------------------------------------|
| CCW  | Condition Code Register (in the S12Z CPU)                                        |
| DMA  | Direct Memory Access                                                             |
| INT  | Interrupt                                                                        |
| IPL  | Interrupt Processing Level                                                       |
| ISR  | Interrupt Service Routine                                                        |
| MCU  | Micro-Controller Unit                                                            |
| ĪRQ  | refers to the interrupt request associated with the $\overline{IRQ}$ pin         |
| XIRQ | refers to the interrupt request associated with the $\overline{\text{XIRQ}}$ pin |

Table 5-2. Terminology

## 5.1.2 Features

- Interrupt vector base register (IVBR)
- One system reset vector (at address 0xFFFFFC).
- One non-maskable unimplemented page1 op-code trap (SPARE) vector (at address vector base<sup>1</sup> + 0x0001F8).
- One non-maskable unimplemented page2 op-code trap (TRAP) vector (at address vector base<sup>1</sup> + 0x0001F4).
- One non-maskable software interrupt request (SWI) vector (at address vector base<sup>1</sup> + 0x0001F0).
- One non-maskable system call interrupt request (SYS) vector (at address vector base<sup>1</sup> + 0x00001EC).
- One non-maskable machine exception vector request (at address vector base 1 + 0x0001E8).
- One spurious interrupt vector (at address vector base<sup>1</sup> + 0x0001DC).
- One X-bit maskable interrupt vector request associated with  $\overline{\text{XIRQ}}$  (at address vector base<sup>1</sup> + 0x0001D8).

<sup>1.</sup> The vector base is a 24-bit address which is accumulated from the contents of the interrupt vector base register (IVBR, used as the upper 15 bits of the address) and 0x000 (used as the lower 9 bits of the address).

Chapter 8 S12 Clock, Reset and Power Management Unit (S12CPMU\_UHV\_V7)





Figure 8-2. XOSCLCP Block Diagram



Figure 8-29. IRC1M Frequency Trimming Diagram

## 9.2 Key Features

- Programmer's Model with List Based Architecture for conversion command and result value organization
- Selectable resolution of 8-bit, 10-bit, or 12-bit
- Channel select control for n external analog input channels
- Provides up to eight device internal channels (please see the device reference manual for connectivity information and Figure 9-2)
- Programmable sample time
- A sample buffer amplifier for channel sampling (improved performance in view to influence of channel input path resistance versus conversion accuracy)
- Left/right justified result data
- Individual selectable VRH\_0/1 and VRL\_0/1 inputs on a conversion command basis (please see Figure 9-2)
- Special conversions for selected VRH\_0/1, VRL\_0/1, (VRL\_0/1 + VRH\_0/1) / 2
- 15 conversion interrupts with flexible interrupt organization per conversion result
- One dedicated interrupt for "End Of List" type commands
- Command Sequence List (CSL) with a maximum number of 64 command entries
- Provides conversion sequence abort
- Restart from top of active Command Sequence List (CSL)
- The Command Sequence List and Result Value List are implemented in double buffered manner (two lists in parallel for each function)
- Conversion Command (CSL) loading possible from System RAM or NVM
- Single conversion flow control register with software selectable access path
- Two conversion flow control modes optimized to different application use cases

#### Chapter 9 Analog-to-Digital Converter (ADC12B\_LBA\_V1)

| Address | Name      |        | Bit 7    | 6                           | 5        | 4        | 3         | 2        | 1         | Bit 0    |
|---------|-----------|--------|----------|-----------------------------|----------|----------|-----------|----------|-----------|----------|
| 0x0010  | ADCEOLRI  | R      | CSL_EOL  | RVL_EOL                     | 0        | 0        | 0         | 0        | 0         | 0        |
|         |           | W<br>R | 0        | 0                           | 0        | 0        | 0         | 0        | 0         | 0        |
| 0x0011  | Reserved  | W      | 0        | 0                           | 0        | 0        | 0         | 0        | 0         | 0        |
|         | _         | R      | 0        | 0                           | 0        | 0        | 0         | 0        | 0         | 0        |
| 0x0012  | Reserved  | W      |          | -                           |          |          |           | -        | -         |          |
| 00012   | Decorried | R      | Reserved |                             |          | Reserved |           |          | 0         | 0        |
| 0x0015  | Reserved  | W      |          |                             |          |          |           |          |           |          |
| 0x0014  | ADCCMD_0  | R<br>W | CMD      | _SEL                        | 0        | 0        |           | INTFLG   | _SEL[3:0] |          |
| 0x0015  | ADCCMD_1  | R<br>W | VRH_SEL  | VRL_SEL                     |          |          | CH_S      | SEL[5:0] |           |          |
| 0x0016  | ADCCMD_2  | R<br>W |          |                             | SMP[4:0] |          |           | 0        | 0         | Reserved |
| 0x0017  | ADCCMD_3  | R<br>W | Reserved | Reserved                    |          |          | Re        | served   |           |          |
| 0x0018  | Reserved  | R<br>W |          |                             |          | Re       | served    |          |           |          |
| 0x0019  | Reserved  | R<br>W |          |                             |          | Re       | served    |          |           |          |
| 0x001A  | Reserved  | R<br>W |          |                             |          | Re       | served    |          |           |          |
| 0x001B  | Reserved  | R<br>W |          | Reserved                    |          |          |           |          |           |          |
| 0x001C  | ADCCIDX   | R      | 0        | 0 CMD_IDX[5:0]              |          |          |           |          |           |          |
|         |           | W<br>D |          |                             |          |          |           |          |           |          |
| 0x001D  | ADCCBP_0  | W      |          | CMD_PTR[23:16]              |          |          |           |          |           |          |
| 0x001E  | ADCCBP_1  | к<br>W |          |                             |          | CMD_I    | PTR[15:8] |          |           |          |
| 0x001F  | ADCCBP_2  | R<br>W |          |                             | CMD_P    | TR[7:2]  |           |          | 0         | 0        |
| 0.0020  |           | R      | 0        | 0                           |          |          | RES       | IDX[5:0] |           |          |
| 0x0020  | ADCRIDX   | W      |          |                             |          |          |           |          |           |          |
| 0x0021  | ADCRBP_0  | R<br>W | 0        | 0                           | 0        | 0        |           | RES_P    | FR[19:16] |          |
| 0x0022  | ADCRBP_1  | R<br>W |          | RES_PTR[15:8]               |          |          |           |          |           |          |
| 0x0023  | ADCRBP_2  | R<br>W |          | RES_PTR[7:2] 0 0            |          |          |           |          |           |          |
| 0.00.24 |           | R      | 0        |                             |          | CN       | ADRES_OFF | 0[6:0]   |           |          |
| 0X0024  | ADCCROFFU | W      |          |                             |          |          |           |          |           |          |
| 0x0025  | ADCCROFF1 | R<br>W | 0        | CMDRES_OFF1[6:0]            |          |          |           |          |           |          |
| 0x0026  | Reserved  | R<br>W | 0        | 0 0 0 Reserved              |          |          |           |          |           |          |
|         |           |        |          | = Unimplemented or Reserved |          |          |           |          |           |          |

Figure 9-3. ADC12B\_LBA Register Summary (Sheet 2 of 3)

MC9S12ZVC Family Reference Manual, Rev. 2.0



RVL\_SEL = 1'b0 (forced by bit RVL\_BMOD)

Note: Address register names in () are not absolute addresses instead they are a sample offset or sample index

#### Figure 9-34. Result Value List Schema in Single Buffer Mode

While ADC is enabled, one Result Value List is active (indicated by bit RVL\_SEL). The conversion Result Value List can be read anytime. When the ADC is enabled the conversion result address registers (ADCRBP, ADCCROFF\_0/1, ADCRIDX) are read only and register ADCRIDX is under control of the ADC.

A conversion result is always stored as 16bit entity in unsigned data representation. Left and right justification inside the entity is selected via the DJM control bit. Unused bits inside an entity are stored zero.

| Conversion Resolution<br>(SRES[1:0]) | Left Justified Result<br>(DJM = 1'b0) | Right Justified Result<br>(DJM = 1'b1) |
|--------------------------------------|---------------------------------------|----------------------------------------|
| 8 bit                                | {Result[7:0],8'b00000000}             | {8'b0000000,Result[7:0]}               |
| 10 bit                               | {Result[9:0],6'b000000}               | {6'b000000,Result[9:0]}                |
| 12 bit                               | {Result[11:0],4'b0000}                | {4'b0000,Result[11:0]}                 |

| <b>Fable 9-32.</b> | Conversion | <b>Result Justification</b> | Overview |
|--------------------|------------|-----------------------------|----------|
|                    |            |                             |          |



Figure 9-40. RVL Swapping — Use Case Diagram

MC9S12ZVC Family Reference Manual, Rev. 2.0

Chapter 12 Timer Module (TIM16B4CV3) Block Description

## 12.3.2.3 Timer Count Register (TCNT)

Module Base + 0x0004



Module Base + 0x0005



Figure 12-7. Timer Count Register Low (TCNTL)

The 16-bit main timer is an up counter.

A full access for the counter register should take place in one clock cycle. A separate read/write for high byte and low byte will give a different result than accessing them as a word.

Read: Anytime

Module Base + 0x0006

Write: Has no meaning or effect in the normal mode; only writable in special modes .

The period of the first count after a write to the TCNT registers may be a different size because the write is not synchronized with the prescaler clock.

## 12.3.2.4 Timer System Control Register 1 (TSCR1)



Figure 12-8. Timer System Control Register 1 (TSCR1)

Read: Anytime

Write: Anytime

#### Chapter 14 Serial Communication Interface (S12SCIV6)

Figure 14-17 shows two cases of break detect. In trace RXD\_1 the break symbol starts with the start bit, while in RXD\_2 the break starts in the middle of a transmission. If BRKDFE = 1, in RXD\_1 case there will be no byte transferred to the receive buffer and the RDRF flag will not be modified. Also no framing error or parity error will be flagged from this transfer. In RXD\_2 case, however the break signal starts later during the transmission. At the expected stop bit position the byte received so far will be transferred to the receive buffer, the receive data register full flag will be set, a framing error and if enabled and appropriate a parity error will be set. Once the break is detected the BRKDIF flag will be set.



Figure 14-17. Break Detection if BRKDFE = 1 (M = 0)

## 14.4.5.4 Idle Characters

An idle character (or preamble) contains all logic 1s and has no start, stop, or parity bit. Idle character length depends on the M bit in SCI control register 1 (SCICR1). The preamble is a synchronizing idle character that begins the first transmission initiated after writing the TE bit from 0 to 1.

If the TE bit is cleared during a transmission, the TXD pin becomes idle after completion of the transmission in progress. Clearing and then setting the TE bit during a transmission queues an idle character to be sent after the frame currently being transmitted.

### NOTE

When queueing an idle character, return the TE bit to logic 1 before the stop bit of the current frame shifts out through the TXD pin. Setting TE after the stop bit appears on TXD causes data previously written to the SCI data register to be lost. Toggle the TE bit for a queued idle character while the TDRE flag is set and immediately before writing the next byte to the SCI data register.

If the TE bit is clear and the transmission is complete, the SCI is not the master of the TXD pin

Figure 14-26 shows a burst of noise near the beginning of the start bit that resets the RT clock. The sample after the reset is low but is not preceded by three high samples that would qualify as a falling edge. Depending on the timing of the start bit search and on the data, the frame may be missed entirely or it may set the framing error flag.



In Figure 14-27, a noise burst makes the majority of data samples RT8, RT9, and RT10 high. This sets the noise flag but does not reset the RT clock. In start bits only, the RT8, RT9, and RT10 data samples are ignored.



## 14.4.6.4 Framing Errors

If the data recovery logic does not detect a logic 1 where the stop bit should be in an incoming frame, it sets the framing error flag, FE, in SCI status register 1 (SCISR1). A break character also sets the FE flag because a break character has no stop bit. The FE flag is set at the same time that the RDRF flag is set.

| Field       | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
|-------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 5<br>CLVHIF | CANL Voltage Failure High Interrupt Flag<br>This flag is set to 1 when the CPCLVH bit in the CAN Physical Layer Status Register (CPSR) changes.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
|             | 0 No change in CPCLVH<br>1 CPCLVH has changed                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
| 4<br>CLVLIF | <b>CANL Voltage Failure Low Interrupt Flag</b><br>This flag is set to 1 when the CPCLVL bit in the CAN Physical Layer Status Register (CPSR) changes.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
|             | 0 No change in CPCLVL<br>1 CPCLVL has changed                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
| 3<br>CPDTIF | <ul> <li>CAN CPTXD-Dominant Timeout Interrupt Flag</li> <li>This flag is set to 1 when CPTXD is dominant longer than t<sub>CPTXDDT</sub>. It signals a timeout event and entry of listen-only mode disabling the transmitter.</li> <li>Exit of listen-only mode which was entered at timeout is requested by clearing CPDTIF when CPDT is clear after setting CPTXD to recessive state. It takes 1 to 2 µs to return to normal mode.</li> <li>If CPTXD is dominant or dominant timeout status is still active (CPDT=1) when clearing the flag, the CAN Physical Layer remains in listen-only mode and this flag is set again after a delay (see 17.5.4.2, "CPTXD-Dominant Timeout Interrupt").</li> <li>0 No CPTXD-dominant timeout has occurred</li> </ul> |
| 1           |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| CHOCIF      | CANH Over-Current Interrupt Flag<br>This flag is set to 1 if an over current condition was detected on CANH when driving a dominant bit to the CAN bus. While<br>this flag is asserted the CAN Physical Layer remains in listen-only mode.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
|             | 0 Normal current level $I_{CANH} \le I_{CANHOC}$<br>1 Error event $I_{CANH} \ge I_{CANHOC}$ occurred                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
| 0<br>CLOCIF | <b>CANL Over-Current Interrupt Flag</b><br>This flag is set to 1 if an over current condition was detected on CANL when driving a dominant bit to the CAN bus. While<br>this flag is asserted the CAN Physical Layer remains in listen-only mode.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
|             | 0 Normal current level $I_{CANL} < I_{CANLOC}$<br>1 Error event $I_{CANL} \ge I_{CANLOC}$ occurred                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |

| Address<br>Offset  | Register<br>Name |        | Bit 7             | 6          | 5             | 4     | 3          | 2 | 1 | Bit 0 |
|--------------------|------------------|--------|-------------------|------------|---------------|-------|------------|---|---|-------|
| 0x0008             | TXBUF            | R<br>W | STATCONF[3:0]     |            |               |       | CRC[3:0]   |   |   |       |
|                    |                  | R<br>W | DATA0[3:0]        |            |               |       | DATA1[3:0] |   |   |       |
| 0x000A             |                  | R<br>W | R<br>V DATA2[3:0] |            |               |       | DATA3[3:0] |   |   |       |
|                    |                  | R<br>W | DATA4[3:0]        |            |               |       | DATA5[3:0] |   |   |       |
| 0x000C<br>- 0x000F | Reserved         | R      | 0                 | 0          | 0             | 0     | 0          | 0 | 0 | 0     |
|                    |                  | W      |                   |            |               |       |            |   |   |       |
|                    |                  | Γ      |                   | = Unimplen | nented or Res | erved |            |   |   |       |

## 21.7.2 **Register Descriptions**

This section consists of register descriptions in address order. Each description includes a standard register diagram with an associated figure number. Writes to a reserved register location do not have any effect and reads of these locations return a zero.Details of register bit and field function follow the register diagrams, in bit order.

## 21.7.2.1 SENT Transmitter Tick Rate Register (TICKRATE)



<sup>1</sup> Read: Anytime.

Write: Anytime, if CONFIG[TXINIT] is one.

#### Table 21-4. SENT Transmitter Tick Rate Register (TICKRATE) Field Descriptions

| Field             | Description                                                                                                                                                                                                                                                                                                                                                          |
|-------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 13–0<br>PRE[13:0] | <b>SENTTX Tick Rate Bits</b> — The tick rate for the SENTTX module is determined by these 14 bits.<br>The SENT transmitter Tick Rate Register can contain a value from 0 to 16383. It is used to derive the SENT unit-time (UT) from the SENTTX bus clock. The SENT unit-time has an allowable range of 3 to 90 μs.<br>The formula for calculating the tick rate is: |
|                   | SENTTX tick rate = SENTTX bus clock rate / (PRE+1)                                                                                                                                                                                                                                                                                                                   |

MC9S12ZVC Family Reference Manual, Rev. 2.0

#### Chapter 22 192 KB Flash Module (S12ZFTMRZ192K2KV2)



## 22.3.2.13.1 FCCOB - NVM Command Mode

NVM command mode uses the FCCOB registers to provide a command code and its relevant parameters to the Memory Controller. The user first sets up all required FCCOB fields and then initiates the command's execution by writing a 1 to the CCIF bit in the FSTAT register (a 1 written by the user clears the CCIF command completion flag to 0). When the user clears the CCIF bit in the FSTAT register all FCCOB parameter fields are locked and cannot be changed by the user until the command completes (as evidenced by the Memory Controller returning CCIF to 1). Some commands return information to the FCCOB register array.

The generic format for the FCCOB parameter fields in NVM command mode is shown in Table 22-26. The return values are available for reading after the CCIF flag in the FSTAT register has been returned to 1 by the Memory Controller. The value written to the FCCOBIX field must reflect the amount of CCOB words loaded for command execution.

Table 22-26 shows the generic Flash command format. The high byte of the first word in the CCOB array contains the command code, followed by the parameters for this specific Flash command. For details on the FCCOB settings required by each command, see the Flash command descriptions in <st-blue>Section 22.4.7 Flash Command Description.

| CCOBIX[2:0] | Register | Byte         FCCOB Parameter Fields (NVM Command Mode) |                                  |  |  |
|-------------|----------|--------------------------------------------------------|----------------------------------|--|--|
| 000         | FCCOB0   | HI                                                     | FCMD[7:0] defining Flash command |  |  |
| 000         |          | LO                                                     | Global address [23:16]           |  |  |
| 001         | ECCOP1   | HI                                                     | Global address [15:8]            |  |  |
| 001         | гссовт   | LO                                                     | Global address [7:0]             |  |  |

Table 22-26. FCCOB - NVM Command Mode (Typical Usage)

## B.1.1.1 Port AD Output Drivers Switching

PortAD output drivers switching can adversely affect the ADC accuracy whilst converting the analog voltage on other PortAD pins because the output drivers are supplied from the VDDA/VSSA ADC supply pins. Although internal design measures are implemented to minimize the effect of output driver noise, it is recommended to configure PortAD pins as outputs only for low frequency, low load outputs. The impact on ADC accuracy is load dependent and not specified. The values specified are valid under condition that no PortAD output drivers switch during conversion.

## **B.1.1.2** Source Resistance

Due to the input pin leakage current as specified in conjunction with the source resistance there will be a voltage drop from the signal source to the ADC input. The maximum source resistance  $R_S$  specifies results in an error (10-bit resolution) of less than 1/2 LSB (2.5 mV) at the maximum leakage current. If device or operating conditions are less than worst case or leakage induced error is acceptable, larger values of source resistance of up to 10Kohm are allowed.

## B.1.1.3 Source Capacitance

When sampling an additional internal capacitor is switched to the input. This can cause a voltage drop due to charge sharing with the external capacitance and the pin capacitance. For a maximum sampling error of the input voltage  $\leq 1LSB$  (10-bit resolution), then the external filter capacitor,  $C_f \geq 1024 * (C_{INS}-C_{INN})$ .

## **B.1.1.4** Current Injection

There are two cases to consider.

- 1. A current is injected into the channel being converted. The channel being stressed has conversion values of 0x3FF (in 10-bit mode) for analog inputs greater than  $V_{RH}$  and 0x000 for values less than  $V_{RL}$  unless the current is higher than specified as a disruptive condition.
- 2. Current is injected into pins in the neighborhood of the channel being converted. A portion of this current is picked up by the channel (coupling ratio K), This additional current impacts the accuracy of the conversion depending on the source resistance.

The additional input voltage error on the converted channel can be calculated as:

$$V_{ERR} = K * R_S * I_{INJ}$$

with I<sub>INJ</sub> being the sum of the currents injected into the two pins adjacent to the converted channel.

# **Appendix I S12CANPHY Electrical Specifications**

## I.1 Maximum Ratings

#### Table I-1. Maximum Ratings

Characteristics noted under conditions  $5.5V \le VSUP \le 18V >$ ,  $-40^{\circ}C \le Tj \le 150^{\circ}C >$  unless otherwise noted. Typical values noted reflect the approximate parameter mean at  $T_A = 25^{\circ}C$  under nominal conditions unless otherwise noted. Num Symbol Value Unit Ratings DC voltage on CANL, CANH, SPLIT V V<sub>BUS</sub> -32 to +40 1 2 Continuous current on CANH and CANL 200  $I_{LH}$ mA V 3 ESD on CANH, CANL and SPLIT (HBM)  $\pm 4000$ VESDCH 4 ESD on CANH, CANL (IEC61000-4, Czap = 150 pF, Rzap = V V<sub>ESDIEC</sub>  $\pm\,6000$ 330 Ω)

## I.2 Static Electrical Characteristics

#### Table I-2. Static Electrical Characteristics

| Characteristics noted under conditions $5.5V \le VSUP \le 18 V >$ , $-40^{\circ}C \le Tj \le 150^{\circ}C >$ unless otherwise noted. Typical values noted reflect the approximate parameter mean at $T_A = 25^{\circ}C$ under nominal conditions unless otherwise noted. |                                                                                                                                                           |                                                                              |             |                          |            |        |  |  |  |
|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------|-------------|--------------------------|------------|--------|--|--|--|
| Num                                                                                                                                                                                                                                                                      | Ratings                                                                                                                                                   | Symbol                                                                       | Min         | Тур                      | Max        | Unit   |  |  |  |
| CAN T                                                                                                                                                                                                                                                                    | CAN TRANSCEIVER CURRENT                                                                                                                                   |                                                                              |             |                          |            |        |  |  |  |
| 1                                                                                                                                                                                                                                                                        | Supply Current of canphy_ll18uhv<br>Normal mode, Bus Recessive State<br>Normal mode, Bus Dominant State without Bus Load<br>Standby mode<br>Shutdown mode | I <sub>RES</sub><br>I <sub>DOM</sub><br>I <sub>STB</sub><br>I <sub>SDN</sub> |             | 1.7<br>3.8<br>0.022<br>0 |            | mA     |  |  |  |
|                                                                                                                                                                                                                                                                          | PINS (CANH AND CANL)                                                                                                                                      |                                                                              |             |                          |            |        |  |  |  |
| 2                                                                                                                                                                                                                                                                        | Bus Pin Common Mode Voltage                                                                                                                               | V <sub>COM</sub>                                                             | -12         | -                        | 12         | V      |  |  |  |
| 3a                                                                                                                                                                                                                                                                       | Differential Input Voltage (Normal mode)<br>Recessive State at RXD<br>Dominant State at RXD                                                               | V <sub>CANH</sub> -<br>V <sub>CANL</sub>                                     | -1.0<br>0.9 | -<br>-                   | 0.5<br>5.0 | V<br>V |  |  |  |
| 3b                                                                                                                                                                                                                                                                       | Differential Input Voltage (Standby mode)<br>Recessive State at RXD<br>Dominant State at RXD                                                              | V <sub>CANH</sub> -<br>V <sub>CANL</sub>                                     | -1.0<br>1.1 | -                        | 0.4<br>5.0 | V<br>V |  |  |  |
| 4                                                                                                                                                                                                                                                                        | Differential Input Hysteresis                                                                                                                             | V <sub>HYS</sub>                                                             |             | 175                      |            | mV     |  |  |  |