

#### Welcome to E-XFL.COM

### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

### Details

E·XFl

| Product Status             | Active                                                                      |
|----------------------------|-----------------------------------------------------------------------------|
| Core Processor             | PIC                                                                         |
| Core Size                  | 8-Bit                                                                       |
| Speed                      | 40MHz                                                                       |
| Connectivity               | I <sup>2</sup> C, SPI, UART/USART                                           |
| Peripherals                | Brown-out Detect/Reset, HLVD, POR, PWM, WDT                                 |
| Number of I/O              | 25                                                                          |
| Program Memory Size        | 16KB (8K x 16)                                                              |
| Program Memory Type        | FLASH                                                                       |
| EEPROM Size                | 256 x 8                                                                     |
| RAM Size                   | 768 x 8                                                                     |
| Voltage - Supply (Vcc/Vdd) | 2V ~ 5.5V                                                                   |
| Data Converters            | A/D 10x12b                                                                  |
| Oscillator Type            | Internal                                                                    |
| Operating Temperature      | -40°C ~ 85°C (TA)                                                           |
| Mounting Type              | Surface Mount                                                               |
| Package / Case             | 28-SOIC (0.295", 7.50mm Width)                                              |
| Supplier Device Package    | 28-SOIC                                                                     |
| Purchase URL               | https://www.e-xfl.com/product-detail/microchip-technology/pic18lf2423t-i-so |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong



# PIC18F2423/2523/4423/4523

## 28/40/44-Pin, Enhanced Flash Microcontrollers with 12-Bit A/D and nanoWatt Technology

### **Power Management Features:**

- Run: CPU on, Peripherals on
- Idle: CPU off, Peripherals on
- · Sleep: CPU off, Peripherals off
- Ultra Low 50 nA Input Leakage
- Run mode Currents Down to 11  $\mu\text{A}$  Typical
- Idle mode Currents Down to 2.5  $\mu\text{A}$  Typical
- Sleep mode Current Down to 100  $\mu\text{A}$  Typical
- Timer1 Oscillator: 900 nA, 32 kHz, 2V
- Watchdog Timer: 1.4 μA, 2V Typical
- Two-Speed Oscillator Start-up

### **Flexible Oscillator Structure:**

- Four Crystal modes, up to 40 MHz
- 4x Phase Lock Loop (PLL) Available for Crystal and Internal Oscillators
- Two External RC modes, up to 4 MHz
- Two External Clock modes, up to 40 MHz
- Internal Oscillator Block:
- Fast wake from Sleep and Idle, 1 µs typical
- 8 user-selectable frequencies, from 31 kHz to 8 MHz
- Provides a complete range of clock speeds, from 31 kHz to 32 MHz, when used with PLL
   User-tunable to Compensate for Frequency Drift
- Secondary Oscillator using Timer1 @ 32 kHz
- Fail-Safe Clock Monitor:
  - Allows for safe shutdown if peripheral clock stops

### **Peripheral Highlights:**

- 12-Bit, Up to 13-Channel Analog-to-Digital Converter module (A/D):
  - Auto-acquisition capability
  - Conversion available during Sleep mode
- Dual Analog Comparators with Input Multiplexing
- High-Current Sink/Source 25 mA/25 mA
- Three Programmable External Interrupts
- Four Input Change Interrupts
- Up to Two Capture/Compare/PWM (CCP)
- modules, One with Auto-Shutdown (28-pin devices) • Enhanced Capture/Compare/PWM (ECCP) module
- (40/44-pin devices only):
- One, two or four PWM outputs
- Selectable polarity
- Programmable dead time
- Auto-shutdown and auto-restart

## **Peripheral Highlights (Continued):**

- Master Synchronous Serial Port (MSSP) module Supporting 3-Wire SPI (all four modes) and I<sup>2</sup>C<sup>™</sup> Master and Slave modes
- Enhanced USART module:
- Support for RS-485, RS-232 and LIN/J2602RS-232 operation using internal oscillator
- RS-232 operation using internal osc block (no external crystal required)
- Auto-wake-up on Start bit
- Auto-Baud Detect (ABD)

### **Special Microcontroller Features:**

- C Compiler Optimized Architecture: Optional Extended Instruction Set Designed to Optimize Re-Entrant Code
- 100,000 Erase/Write Cycle, Enhanced Flash Program Memory Typical
- 1,000,000 Erase/Write Cycle, Data EEPROM Memory Typical
- Flash/Data EEPROM Retention: 100 Years Typical
- Self-Programmable under Software Control
- Priority Levels for Interrupts
- 8 x 8 Single-Cycle Hardware Multiplier
- Extended Watchdog Timer (WDT): Programmable Period, from 4 ms to 131s
- Single-Supply In-Circuit Serial Programming™ (ICSP™) via Two Pins
- In-Circuit Debug (ICD) via Two Pins
- Operating Voltage Range: 2.0V to 5.5V
- Programmable, 16-Level High/Low-Voltage Detection (HLVD) module: Supports Interrupt on High/Low-Voltage Detection
- Programmable Brown-out Reset (BOR): With Software-Enable Option

| Note: | This d | ocumer  | nt is | supplem  | ented   | by   | the  |
|-------|--------|---------|-------|----------|---------|------|------|
|       | "PIC18 | F2420/  | 2520/ | 4420/452 | 20 Data | a Sh | eet" |
|       | (DS396 | 531). 3 | See   | Section  | 1.0 '   | 'De\ | /ice |
|       | Overvi | ew".    |       |          |         |      |      |

|            | Program Memory   |                               | Data Memory     |                   |     | 40 51              | CCP/          | MS  | SSP                         | RT   |       | -        |
|------------|------------------|-------------------------------|-----------------|-------------------|-----|--------------------|---------------|-----|-----------------------------|------|-------|----------|
| Device     | Flash<br>(bytes) | # Single-Word<br>Instructions | SRAM<br>(bytes) | EEPROM<br>(bytes) | I/O | 12-Bit<br>A/D (ch) | ECCP<br>(PWM) | SPI | Master<br>I <sup>2</sup> C™ | EUSA | Comp. | 8/16-Bit |
| PIC18F2423 | 16K              | 8192                          | 768             | 256               | 25  | 10                 | 2/0           | Y   | Y                           | 1    | 2     | 1/3      |
| PIC18F2523 | 32K              | 16384                         | 1536            | 256               | 25  | 10                 | 2/0           | Y   | Y                           | 1    | 2     | 1/3      |
| PIC18F4423 | 16K              | 8192                          | 768             | 256               | 36  | 13                 | 1/1           | Y   | Y                           | 1    | 2     | 1/3      |
| PIC18F4523 | 32K              | 16384                         | 1536            | 256               | 36  | 13                 | 1/1           | Y   | Y                           | 1    | 2     | 1/3      |

## **Pin Diagrams (Continued)**



## 1.2 Other Special Features

- **12-Bit A/D Converter:** This module incorporates programmable acquisition time, allowing for a channel to be selected and a conversion to be initiated without waiting for a sampling period, thereby reducing code overhead.
- **Memory Endurance:** The Enhanced Flash cells for both program memory and data EEPROM are rated to last for many thousands of erase/write cycles – up to 100,000 for program memory and 1,000,000 for EEPROM. Data retention without refresh is conservatively estimated to be greater than 40 years.
- Self-Programmability: These devices can write to their own program memory spaces under internal software control. By using a bootloader routine located in the protected Boot Block at the top of program memory, it is possible to create an application that can update itself in the field.
- Extended Instruction Set: The PIC18F2423/ 2523/4423/4523 family introduces an optional extension to the PIC18 instruction set that adds eight new instructions and an Indexed Addressing mode. This extension, enabled as a device configuration option, has been specifically designed to optimize re-entrant application code originally developed in high-level languages, such as C.
- Enhanced CCP module: In PWM mode, this module provides one, two or four modulated outputs for controlling half-bridge and full-bridge drivers. Other features include auto-shutdown, for disabling PWM outputs on interrupt or other select conditions, and auto-restart, to reactivate outputs once the condition has cleared.
- Enhanced Addressable USART: This serial communication module is capable of standard RS-232 operation and provides support for the LIN/J2602 bus protocol. Other enhancements include automatic baud rate detection and a 16-bit Baud Rate Generator for improved resolution. When the microcontroller is using the internal oscillator block, the EUSART provides stable operation for applications that talk to the outside world without using an external crystal (or its accompanying power requirement).
- Extended Watchdog Timer (WDT): This Enhanced version incorporates a 16-bit prescaler, allowing an extended time-out range that is stable across operating voltage and temperature. See Section 4.0 "Electrical Characteristics" for time-out periods.

### 1.3 Details on Individual Family Members

Devices in the PIC18F2423/2523/4423/4523 family are available in 28-pin and 40/44-pin packages. Block diagrams for the two groups are shown in Figure 1-1 and Figure 1-2.

The devices are differentiated from each other in these ways:

- Flash Program Memory:
  - PIC18F2423/4423 devices 16 Kbytes
  - PIC18F2523/4523 devices 32 Kbytes
- A/D Channels:
  - PIC18F2423/2523 devices 10
  - PIC18F4423/4523 devices 13
- I/O Ports:
  - PIC18F2423/2523 devices Three bidirectional ports
  - PIC18F4423/4523 devices Five bidirectional ports
- CCP and Enhanced CCP Implementation:
  - PIC18F2423/2523 devices Two standard CCP modules
  - PIC18F4423/4523 devices One standard CCP module and one ECCP module
- Parallel Slave Port Present only on PIC18F4423/4523 devices

All other features for devices in this family are identical. These are summarized in Table 1-1.

The pinouts for all devices are listed in Table 1-2 and Table 1-3.

Members of the PIC18F2423/2523/4423/4523 family are available only as low-voltage devices, designated by "LF" (such as PIC18**LF**2423), and function over an extended VDD range of 2.0V to 5.5V.



### FIGURE 1-1: PIC18F2423/2523 (28-PIN) BLOCK DIAGRAM

Note 1: CCP2 is multiplexed with RC1 when Configuration bit, CCP2MX, is set or RB3 when CCP2MX is not set.

2: RE3 is only available when MCLR functionality is disabled.

3: OSC1/CLKI and OSC2/CLKO are only available in select oscillator modes and when these pins are not being used as digital I/O. For additional information, see Section 2.0 "Oscillator Configurations" of the "PIC18F2420/2520/4420/4520 Data Sheet" (DS39631).



- **2:** RE3 is only available when MCLR functionality is disabled.
- 3: OSC1/CLKI and OSC2/CLKO are only available in select oscillator modes and when these pins are not being used as digital I/O. For additional information, see Section 2.0 "Oscillator Configurations" of the "PIC18F2420/2520/4420/4520 Data Sheet" (DS39631).

| Din Nomo                                                      | Pin Number                           |                            |                 | Pin                                                              | Buffer | Description                                                                                                                                      |
|---------------------------------------------------------------|--------------------------------------|----------------------------|-----------------|------------------------------------------------------------------|--------|--------------------------------------------------------------------------------------------------------------------------------------------------|
| Pin Name                                                      | PDIP                                 | QFN                        | TQFP            | Туре                                                             | Туре   | Description                                                                                                                                      |
| MCLR/VPP/RE3<br>MCLR                                          | 1                                    | 18                         | 18              | I                                                                | ST     | Master Clear (input) or programming voltage (input).<br>Master Clear (Reset) input. This pin is an active-low<br>Reset to the device.            |
| Vpp                                                           |                                      |                            |                 | Р                                                                |        | Programming voltage input.                                                                                                                       |
| RE3                                                           |                                      |                            |                 | I                                                                | ST     | Digital input.                                                                                                                                   |
| OSC1/CLKI/RA7<br>OSC1                                         | 13                                   | 32                         | 30              | I                                                                | ST     | Oscillator crystal or external clock input.<br>Oscillator crystal input or external clock source input.<br>ST buffer when configured in RC mode; |
| CLKI                                                          |                                      |                            |                 | Ι                                                                | CMOS   | analog otherwise.<br>External clock source input. Always associated with<br>pin function, OSC1. (See related OSC1/CLKI,<br>OSC2/CLKO pins.)      |
| RA7                                                           |                                      |                            |                 | I/O                                                              | TTL    | General purpose I/O pin.                                                                                                                         |
| OSC2/CLKO/RA6<br>OSC2                                         | 14                                   | 33                         | 31              | 0                                                                | _      | Oscillator crystal or clock output.<br>Oscillator crystal output. Connects to crystal<br>or resonator in Crystal Oscillator mode.                |
| CLKO                                                          |                                      |                            |                 | 0                                                                | _      | In RC mode, OSC2 pin outputs CLKO, which has 1/4 the frequency of OSC1 and denotes the instruction cvcle rate.                                   |
| RA6                                                           |                                      |                            |                 | I/O                                                              | TTL    | General purpose I/O pin.                                                                                                                         |
| Legend: TTL = TTL<br>ST = Sch<br>O = Out<br>$I^2C$ = $I^2C^3$ | compat<br>mitt Trig<br>out<br>™/SMBเ | ible inp<br>ger inpi<br>is | ut<br>ut with C | CMOS = CMOS compatible input or output<br>I = Input<br>P = Power |        |                                                                                                                                                  |

### TABLE 1-3: PIC18F4423/4523 PINOUT I/O DESCRIPTIONS

Note 1: Default assignment for CCP2 when Configuration bit, CCP2MX, is set.

2: Alternate assignment for CCP2 when Configuration bit, CCP2MX, is cleared.

| Din Namo                                                                                                                                                                                                 | Pi   | n Numb | ber  | Pin             | Buffer    | Description                                                                                                                                                                           |  |
|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|--------|------|-----------------|-----------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
|                                                                                                                                                                                                          | PDIP | QFN    | TQFP | Туре            | Туре      | Description                                                                                                                                                                           |  |
|                                                                                                                                                                                                          |      |        |      |                 |           | PORTD is a bidirectional I/O port or a Parallel Slave<br>Port (PSP) for interfacing to a microprocessor port.<br>These pins have TTL input buffers when the PSP<br>module is enabled. |  |
| RD0/PSP0<br>RD0<br>PSP0                                                                                                                                                                                  | 19   | 38     | 38   | I/O<br>I/O      | ST<br>TTL | Digital I/O.<br>Parallel Slave Port data.                                                                                                                                             |  |
| RD1/PSP1<br>RD1<br>PSP1                                                                                                                                                                                  | 20   | 39     | 39   | I/O<br>I/O      | ST<br>TTL | Digital I/O.<br>Parallel Slave Port data.                                                                                                                                             |  |
| RD2/PSP2<br>RD2<br>PSP2                                                                                                                                                                                  | 21   | 40     | 40   | I/O<br>I/O      | ST<br>TTL | Digital I/O.<br>Parallel Slave Port data.                                                                                                                                             |  |
| RD3/PSP3<br>RD3<br>PSP3                                                                                                                                                                                  | 22   | 41     | 41   | I/O<br>I/O      | ST<br>TTL | Digital I/O.<br>Parallel Slave Port data.                                                                                                                                             |  |
| RD4/PSP4<br>RD4<br>PSP4                                                                                                                                                                                  | 27   | 2      | 2    | I/O<br>I/O      | ST<br>TTL | Digital I/O.<br>Parallel Slave Port data.                                                                                                                                             |  |
| RD5/PSP5/P1B<br>RD5<br>PSP5<br>P1B                                                                                                                                                                       | 28   | 3      | 3    | I/O<br>I/O<br>O | ST<br>TTL | Digital I/O.<br>Parallel Slave Port data.<br>Enhanced CCP1 output.                                                                                                                    |  |
| RD6/PSP6/P1C<br>RD6<br>PSP6<br>P1C                                                                                                                                                                       | 29   | 4      | 4    | I/O<br>I/O<br>O | ST<br>TTL | Digital I/O.<br>Parallel Slave Port data.<br>Enhanced CCP1 output.                                                                                                                    |  |
| RD7/PSP7/P1D<br>RD7<br>PSP7<br>P1D                                                                                                                                                                       | 30   | 5      | 5    | I/O<br>I/O<br>O | ST<br>TTL | Digital I/O.<br>Parallel Slave Port data.<br>Enhanced CCP1 output.                                                                                                                    |  |
| Legend:       TTL = TTL compatible input       CMOS = CMOS compatible input or output         ST = Schmitt Trigger input with CMOS levels       I       = Input         O = Output       P       = Power |      |        |      |                 |           |                                                                                                                                                                                       |  |

#### **TABLE 1-3**: PIC18F4423/4523 PINOUT I/O DESCRIPTIONS (CONTINUED)

O = Output $I^{2}C = I^{2}C^{TM}/SMBus$ 

Note 1: Default assignment for CCP2 when Configuration bit, CCP2MX, is set.

2: Alternate assignment for CCP2 when Configuration bit, CCP2MX, is cleared.

The value in the ADRESH:ADRESL registers is unknown following POR and BOR Resets and is not affected by any other Reset.

After the A/D module has been configured as desired, the selected channel must be acquired before the conversion is started. The analog input channels must have their corresponding TRIS bits selected as inputs. To determine acquisition time, see **Section 2.1 "A/D Acquisition Requirements"**.

After this acquisition time has elapsed, the A/D conversion can be started. An acquisition time can be programmed to occur between setting the GO/DONE bit and the actual start of the conversion.

The following steps should be followed to perform an A/D conversion:

- 1. Configure the A/D module:
  - Configure analog pins, voltage reference and digital I/O (ADCON1)
  - Select A/D input channel (ADCON0)
  - Select A/D acquisition time (ADCON2)
  - Select A/D conversion clock (ADCON2)
  - Turn on the A/D module (ADCON0)
- 2. Configure the A/D interrupt (if desired):
  - Clear ADIF bit
  - Set ADIE bit
  - Set GIE bit
- 3. Wait the required acquisition time (if required).
- Start conversion by setting the GO/DONE bit (ADCON0<1>).

- 5. Wait for the A/D conversion to complete by either:
  - Polling for the GO/DONE bit to be cleared
    OR

· Waiting for the A/D interrupt

- 6. Read the A/D Result registers (ADRESH:ADRESL) and clear the ADIF bit, if required.
- 7. For the next conversion, go to step 1 or step 2, as required.

The A/D conversion time per bit is defined as TAD. A minimum wait of 2 TAD is required before the next acquisition starts.

### FIGURE 2-2: A/D TRANSFER FUNCTION





### FIGURE 2-3: ANALOG INPUT MODEL

### 2.2 Selecting and Configuring Acquisition Time

The ADCON2 register allows the user to select an acquisition time that occurs each time the GO/DONE bit is set. It also gives users the option of having an automatically determined acquisition time.

Acquisition time may be set with the ACQT<2:0> bits (ADCON2<5:3>), which provide a range of 2 to 20 TAD. When the GO/DONE bit is set, the A/D module continues to sample the input for the selected acquisition time, then automatically begins a conversion. Since the acquisition time is programmed, there may be no need to wait for an acquisition time between selecting a channel and setting the GO/DONE bit.

Manual acquisition time is <u>selected</u> when ACQT<2:0> = 0.00. When the GO/DONE bit is set, sampling is stopped and a conversion begins. The user is responsible for ensuring the required acquisition time has passed between selecting the desired input channel and setting the GO/DONE bit. This option is also the default Reset state of the ACQT<2:0> bits and is compatible with devices that do not offer programmable acquisition times.

In either case, when the conversion is completed, the GO/DONE bit is cleared, the ADIF flag is set and the A/D begins sampling the currently selected channel again. If an acquisition time is programmed, there is nothing to indicate if the acquisition time has ended or if the conversion has begun.

### 2.3 Selecting the A/D Conversion Clock

The A/D conversion time per bit is defined as TAD. The A/D conversion requires 13 TAD per 12-bit conversion. The source of the A/D conversion clock is software selectable.

There are seven possible options for TAD:

- 2 Tosc
- 32 Tosc
  64 Tosc
- 4 Tosc
- Internal RC Oscillator
- 8 Tosc 16 Tosc
  - )SC

For correct A/D conversions, the A/D conversion clock (TAD) must be as short as possible, but greater than the minimum TAD. (For more information, see parameter 130 on page 41.)

Table 2-2 shows the resultant TAD times derived from the device operating frequencies and the A/D clock source selected.

| A/D Clock So      | urce (TAD) | Assumes TAD Min. = 0.8 $\mu$ s |
|-------------------|------------|--------------------------------|
| Operation         | ADCS<2:0>  | Maximum Fosc                   |
| 2 Tosc            | 000        | 2.50 MHz                       |
| 4 Tosc            | 100        | 5.00 MHz                       |
| 8 Tosc            | 001        | 10.00 MHz                      |
| 16 Tosc           | 101        | 20.00 MHz                      |
| 32 Tosc           | 010        | 40.00 MHz                      |
| 64 Tosc           | 110        | 40.00 MHz                      |
| RC <sup>(2)</sup> | x11        | 1.00 MHz <sup>(1)</sup>        |

### TABLE 2-2:TAD vs. DEVICE OPERATING FREQUENCIES

**Note 1:** The RC source has a typical TAD time of 2.5  $\mu$ s.

2: For device frequencies above 1 MHz, the device must be in Sleep for the entire conversion or a Fosc divider should be used instead; otherwise, the A/D accuracy specification may not be met.

## 2.6 A/D Conversions

Figure 2-4 shows the operation of the A/D Converter after the GO/DONE bit has been set and the ACQT<2:0> bits are cleared. A conversion is started after the following instruction to allow entry into Sleep mode before the conversion begins.

Figure 2-5 shows the operation of the A/D Converter after the GO/DONE bit has been set, the ACQT<2:0> bits have been set to '010' and a 4 TAD acquisition time has been selected before the conversion starts.

Clearing the GO/DONE bit during a conversion will abort the current conversion. The A/D Result register pair will NOT be updated with the partially completed A/D conversion sample. This means, the ADRESH:ADRESL registers will continue to contain the value of the last completed conversion (or the last value written to the ADRESH:ADRESL registers). After the A/D conversion is completed or aborted, a 2 TcY wait is required before the next acquisition can be started. After this wait, acquisition on the selected channel is automatically started.

| Note: | The GO/DONE bit should <b>NOT</b> be set in |
|-------|---------------------------------------------|
|       | the same instruction that turns on the A/D. |
|       | Code should wait at least 3 TAD after       |
|       | enabling the A/D before beginning an        |
|       | acquisition and conversion cycle.           |

## 2.7 Discharge

The discharge phase is used to initialize the value of the holding capacitor. The array is discharged before every sample. This feature helps to optimize the unitygain amplifier, as the circuit always needs to charge the capacitor array, rather than charge/discharge based on previous measure values.





### FIGURE 2-5: A/D CONVERSION TAD CYCLES (ACQT<2:0> = 010, TACQ = 4 TAD)





# TABLE 4-1:A/D CONVERTER CHARACTERISTICS: PIC18F2423/2523/4423/4523 (INDUSTRIAL)PIC18LF2423/2523/4423/4523 (INDUSTRIAL)

| Param<br>No. | Sym           | Characteristic                                       | Min        | Тур     | Мах              | Units    |            | Conditions                                                  |
|--------------|---------------|------------------------------------------------------|------------|---------|------------------|----------|------------|-------------------------------------------------------------|
| A01          | NR            | Resolution                                           | —          | _       | 12               | bit      |            | $\Delta V \text{REF} \geq 3.0 V$                            |
| A03          | EIL           | Integral Linearity Error                             | —          | <±1     | ±2.0             | LSB      | VDD = 3.0V | $\Delta \text{VREF} \geq 3.0 \text{V}$                      |
|              |               |                                                      | —          | —       | ±2.0             | LSB      | VDD = 5.0V |                                                             |
| A04          | Edl           | Differential Linearity Error                         | —          | <±1     | +1.5/-1.0        | LSB      | VDD = 3.0V | $\Delta \text{VREF} \geq 3.0 \text{V}$                      |
|              |               |                                                      | —          | _       | +1.5/-1.0        | LSB      | VDD = 5.0V |                                                             |
| A06          | EOFF          | Offset Error                                         | —          | <±1     | ±5               | LSB      | VDD = 3.0V | $\Delta VREF \ge 3.0V$                                      |
|              |               |                                                      | —          | _       | ±3               | LSB      | VDD = 5.0V |                                                             |
| A07          | Egn           | Gain Error                                           | —          | <±1     | ±1.25            | LSB      | VDD = 3.0V | $\Delta \text{VREF} \geq 3.0 \text{V}$                      |
|              |               |                                                      | —          | —       | ±2.00            | LSB      | VDD = 5.0V |                                                             |
| A10          | _             | Monotonicity                                         | Gu         | arantee | d <sup>(1)</sup> | _        |            | $VSS \leq VAIN \leq VREF$                                   |
| A20          | $\Delta VREF$ | Reference Voltage Range<br>(VREFH – VREFL)           | 3          | —       | Vdd - Vss        | V        |            | For 12-bit resolution.                                      |
| A21          | Vrefh         | Reference Voltage High                               | Vss + 3.0V | _       | VDD + 0.3V       | V        |            | For 12-bit resolution.                                      |
| A22          | Vrefl         | Reference Voltage Low                                | Vss – 0.3V | _       | Vdd - 3.0V       | V        |            | For 12-bit resolution.                                      |
| A25          | VAIN          | Analog Input Voltage                                 | VREFL      | —       | VREFH            | V        |            |                                                             |
| A30          | Zain          | Recommended<br>Impedance of Analog<br>Voltage Source | —          | —       | 2.5              | kΩ       |            |                                                             |
| A50          | IREF          | VREF Input Current <sup>(2)</sup>                    | —          | _       | 5<br>150         | μΑ<br>μΑ |            | During VAIN acquisition.<br>During A/D conversion<br>cycle. |

Note 1: The A/D conversion result never decreases with an increase in the input voltage and has no missing codes.

2: VREFH current is from the RA3/AN3/VREF+ pin or VDD, whichever is selected as the VREFH source. VREFL current is from the RA2/AN2/VREF-/CVREF pin or VSS, whichever is selected as the VREFL source.

NOTES:

## 5.0 PACKAGING INFORMATION

For packaging information, see **Section 28.0 "Packaging Information"** in the *"PIC18F2420/2520/4420/4520 Data Sheet"* (DS39631).

NOTES:

## APPENDIX A: REVISION HISTORY

### Revision A (June 2006)

Original data sheet for PIC18F2423/2523/4423/4523 devices.

### **Revision B (January 2007)**

This revision includes updates to the packaging diagrams.

### **Revision C (September 2009)**

Electrical specifications updated. Preliminary condition status removed. Converted document to the "mini data sheet" format.

## APPENDIX B: DEVICE DIFFERENCES

The differences between the devices listed in this data sheet are shown in Table B-1.

| Features                                | PIC18F2423                               | PIC18F2523                               | PIC18F4423                               | PIC18F4523                               |
|-----------------------------------------|------------------------------------------|------------------------------------------|------------------------------------------|------------------------------------------|
| Program Memory (Bytes)                  | 16384                                    | 32768                                    | 16384                                    | 32768                                    |
| Program Memory (Instructions)           | 8192                                     | 16384                                    | 8192                                     | 16384                                    |
| Interrupt Sources                       | 19                                       | 19                                       | 20                                       | 20                                       |
| I/O Ports                               | Ports A, B, C, (E)                       | Ports A, B, C, (E)                       | Ports A, B, C, D, E                      | Ports A, B, C, D, E                      |
| Capture/Compare/PWM Modules             | 2                                        | 2                                        | 1                                        | 1                                        |
| Enhanced<br>Capture/Compare/PWM Modules | 0                                        | 0                                        | 1                                        | 1                                        |
| Parallel Communications (PSP)           | No                                       | No                                       | Yes                                      | Yes                                      |
| 12-Bit Analog-to-Digital Module         | 10 Input Channels                        | 10 Input Channels                        | 13 Input Channels                        | 13 Input Channels                        |
| Packages                                | 28-Pin PDIP<br>28-Pin SOIC<br>28-Pin QFN | 28-Pin PDIP<br>28-Pin SOIC<br>28-Pin QFN | 40-Pin PDIP<br>44-Pin TQFP<br>44-Pin QFN | 40-Pin PDIP<br>44-Pin TQFP<br>44-Pin QFN |

### TABLE B-1:DEVICE DIFFERENCES

## R

| Reader Response             | . 52 |
|-----------------------------|------|
| Registers                   |      |
| ADCON0 (A/D Control 0)      | . 25 |
| ADCON1 (A/D Control 1)      | . 26 |
| ADCON2 (A/D Control 2)      | . 27 |
| DEVID1 (Device ID 1)        | . 35 |
| DEVID2                      |      |
| (Device ID 2)               | . 36 |
| Revision History            | .45  |
| S                           |      |
| Special Features of the CPU | . 35 |

## Т

| Timing Diagrams<br>A/D Conversion       | 41 |
|-----------------------------------------|----|
| Timing Diagrams and Specifications      |    |
| A/D Conversion Requirements             | 41 |
| v                                       |    |
| Voltage-Frequency Graphics              |    |
| PIC18F2423/2523/4423/4523 (Extended)    | 38 |
| PIC18F2423/2523/4423/4523 (Industrial)  | 38 |
| PIC18LF2423/2523/4423/4523 (Industrial) | 39 |
|                                         |    |

### W

| WWW Address          | 51 |
|----------------------|----|
| WWW, On-Line Support | 8  |

## THE MICROCHIP WEB SITE

Microchip provides online support via our WWW site at www.microchip.com. This web site is used as a means to make files and information easily available to customers. Accessible by using your favorite Internet browser, the web site contains the following information:

- Product Support Data sheets and errata, application notes and sample programs, design resources, user's guides and hardware support documents, latest software releases and archived software
- General Technical Support Frequently Asked Questions (FAQ), technical support requests, online discussion groups, Microchip consultant program member listing
- Business of Microchip Product selector and ordering guides, latest Microchip press releases, listing of seminars and events, listings of Microchip sales offices, distributors and factory representatives

## CUSTOMER CHANGE NOTIFICATION SERVICE

Microchip's customer notification service helps keep customers current on Microchip products. Subscribers will receive e-mail notification whenever there are changes, updates, revisions or errata related to a specified product family or development tool of interest.

To register, access the Microchip web site at www.microchip.com, click on Customer Change Notification and follow the registration instructions.

## **CUSTOMER SUPPORT**

Users of Microchip products can receive assistance through several channels:

- Distributor or Representative
- Local Sales Office
- Field Application Engineer (FAE)
- Technical Support
- Development Systems Information Line

Customers should contact their distributor, representative or field application engineer (FAE) for support. Local sales offices are also available to help customers. A listing of sales offices and locations is included in the back of this document.

Technical support is available through the web site at: http://support.microchip.com

## **PRODUCT IDENTIFICATION SYSTEM**

To order or obtain information, e.g., on pricing or delivery, refer to the factory or the listed sales office.

| PART NO.          | X<br> <br>Temperature                                                                                                                                                       | /XX<br>Package                                                                  | XXX<br>Pattern                                                                             | Exa<br>a) | ample<br>PIC <sup>-</sup>                              | <b>95:</b><br>18F452                                                                                                                                                                                    | :3-I/P 301 = Industrial temp., PDIP                                                                                            |  |
|-------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------|-----------|--------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------|--|
| Device            | Range<br>PIC18F2423 <sup>(1)</sup> , P<br>PIC18F4523T <sup>(2)</sup> ;<br>VDD range 4.21<br>PIC18F2423 <sup>(1)</sup> , P<br>PIC18F4232T <sup>(2)</sup> ;<br>VDD range 2.0V | PIC18F2523 <sup>(1)</sup><br>V to 5.5V<br>IC18F2523 <sup>(1)</sup><br>V to 5.5V | <sup>)</sup> , PIC18F4423T <sup>(2)</sup> ,<br><sup>)</sup> , PIC18F4423T <sup>(2)</sup> , | b)<br>c)  | pack<br>#30 <sup>-</sup><br>PIC<br>pack<br>PIC<br>pack | package, Extended VDD limits, QTP pattern<br>#301.<br>PIC18F4523-I/PT = Industrial temp., TQFP<br>package, Extended VDD limits.<br>PIC18F4523-E/P = Extended temp., PDIP<br>package, normal VDD limits. |                                                                                                                                |  |
| Temperature Range | $ \begin{array}{rcl} I & = -40^{\circ}C \\ E & = -40^{\circ}C \end{array} $                                                                                                 | to +85°C<br>to +125°C                                                           | (Industrial)<br>(Extended)                                                                 |           |                                                        |                                                                                                                                                                                                         |                                                                                                                                |  |
| Package           | PT = TQF<br>ML = QFN<br>SO = SOI(<br>SP = Skini<br>P = PDIF                                                                                                                 | P (Thin Quad<br>C<br>ny Plastic DIF                                             | l Flat pack)                                                                               | Not       | e 1:<br>2:                                             | F =<br>LF =<br>T =                                                                                                                                                                                      | <ul> <li>Standard Voltage Range</li> <li>Wide Voltage Range</li> <li>In tape and reel PLCC, and TQFP packages only.</li> </ul> |  |
| Pattern           | QTP, SQTP, Code<br>(blank otherwise)                                                                                                                                        | e or Special F                                                                  | Requirements                                                                               |           |                                                        |                                                                                                                                                                                                         |                                                                                                                                |  |



## WORLDWIDE SALES AND SERVICE

### AMERICAS

Corporate Office 2355 West Chandler Blvd. Chandler, AZ 85224-6199 Tel: 480-792-7200 Fax: 480-792-7277 Technical Support: http://support.microchip.com Web Address: www.microchip.com

Atlanta Duluth, GA Tel: 678-957-9614 Fax: 678-957-1455

Boston Westborough, MA Tel: 774-760-0087 Fax: 774-760-0088

Chicago Itasca, IL Tel: 630-285-0071 Fax: 630-285-0075

**Cleveland** Independence, OH Tel: 216-447-0464 Fax: 216-447-0643

**Dallas** Addison, TX Tel: 972-818-7423 Fax: 972-818-2924

Detroit Farmington Hills, MI Tel: 248-538-2250 Fax: 248-538-2260

Kokomo Kokomo, IN Tel: 765-864-8360 Fax: 765-864-8387

Los Angeles Mission Viejo, CA Tel: 949-462-9523 Fax: 949-462-9608

Santa Clara Santa Clara, CA Tel: 408-961-6444 Fax: 408-961-6445

Toronto Mississauga, Ontario, Canada Tel: 905-673-0699 Fax: 905-673-6509

### ASIA/PACIFIC

Asia Pacific Office Suites 3707-14, 37th Floor Tower 6, The Gateway Harbour City, Kowloon Hong Kong Tel: 852-2401-1200 Fax: 852-2401-3431

Australia - Sydney Tel: 61-2-9868-6733 Fax: 61-2-9868-6755

**China - Beijing** Tel: 86-10-8528-2100 Fax: 86-10-8528-2104

**China - Chengdu** Tel: 86-28-8665-5511 Fax: 86-28-8665-7889

**China - Hong Kong SAR** Tel: 852-2401-1200 Fax: 852-2401-3431

China - Nanjing Tel: 86-25-8473-2460

Fax: 86-25-8473-2470 China - Qingdao

Tel: 86-532-8502-7355 Fax: 86-532-8502-7205

**China - Shanghai** Tel: 86-21-5407-5533 Fax: 86-21-5407-5066

China - Shenyang Tel: 86-24-2334-2829 Fax: 86-24-2334-2393

**China - Shenzhen** Tel: 86-755-8203-2660 Fax: 86-755-8203-1760

**China - Wuhan** Tel: 86-27-5980-5300 Fax: 86-27-5980-5118

**China - Xiamen** Tel: 86-592-2388138 Fax: 86-592-2388130

**China - Xian** Tel: 86-29-8833-7252 Fax: 86-29-8833-7256

**China - Zhuhai** Tel: 86-756-3210040 Fax: 86-756-3210049

### ASIA/PACIFIC

India - Bangalore Tel: 91-80-3090-4444 Fax: 91-80-3090-4080

India - New Delhi Tel: 91-11-4160-8631 Fax: 91-11-4160-8632

India - Pune Tel: 91-20-2566-1512 Fax: 91-20-2566-1513

**Japan - Yokohama** Tel: 81-45-471- 6166 Fax: 81-45-471-6122

**Korea - Daegu** Tel: 82-53-744-4301 Fax: 82-53-744-4302

Korea - Seoul Tel: 82-2-554-7200 Fax: 82-2-558-5932 or 82-2-558-5934

Malaysia - Kuala Lumpur Tel: 60-3-6201-9857 Fax: 60-3-6201-9859

**Malaysia - Penang** Tel: 60-4-227-8870 Fax: 60-4-227-4068

Philippines - Manila Tel: 63-2-634-9065 Fax: 63-2-634-9069

Singapore Tel: 65-6334-8870 Fax: 65-6334-8850

**Taiwan - Hsin Chu** Tel: 886-3-6578-300 Fax: 886-3-6578-370

**Taiwan - Kaohsiung** Tel: 886-7-536-4818 Fax: 886-7-536-4803

Taiwan - Taipei Tel: 886-2-2500-6610 Fax: 886-2-2508-0102

**Thailand - Bangkok** Tel: 66-2-694-1351 Fax: 66-2-694-1350

### EUROPE

Austria - Wels Tel: 43-7242-2244-39 Fax: 43-7242-2244-393 Denmark - Copenhagen Tel: 45-4450-2828 Fax: 45-4485-2829

France - Paris Tel: 33-1-69-53-63-20 Fax: 33-1-69-30-90-79

**Germany - Munich** Tel: 49-89-627-144-0 Fax: 49-89-627-144-44

**Italy - Milan** Tel: 39-0331-742611 Fax: 39-0331-466781

Netherlands - Drunen Tel: 31-416-690399 Fax: 31-416-690340

**Spain - Madrid** Tel: 34-91-708-08-90 Fax: 34-91-708-08-91

**UK - Wokingham** Tel: 44-118-921-5869 Fax: 44-118-921-5820

03/26/09