



#### Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

#### Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

#### Details

| Product Status             | Active                                                                    |
|----------------------------|---------------------------------------------------------------------------|
| Core Processor             | PIC                                                                       |
| Core Size                  | 8-Bit                                                                     |
| Speed                      | 40MHz                                                                     |
| Connectivity               | I <sup>2</sup> C, SPI, UART/USART                                         |
| Peripherals                | Brown-out Detect/Reset, HLVD, POR, PWM, WDT                               |
| Number of I/O              | 36                                                                        |
| Program Memory Size        | 32KB (16K x 16)                                                           |
| Program Memory Type        | FLASH                                                                     |
| EEPROM Size                | 256 x 8                                                                   |
| RAM Size                   | 1.5K x 8                                                                  |
| Voltage - Supply (Vcc/Vdd) | 2V ~ 5.5V                                                                 |
| Data Converters            | A/D 13x12b                                                                |
| Oscillator Type            | Internal                                                                  |
| Operating Temperature      | -40°C ~ 85°C (TA)                                                         |
| Mounting Type              | Through Hole                                                              |
| Package / Case             | 40-DIP (0.600", 15.24mm)                                                  |
| Supplier Device Package    | 40-PDIP                                                                   |
| Purchase URL               | https://www.e-xfl.com/product-detail/microchip-technology/pic18lf4523-i-p |
|                            |                                                                           |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

#### Note the following details of the code protection feature on Microchip devices:

- Microchip products meet the specification contained in their particular Microchip Data Sheet.
- Microchip believes that its family of products is one of the most secure families of its kind on the market today, when used in the intended manner and under normal conditions.
- There are dishonest and possibly illegal methods used to breach the code protection feature. All of these methods, to our knowledge, require using the Microchip products in a manner outside the operating specifications contained in Microchip's Data Sheets. Most likely, the person doing so is engaged in theft of intellectual property.
- Microchip is willing to work with the customer who is concerned about the integrity of their code.
- Neither Microchip nor any other semiconductor manufacturer can guarantee the security of their code. Code protection does not mean that we are guaranteeing the product as "unbreakable."

Code protection is constantly evolving. We at Microchip are committed to continuously improving the code protection features of our products. Attempts to break Microchip's code protection feature may be a violation of the Digital Millennium Copyright Act. If such acts allow unauthorized access to your software or other copyrighted work, you may have a right to sue for relief under that Act.

Information contained in this publication regarding device applications and the like is provided only for your convenience and may be superseded by updates. It is your responsibility to ensure that your application meets with your specifications. MICROCHIP MAKES NO REPRESENTATIONS OR WARRANTIES OF ANY KIND WHETHER EXPRESS OR IMPLIED, WRITTEN OR ORAL, STATUTORY OR OTHERWISE, RELATED TO THE INFORMATION, INCLUDING BUT NOT LIMITED TO ITS CONDITION. QUALITY, PERFORMANCE, MERCHANTABILITY OR FITNESS FOR PURPOSE. Microchip disclaims all liability arising from this information and its use. Use of Microchip devices in life support and/or safety applications is entirely at the buyer's risk, and the buyer agrees to defend, indemnify and hold harmless Microchip from any and all damages, claims, suits, or expenses resulting from such use. No licenses are conveyed, implicitly or otherwise, under any Microchip intellectual property rights.

#### Trademarks

The Microchip name and logo, the Microchip logo, dsPIC, KEELOQ, KEELOQ logo, MPLAB, PIC, PICmicro, PICSTART, rfPIC and UNI/O are registered trademarks of Microchip Technology Incorporated in the U.S.A. and other countries.

FilterLab, Hampshire, HI-TECH C, Linear Active Thermistor, MXDEV, MXLAB, SEEVAL and The Embedded Control Solutions Company are registered trademarks of Microchip Technology Incorporated in the U.S.A.

Analog-for-the-Digital Age, Application Maestro, CodeGuard, dsPICDEM, dsPICDEM.net, dsPICworks, dsSPEAK, ECAN, ECONOMONITOR, FanSense, HI-TIDE, In-Circuit Serial Programming, ICSP, Mindi, MiWi, MPASM, MPLAB Certified logo, MPLIB, MPLINK, mTouch, Octopus, Omniscient Code Generation, PICC, PICC-18, PICDEM, PICDEM.net, PICkit, PICtail, PIC<sup>32</sup> logo, REAL ICE, rfLAB, Select Mode, Total Endurance, TSHARC, UniWinDriver, WiperLock and ZENA are trademarks of Microchip Technology Incorporated in the U.S.A. and other countries.

 $\ensuremath{\mathsf{SQTP}}$  is a service mark of Microchip Technology Incorporated in the U.S.A.

All other trademarks mentioned herein are property of their respective companies.

© 2009, Microchip Technology Incorporated, Printed in the U.S.A., All Rights Reserved.



## QUALITY MANAGEMENT SYSTEM CERTIFIED BY DNV ISO/TS 16949:2002

Microchip received ISO/TS-16949:2002 certification for its worldwide headquarters, design and wafer fabrication facilities in Chandler and Tempe, Arizona; Gresham, Oregon and design centers in California and India. The Company's quality system processes and procedures are for its PIC® MCUs and dsPIC® DSCs, KEELOQ® code hopping devices, Serial EEPROMs, microperipherals, nonvolatile memory and analog products. In addition, Microchip's quality system for the design and manufacture of development systems is ISO 9001:2000 certified.

#### **Pin Diagrams (Continued)**



## 1.0 DEVICE OVERVIEW

This document contains device-specific information for the following devices:

- PIC18F2423 PIC18LF2423
- PIC18F2523 PIC18LF2523
- PIC18F4423 PIC18LF4423
- PIC18F4523 PIC18LF4523
- Note: This data sheet documents only the devices' features and specifications that are in addition to, or different from, the features and specifications of the PIC18F2420/2520/4420/4520 devices. For information on the features and specifications shared by the PIC18F2423/2523/4423/4523 and PIC18F2420/2520/4420/4520 devices, see the "PIC18F2420/2520/4420/4520 Data Sheet" (DS39631).

This family offers the advantages of all PIC18 microcontrollers – namely, high computational performance at an economical price – with the addition of high-endurance, Enhanced Flash program memory. On top of these features, the PIC18F2423/2523/4423/4523 family introduces design enhancements that make these microcontrollers a logical choice for many high-performance, power-sensitive applications.

#### 1.1 New Core Features

#### 1.1.1 nanoWatt TECHNOLOGY

All of the devices in the PIC18F2423/2523/4423/4523 family incorporate a range of features that can significantly reduce power consumption during operation. Key items include:

- Alternate Run Modes: By clocking the controller from the Timer1 source or the internal oscillator block, power consumption during code execution can be reduced by as much as 90%.
- Multiple Idle Modes: The controller also can run with its CPU core disabled and the peripherals still active. In these states, power consumption can be reduced even further, to as little as 4% of normal operation requirements.
- **On-the-Fly Mode Switching:** The power-managed modes are invoked by user code during operation, allowing the user to incorporate power-saving ideas into their application's software design.
- Low Consumption in Key Modules: The power requirements for both Timer1 and the Watchdog Timer are minimized. See Section 4.0 "Electrical Characteristics" for values.

#### 1.1.2 MULTIPLE OSCILLATOR OPTIONS AND FEATURES

All of the devices in the PIC18F2423/2523/4423/4523 family offer ten different oscillator options, allowing users a wide range of choices in developing application hardware. These include:

- Four Crystal modes, using crystals or ceramic resonators.
- Two External Clock modes, offering the option of using two pins (oscillator input and a divide-by-4 clock output) or one pin (oscillator input, with the second pin reassigned as general I/O).
- Two External RC Oscillator modes with the same pin options as the External Clock modes.
- An internal oscillator block that offers eight clock frequencies: an 8 MHz clock and an INTRC source (approximately 31 kHz), as well as a range of six user-selectable clock frequencies, between 125 kHz to 4 MHz. This option frees the two oscillator pins for use as additional general purpose I/O.
- A Phase Lock Loop (PLL) frequency multiplier, available to both the High-Speed Crystal and Internal Oscillator modes, allowing clock speeds of up to 40 MHz from the HS clock source. Used with the internal oscillator, the PLL gives users a complete selection of clock speeds, from 31 kHz to 32 MHz, all without using an external crystal or clock circuit.

Besides its availability as a clock source, the internal oscillator block provides a stable reference source that gives the family additional features for robust operation:

- Fail-Safe Clock Monitor: Constantly monitors the main clock source against a reference signal provided by the internal oscillator. If a clock failure occurs, the controller is switched to the internal oscillator block, allowing for continued operation or a safe application shutdown.
- **Two-Speed Start-up:** Allows the internal oscillator to serve as the clock source from Power-on Reset, or wake-up from Sleep mode, until the primary clock source is available.



#### FIGURE 1-1: PIC18F2423/2523 (28-PIN) BLOCK DIAGRAM

Note 1: CCP2 is multiplexed with RC1 when Configuration bit, CCP2MX, is set or RB3 when CCP2MX is not set.

2: RE3 is only available when MCLR functionality is disabled.

3: OSC1/CLKI and OSC2/CLKO are only available in select oscillator modes and when these pins are not being used as digital I/O. For additional information, see Section 2.0 "Oscillator Configurations" of the "PIC18F2420/2520/4420/4520 Data Sheet" (DS39631).

| Din Nama                                                           | Pin Number             |          |                 | Pin Buffer         | Description                         |                                                                                                                      |
|--------------------------------------------------------------------|------------------------|----------|-----------------|--------------------|-------------------------------------|----------------------------------------------------------------------------------------------------------------------|
| Pin Name                                                           | PDIP QFN TQFP Type Typ |          | Туре            | Description        |                                     |                                                                                                                      |
|                                                                    |                        |          |                 |                    |                                     | PORTA is a bidirectional I/O port.                                                                                   |
| RA0/AN0<br>RA0<br>AN0                                              | 2                      | 19       | 19              | I/O<br>I           | TTL<br>Analog                       | Digital I/O.<br>Analog Input 0.                                                                                      |
| RA1/AN1<br>RA1<br>AN1                                              | 3                      | 20       | 20              | I/O<br>I           | TTL<br>Analog                       | Digital I/O.<br>Analog Input 1.                                                                                      |
| RA2/AN2/VREF-/CVREF<br>RA2<br>AN2<br>VREF-<br>CVREF                | 4                      | 21       | 21              | I/O<br>I<br>I<br>O | TTL<br>Analog<br>Analog<br>Analog   | Digital I/O.<br>Analog Input 2.<br>A/D reference voltage (low) input.<br>Comparator reference voltage output.        |
| RA3/AN3/VREF+<br>RA3<br>AN3<br>VREF+                               | 5                      | 22       | 22              | I/O<br>I<br>I      | TTL<br>Analog<br>Analog             | Digital I/O.<br>Analog Input 3.<br>A/D reference voltage (high) input.                                               |
| RA4/T0CKI/C1OUT<br>RA4<br>T0CKI<br>C1OUT                           | 6                      | 23       | 23              | I/O<br>I<br>O      | ST<br>ST                            | Digital I/O.<br>Timer0 external clock input.<br>Comparator 1 output.                                                 |
| RA5/AN4/SS/HLVDIN/<br>C2OUT<br>RA5<br>AN4<br>SS<br>HLVDIN<br>C2OUT | 7                      | 24       | 24              | I/O<br>I<br>I<br>O | TTL<br>Analog<br>TTL<br>Analog<br>— | Digital I/O.<br>Analog Input 4.<br>SPI slave select input.<br>High/Low-Voltage Detect input.<br>Comparator 2 output. |
| RA6<br>RA7                                                         |                        |          |                 |                    |                                     | See the OSC2/CLKO/RA6 pin.<br>See the OSC1/CLKI/RA7 pin.                                                             |
| Legend: TTL = TTL<br>ST = Schr<br>O = Outp                         | mitt Trig              | ger inpl | ut<br>ut with C | CMOSI              | evels                               | CMOS = CMOS compatible input or output<br>I = Input<br>P = Power                                                     |

**Note 1:** Default assignment for CCP2 when Configuration bit, CCP2MX, is set.

2: Alternate assignment for CCP2 when Configuration bit, CCP2MX, is cleared.

| Din Nama            | Pin Number |         |           | Pin Buffer | Description      |                                                                             |  |  |  |
|---------------------|------------|---------|-----------|------------|------------------|-----------------------------------------------------------------------------|--|--|--|
| Pin Name            | PDIP       | QFN     | TQFP      | Туре       | Туре             | Description                                                                 |  |  |  |
|                     |            |         |           |            |                  | PORTC is a bidirectional I/O port.                                          |  |  |  |
| RC0/T1OSO/T13CKI    | 15         | 34      | 32        |            |                  |                                                                             |  |  |  |
| RC0                 |            |         |           | I/O        | ST               | Digital I/O.                                                                |  |  |  |
| T1OSO               |            |         |           | 0          | —                | Timer1 oscillator output.                                                   |  |  |  |
| T13CKI              |            |         |           | I          | ST               | Timer1/Timer3 external clock input.                                         |  |  |  |
| RC1/T1OSI/CCP2      | 16         | 35      | 35        |            |                  |                                                                             |  |  |  |
| RC1                 |            |         |           | I/O        | ST               | Digital I/O.                                                                |  |  |  |
| T1OSI               |            |         |           | I          | CMOS             | Timer1 oscillator input.                                                    |  |  |  |
| CCP2 <sup>(2)</sup> |            |         |           | I/O        | ST               | Capture 2 input/Compare 2 output/PWM2 output.                               |  |  |  |
| RC2/CCP1/P1A        | 17         | 36      | 36        |            |                  |                                                                             |  |  |  |
| RC2                 |            |         |           | I/O        | ST               | Digital I/O.                                                                |  |  |  |
| CCP1                |            |         |           | I/O        | ST               | Capture 1 input/Compare 1 output/PWM1 output.                               |  |  |  |
| P1A                 |            |         |           | 0          |                  | Enhanced CCP1 output.                                                       |  |  |  |
| RC3/SCK/SCL         | 18         | 37      | 37        |            |                  |                                                                             |  |  |  |
| RC3                 |            |         |           | I/O        | ST               | Digital I/O.                                                                |  |  |  |
| SCK                 |            |         |           | I/O        | ST               | Synchronous serial clock input/output for<br>SPI mode.                      |  |  |  |
| SCL                 |            |         |           | I/O        | l <sup>2</sup> C | Synchronous serial clock input/output for I <sup>2</sup> C <sup>™</sup> mod |  |  |  |
|                     | 22         | 42      | 42        | 1/0        | 10               |                                                                             |  |  |  |
| RC4/SDI/SDA<br>RC4  | 23         | 42      | 42        | I/O        | ST               | Digital I/O.                                                                |  |  |  |
| SDI                 |            |         |           | 10         | ST               | SPI data in.                                                                |  |  |  |
| SDA                 |            |         |           | I/O        | I <sup>2</sup> C | $I^2C$ data I/O.                                                            |  |  |  |
| RC5/SDO             | 24         | 43      | 43        |            |                  |                                                                             |  |  |  |
| RC5                 | 27         | 40      |           | I/O        | ST               | Digital I/O.                                                                |  |  |  |
| SDO                 |            |         |           | 0          | _                | SPI data out.                                                               |  |  |  |
| RC6/TX/CK           | 25         | 44      | 44        |            |                  |                                                                             |  |  |  |
| RC6                 | 20         |         |           | I/O        | ST               | Digital I/O.                                                                |  |  |  |
| ТХ                  |            |         |           | 0          |                  | EUSART asynchronous transmit.                                               |  |  |  |
| CK                  |            |         |           | I/O        | ST               | EUSART synchronous clock (see related RX/DT).                               |  |  |  |
| RC7/RX/DT           | 26         | 1       | 1         |            |                  |                                                                             |  |  |  |
| RC7                 |            |         |           | I/O        | ST               | Digital I/O.                                                                |  |  |  |
| RX                  |            |         |           | I          | ST               | EUSART asynchronous receive.                                                |  |  |  |
| DT                  |            |         |           | I/O        | ST               | EUSART synchronous data (see related TX/CK).                                |  |  |  |
| Legend: TTL = TTL   |            |         |           |            |                  | CMOS = CMOS compatible input or output                                      |  |  |  |
|                     | mitt Trig  | ger inp | ut with C | CMOSI      | evels            | I = Input                                                                   |  |  |  |
| O = Out             |            |         |           |            |                  | P = Power                                                                   |  |  |  |
| $I^2C = I^2C$       | ™/SMBเ     | IS      |           |            |                  |                                                                             |  |  |  |

#### **TABLE 1-3**: PIC18F4423/4523 PINOUT I/O DESCRIPTIONS (CONTINUED)

Note 1: Default assignment for CCP2 when Configuration bit, CCP2MX, is set.

2: Alternate assignment for CCP2 when Configuration bit, CCP2MX, is cleared.

| Pin Name                           | Pi        | Pin Number Pin Buffer |      | Description     |           |                                                                                                                                                                                       |
|------------------------------------|-----------|-----------------------|------|-----------------|-----------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Fill Name                          | PDIP      | QFN                   | TQFP | Туре            | Туре      | Description                                                                                                                                                                           |
|                                    |           |                       |      |                 |           | PORTD is a bidirectional I/O port or a Parallel Slave<br>Port (PSP) for interfacing to a microprocessor port.<br>These pins have TTL input buffers when the PSP<br>module is enabled. |
| RD0/PSP0<br>RD0<br>PSP0            | 19        | 38                    | 38   | I/O<br>I/O      | ST<br>TTL | Digital I/O.<br>Parallel Slave Port data.                                                                                                                                             |
| RD1/PSP1<br>RD1<br>PSP1            | 20        | 39                    | 39   | I/O<br>I/O      | ST<br>TTL | Digital I/O.<br>Parallel Slave Port data.                                                                                                                                             |
| RD2/PSP2<br>RD2<br>PSP2            | 21        | 40                    | 40   | I/O<br>I/O      | ST<br>TTL | Digital I/O.<br>Parallel Slave Port data.                                                                                                                                             |
| RD3/PSP3<br>RD3<br>PSP3            | 22        | 41                    | 41   | I/O<br>I/O      | ST<br>TTL | Digital I/O.<br>Parallel Slave Port data.                                                                                                                                             |
| RD4/PSP4<br>RD4<br>PSP4            | 27        | 2                     | 2    | I/O<br>I/O      | ST<br>TTL | Digital I/O.<br>Parallel Slave Port data.                                                                                                                                             |
| RD5/PSP5/P1B<br>RD5<br>PSP5<br>P1B | 28        | 3                     | 3    | I/O<br>I/O<br>O | ST<br>TTL | Digital I/O.<br>Parallel Slave Port data.<br>Enhanced CCP1 output.                                                                                                                    |
| RD6/PSP6/P1C<br>RD6<br>PSP6<br>P1C | 29        | 4                     | 4    | I/O<br>I/O<br>O | ST<br>TTL | Digital I/O.<br>Parallel Slave Port data.<br>Enhanced CCP1 output.                                                                                                                    |
| RD7/PSP7/P1D<br>RD7<br>PSP7<br>P1D | 30        | 5                     | 5    | I/O<br>I/O<br>O | ST<br>TTL | Digital I/O.<br>Parallel Slave Port data.<br>Enhanced CCP1 output.                                                                                                                    |
| O = Out                            | mitt Trig | ger inpi              |      | CMOSI           | evels     | CMOS = CMOS compatible input or output<br>I = Input<br>P = Power                                                                                                                      |

#### **TABLE 1-3**: PIC18F4423/4523 PINOUT I/O DESCRIPTIONS (CONTINUED)

O = Output $I^{2}C = I^{2}C^{TM}/SMBus$ 

Note 1: Default assignment for CCP2 when Configuration bit, CCP2MX, is set.

2: Alternate assignment for CCP2 when Configuration bit, CCP2MX, is cleared.

The analog reference voltage is software selectable to either the device's positive and negative supply voltage (VDD and Vss), or the voltage level on the RA3/AN3/ VREF+ and RA2/AN2/VREF-/CVREF pins.

The A/D Converter has a unique feature of being able to operate while the device is in Sleep mode. To operate in Sleep, the A/D conversion clock must be derived from the A/D's internal RC oscillator.

The output of the sample and hold is the input into the converter, which generates the result via successive approximation.

A device Reset forces all registers to their Reset state. This forces the A/D module to be turned off and any conversion in progress is aborted.

Each port pin associated with the A/D Converter can be configured as an analog input or as a digital I/O. The ADRESH and ADRESL registers contain the result of the A/D conversion. When the A/D conversion is complete, the result is <u>loaded</u> into the ADRESH:ADRESL register pair, the GO/DONE bit (ADCON0<1>) is cleared and A/D Interrupt Flag bit, ADIF, is set.

The block diagram of the A/D module is shown in Figure 2-1.



#### FIGURE 2-1: A/D BLOCK DIAGRAM

#### 2.2 Selecting and Configuring Acquisition Time

The ADCON2 register allows the user to select an acquisition time that occurs each time the GO/DONE bit is set. It also gives users the option of having an automatically determined acquisition time.

Acquisition time may be set with the ACQT<2:0> bits (ADCON2<5:3>), which provide a range of 2 to 20 TAD. When the GO/DONE bit is set, the A/D module continues to sample the input for the selected acquisition time, then automatically begins a conversion. Since the acquisition time is programmed, there may be no need to wait for an acquisition time between selecting a channel and setting the GO/DONE bit.

Manual acquisition time is <u>selected</u> when ACQT<2:0> = 0.00. When the GO/DONE bit is set, sampling is stopped and a conversion begins. The user is responsible for ensuring the required acquisition time has passed between selecting the desired input channel and setting the GO/DONE bit. This option is also the default Reset state of the ACQT<2:0> bits and is compatible with devices that do not offer programmable acquisition times.

In either case, when the conversion is completed, the GO/DONE bit is cleared, the ADIF flag is set and the A/D begins sampling the currently selected channel again. If an acquisition time is programmed, there is nothing to indicate if the acquisition time has ended or if the conversion has begun.

#### 2.3 Selecting the A/D Conversion Clock

The A/D conversion time per bit is defined as TAD. The A/D conversion requires 13 TAD per 12-bit conversion. The source of the A/D conversion clock is software selectable.

There are seven possible options for TAD:

- 2 Tosc
- 32 Tosc
  64 Tosc
- 4 Tosc
- Internal RC Oscillator
- 8 Tosc 16 Tosc
  - )SC

For correct A/D conversions, the A/D conversion clock (TAD) must be as short as possible, but greater than the minimum TAD. (For more information, see parameter 130 on page 41.)

Table 2-2 shows the resultant TAD times derived from the device operating frequencies and the A/D clock source selected.

| A/D Clock So      | urce (TAD) | Assumes TAD Min. = 0.8 $\mu s$ |
|-------------------|------------|--------------------------------|
| Operation         | ADCS<2:0>  | Maximum Fosc                   |
| 2 Tosc            | 000        | 2.50 MHz                       |
| 4 Tosc            | 100        | 5.00 MHz                       |
| 8 Tosc            | 001        | 10.00 MHz                      |
| 16 Tosc           | 101        | 20.00 MHz                      |
| 32 Tosc           | 010        | 40.00 MHz                      |
| 64 Tosc           | 110        | 40.00 MHz                      |
| RC <sup>(2)</sup> | x11        | 1.00 MHz <sup>(1)</sup>        |

#### TABLE 2-2:TAD vs. DEVICE OPERATING FREQUENCIES

**Note 1:** The RC source has a typical TAD time of 2.5  $\mu$ s.

2: For device frequencies above 1 MHz, the device must be in Sleep for the entire conversion or a Fosc divider should be used instead; otherwise, the A/D accuracy specification may not be met.

#### 2.6 A/D Conversions

Figure 2-4 shows the operation of the A/D Converter after the GO/DONE bit has been set and the ACQT<2:0> bits are cleared. A conversion is started after the following instruction to allow entry into Sleep mode before the conversion begins.

Figure 2-5 shows the operation of the A/D Converter after the GO/DONE bit has been set, the ACQT<2:0> bits have been set to '010' and a 4 TAD acquisition time has been selected before the conversion starts.

Clearing the GO/DONE bit during a conversion will abort the current conversion. The A/D Result register pair will NOT be updated with the partially completed A/D conversion sample. This means, the ADRESH:ADRESL registers will continue to contain the value of the last completed conversion (or the last value written to the ADRESH:ADRESL registers). After the A/D conversion is completed or aborted, a 2 TcY wait is required before the next acquisition can be started. After this wait, acquisition on the selected channel is automatically started.

| Note: | The GO/DONE bit should NOT be set in        |
|-------|---------------------------------------------|
|       | the same instruction that turns on the A/D. |
|       | Code should wait at least 3 TAD after       |
|       | enabling the A/D before beginning an        |
|       | acquisition and conversion cycle.           |

#### 2.7 Discharge

The discharge phase is used to initialize the value of the holding capacitor. The array is discharged before every sample. This feature helps to optimize the unitygain amplifier, as the circuit always needs to charge the capacitor array, rather than charge/discharge based on previous measure values.





#### FIGURE 2-5: A/D CONVERSION TAD CYCLES (ACQT<2:0> = 010, TACQ = 4 TAD)



## 2.8 Use of the CCP2 Trigger

An A/D conversion can be started by the Special Event Trigger of the CCP2 module. This requires that the CCP2M<3:0> bits (CCP2CON<3:0>) be programmed as '1011' and that the A/D module is enabled (ADON bit is set). When the trigger occurs, the GO/DONE bit will be set, starting the A/D acquisition and conversion, and the Timer1 (or Timer3) counter will be reset to zero. Timer1 (or Timer3) is reset to automatically repeat the A/D acquisition period with minimal software overhead (moving ADRESH:ADRESL to the desired location). The appropriate analog input channel must be selected and the minimum acquisition period is either timed by the user or an appropriate TACQ time is selected before the Special Event Trigger sets the GO/DONE bit (starts a conversion).

If the A/D module is not enabled (ADON is cleared), the Special Event Trigger will be ignored by the A/D module, but will still reset the Timer1 (or Timer3) counter.

| Name                 | Bit 7                 | Bit 6                                 | Bit 5       | Bit 4        | Bit 3              | Bit 2   | Bit 1        | Bit 0    | Reset<br>Values on<br>page |
|----------------------|-----------------------|---------------------------------------|-------------|--------------|--------------------|---------|--------------|----------|----------------------------|
| INTCON               | GIE/GIEH              | PEIE/GIEL                             | TMR0IE      | INT0IE       | RBIE               | TMR0IF  | INT0IF       | RBIF     | (Note 4)                   |
| PIR1                 | PSPIF <sup>(1)</sup>  | ADIF                                  | RCIF        | TXIF         | SSPIF              | CCP1IF  | TMR2IF       | TMR1IF   | (Note 4)                   |
| PIE1                 | PSPIE <sup>(1)</sup>  | ADIE                                  | RCIE        | TXIE         | SSPIE              | CCP1IE  | TMR2IE       | TMR1IE   | (Note 4)                   |
| IPR1                 | PSPIP <sup>(1)</sup>  | ADIP                                  | RCIP        | TXIP         | SSPIP              | CCP1IP  | TMR2IP       | TMR1IP   | (Note 4)                   |
| PIR2                 | OSCFIF                | CMIF                                  | _           | EEIF         | BCLIF              | HLVDIF  | TMR3IF       | CCP2IF   | (Note 4)                   |
| PIE2                 | OSCFIE                | CMIE                                  | _           | EEIE         | BCLIE              | HLVDIE  | TMR3IE       | CCP2IE   | (Note 4)                   |
| IPR2                 | OSCFIP                | CMIP                                  | _           | EEIP         | BCLIP              | HLVDIP  | TMR3IP       | CCP2IP   | (Note 4)                   |
| ADRESH               | A/D Result            | A/D Result Register High Byte         |             |              |                    |         |              |          |                            |
| ADRESL               | A/D Result            | A/D Result Register Low Byte          |             |              |                    |         |              |          | (Note 4)                   |
| ADCON0               | _                     | _                                     | CHS3        | CHS2         | CHS1               | CHS0    | GO/DONE      | ADON     | (Note 4)                   |
| ADCON1               | _                     | _                                     | VCFG1       | VCFG0        | PCFG3              | PCFG2   | PCFG1        | PCFG0    | (Note 4)                   |
| ADCON2               | ADFM                  | _                                     | ACQT2       | ACQT1        | ACQT0              | ADCS2   | ADCS1        | ADCS0    | (Note 4)                   |
| PORTA                | RA7 <sup>(2)</sup>    | RA6 <sup>(2)</sup>                    | RA5         | RA4          | RA3                | RA2     | RA1          | RA0      | (Note 4)                   |
| TRISA                | TRISA7 <sup>(2)</sup> | TRISA6 <sup>(2)</sup>                 | PORTA Da    | ta Direction | Control Re         | gister  |              |          | (Note 4)                   |
| PORTB                | RB7                   | RB6                                   | RB5         | RB4          | RB3                | RB2     | RB1          | RB0      | (Note 4)                   |
| TRISB                | PORTB Dat             | PORTB Data Direction Control Register |             |              |                    |         |              | (Note 4) |                            |
| LATB                 | PORTB Dat             | a Latch Reg                           | ister (Read | and Write to | Data Latc          | h)      |              |          | (Note 4)                   |
| PORTE <sup>(1)</sup> | —                     | —                                     | _           |              | RE3 <sup>(3)</sup> | RE2     | RE1          | RE0      | (Note 4)                   |
| TRISE <sup>(1)</sup> | IBF                   | OBF                                   | IBOV        | PSPMODE      |                    | TRISE2  | TRISE1       | TRISE0   | (Note 4)                   |
| LATE <sup>(1)</sup>  |                       |                                       |             |              |                    | PORTE D | ata Latch Re | egister  | (Note 4)                   |

| TABLE 2-3: | <b>REGISTERS ASSOCIATED WITH A/D OPERATION</b> |
|------------|------------------------------------------------|
|            |                                                |

Legend: — = unimplemented, read as '0'. Shaded cells are not used for A/D conversion.

Note 1: These registers and/or bits are not implemented on PIC18F2423/2523 devices and are read as '0'.

2: PORTA<7:6> and their direction bits are individually configured as port pins based on various primary oscillator modes. When disabled, these bits read as '0'.

3: RE3 port bit is available only as an input pin when the MCLRE Configuration bit is '0'.

4: For these Reset values, see Section 4.0 "Reset" of the "PIC18F2420/2520/4420/4520 Data Sheet" (DS39631).

**Device ID Registers** 

The Device ID registers are read-only registers. They identify the device type and revision for device pro-

grammers and can be read by firmware using table

#### 3.0 SPECIAL FEATURES OF THE CPU

Note: For additional details on the Configuration bits, refer to Section 23.1 "Configuration Bits" in the "PIC18F2420/2520/4420/4520 Data Sheet" (DS39631). Device ID information presented in this section is for the PIC18F2423/2523/4423/4523 devices only.

#### **TABLE 3-1: DEVICE IDs**

#### Default/ File Name Bit 7 Bit 6 Bit 5 Bit 4 Bit 3 Bit 2 Bit 1 Bit 0 Unprogrammed Value ×××× ××××××××(2) DEVID1<sup>(1)</sup> 3FFFFEh DEV3 DEV2 DEV1 DEV0 REV3 REV2 REV1 REV0 XXXX XXXX(2) 3FFFFFh DEVID2<sup>(1)</sup> DEV11 DEV10 DEV8 DEV7 DEV6 DEV5 DEV4 DEV9

3.1

reads.

x = unknown, u = unchanged, — = unimplemented. Shaded cells are unimplemented, read as '0'. Legend:

Note 1: DEVID registers are read-only and cannot be programmed by the user.

2: See Register 3-1 and Register 3-2 for DEVID1 and DEVID2 values.

#### **REGISTER 3-1:** DEVID1: DEVICE ID REGISTER 1 FOR PIC18F2423/2523/4423/4523

| R     | R    | R    | R    | R    | R    | R    | R     |
|-------|------|------|------|------|------|------|-------|
| DEV3  | DEV2 | DEV1 | DEV0 | REV3 | REV2 | REV1 | REV0  |
| bit 7 |      |      |      |      |      |      | bit 0 |

| Legend:                  |                      |                                     |  |
|--------------------------|----------------------|-------------------------------------|--|
| R = Read-only bit        | P = Programmable bit | U = Unimplemented bit, read as '0'  |  |
| -n = Value when device i | s unprogrammed       | u = Unchanged from programmed state |  |

| bit 7-4 | DEV<3:0>: Device ID bits                             |
|---------|------------------------------------------------------|
|         | 1101 = PIC18F4423                                    |
|         | 1001 = PIC18F4523                                    |
|         | 0101 = PIC18F2423                                    |
|         | 0001 = PIC18F2523                                    |
| bit 3-0 | REV<3:0>: Revision ID bits                           |
|         | These bits are used to indicate the device revision. |

## 4.0 ELECTRICAL CHARACTERISTICS

**Note:** Other than some basic data, this section documents only the PIC18F2423/2523/4423/4523 devices' specifications that differ from those of the PIC18F2420/2520/4420/4520 devices. For detailed information on the electrical specifications shared by the PIC18F2423/2523/4423/4523 and PIC18F2420/2520/4420/4520 devices, see the *"PIC18F2420/2520/4420/4520 Data Sheet"* (DS39631).

## Absolute Maximum Ratings<sup>(†)</sup>

| Ambient temperature under bias                               | 40°C to +125°C       |
|--------------------------------------------------------------|----------------------|
| Storage temperature                                          | 65°C to +150°C       |
| Voltage on any pin with respect to Vss (except VDD and MCLR) | 0.3V to (VDD + 0.3V) |
| Voltage on VDD with respect to Vss                           | 0.3V to +7.5V        |
| Voltage on MCLR with respect to Vss (Note 2)                 | 0V to +13.25V        |
| Total power dissipation (Note 1)                             | 1.0W                 |
| Maximum current out of Vss pin                               |                      |
| Maximum current into VDD pin                                 | 250 mA               |
| Input clamp current, Iк (Vi < 0 or Vi > VDD)                 | ±20 mA               |
| Output clamp current, loк (Vo < 0 or Vo > VDD)               | ±20 mA               |
| Maximum output current sunk by any I/O pin                   | 25 mA                |
| Maximum output current sourced by any I/O pin                | 25 mA                |
| Maximum current sunk by all ports                            | 200 mA               |
| Maximum current sourced by all ports                         | 200 mA               |

- **Note 1:** Power dissipation is calculated as follows: Pdis = VDD x {IDD  $-\sum$  IOH} +  $\sum$  {(VDD - VOH) x IOH} +  $\sum$ (VOL x IOL)
  - 2: Voltage spikes below Vss at the MCLR/VPP/RE3 pin, inducing currents greater than 80 mA, may cause latch-up. Thus, a series resistor of 50-100Ω should be used when applying a "low" level to the MCLR/VPP/ RE3 pin, rather than pulling this pin directly to Vss.

**† NOTICE:** Stresses above those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress rating only and functional operation of the device at those or any other conditions above those indicated in the operation listings of this specification is not implied. Exposure to maximum rating conditions for extended periods may affect device reliability.

## PIC18F2423/2523/4423/4523









# PIC18F2423/2523/4423/4523



| Param<br>No. | Symbol | Characteristic                                                     |                      | vmbol Characteristic Min Ma | Мах                 | Units | Conditions                                 |
|--------------|--------|--------------------------------------------------------------------|----------------------|-----------------------------|---------------------|-------|--------------------------------------------|
| 130          | TAD    | A/D Clock Period                                                   | PIC18FXXXX           | 0.8                         | 12.5 <sup>(1)</sup> | μS    | Tosc based, VREF $\geq$ 3.0V               |
|              |        |                                                                    | PIC18 <b>LF</b> XXXX | 1.4                         | 25.0 <sup>(1)</sup> | μS    | VDD = 3.0V;<br>Tosc based, VREF full range |
|              |        |                                                                    | PIC18FXXXX           |                             | 1                   | μS    | A/D RC mode                                |
|              |        |                                                                    | PIC18LFXXXX          |                             | 3                   | μS    | VDD = 3.0V; A/D RC mode                    |
| 131          | TCNV   | Conversion Time<br>(not including acquisition time) <sup>(2)</sup> |                      | 13                          | 14                  | Tad   |                                            |
| 132          | TACQ   | Acquisition Time <sup>(3)</sup>                                    |                      | 1.4                         |                     | μS    |                                            |
| 135          | Tswc   | Switching Time from Convert $\rightarrow$ Sample                   |                      |                             | (Note 4)            |       |                                            |
| 137          | TDIS   | Discharge Time                                                     |                      | 0.2                         |                     | μS    |                                            |

#### TABLE 4-2: A/D CONVERSION REQUIREMENTS

Note 1: The time of the A/D clock period is dependent on the device frequency and the TAD clock divider.

2: ADRES registers may be read on the following TCY cycle.

**3:** The time for the holding capacitor to acquire the "New" input voltage when the voltage changes full scale after the conversion (VDD to Vss or Vss to VDD). The source impedance (Rs) on the input channels is 50Ω.

4: On the following cycle of the device clock.

NOTES:

## APPENDIX A: REVISION HISTORY

#### Revision A (June 2006)

Original data sheet for PIC18F2423/2523/4423/4523 devices.

#### **Revision B (January 2007)**

This revision includes updates to the packaging diagrams.

#### **Revision C (September 2009)**

Electrical specifications updated. Preliminary condition status removed. Converted document to the "mini data sheet" format.

## APPENDIX B: DEVICE DIFFERENCES

The differences between the devices listed in this data sheet are shown in Table B-1.

| Features                                | PIC18F2423                               | PIC18F2523                               | PIC18F4423                               | PIC18F4523                               |
|-----------------------------------------|------------------------------------------|------------------------------------------|------------------------------------------|------------------------------------------|
| Program Memory (Bytes)                  | 16384                                    | 32768                                    | 16384                                    | 32768                                    |
| Program Memory (Instructions)           | 8192                                     | 16384                                    | 8192                                     | 16384                                    |
| Interrupt Sources                       | 19                                       | 19                                       | 20                                       | 20                                       |
| I/O Ports                               | Ports A, B, C, (E)                       | Ports A, B, C, (E)                       | Ports A, B, C, D, E                      | Ports A, B, C, D, E                      |
| Capture/Compare/PWM Modules             | 2                                        | 2                                        | 1                                        | 1                                        |
| Enhanced<br>Capture/Compare/PWM Modules | 0                                        | 0                                        | 1                                        | 1                                        |
| Parallel Communications (PSP)           | No                                       | No                                       | Yes                                      | Yes                                      |
| 12-Bit Analog-to-Digital Module         | 10 Input Channels                        | 10 Input Channels                        | 13 Input Channels                        | 13 Input Channels                        |
| Packages                                | 28-Pin PDIP<br>28-Pin SOIC<br>28-Pin QFN | 28-Pin PDIP<br>28-Pin SOIC<br>28-Pin QFN | 40-Pin PDIP<br>44-Pin TQFP<br>44-Pin QFN | 40-Pin PDIP<br>44-Pin TQFP<br>44-Pin QFN |

#### TABLE B-1:DEVICE DIFFERENCES

NOTES:

## READER RESPONSE

It is our intention to provide you with the best documentation possible to ensure successful use of your Microchip product. If you wish to provide your comments on organization, clarity, subject matter, and ways in which our documentation can better serve you, please FAX your comments to the Technical Publications Manager at (480) 792-4150.

Please list the following information, and use this outline to provide us with your comments about this document.

| To:  | Technical Publications Manager          | Total Pages Sent                                      |
|------|-----------------------------------------|-------------------------------------------------------|
| RE:  | Reader Response                         |                                                       |
| Fron | n: Name                                 |                                                       |
|      | Company                                 |                                                       |
|      | Address                                 | <u>.</u>                                              |
|      | City / State / ZIP / Country            |                                                       |
|      | Telephone: ()                           | FAX: ()                                               |
| Appl | ication (optional):                     |                                                       |
| Wou  | ld you like a reply?YN                  |                                                       |
| Devi | ce: PIC18F2423/2523/4423/4523           | Literature Number: DS39755C                           |
| Que  | stions:                                 |                                                       |
| 1. \ | What are the best features of this doc  | ument?                                                |
| -    |                                         |                                                       |
| -    |                                         |                                                       |
| 2. I | How does this document meet your h      | ardware and software development needs?               |
| -    |                                         |                                                       |
| -    |                                         |                                                       |
| 3. I | Do you find the organization of this do | ocument easy to follow? If not, why?                  |
| -    |                                         |                                                       |
| -    | Meet additions to the desument days     | withink would appear the structure and subject?       |
| 4. \ | what additions to the document do yo    | ou think would enhance the structure and subject?     |
| -    |                                         |                                                       |
| 5. \ | What deletions from the document co     | uld be made without affecting the overall usefulness? |
| 0.   |                                         |                                                       |
| -    |                                         |                                                       |
| 6. I | s there any incorrect or misleading in  | formation (what and where)?                           |
|      |                                         |                                                       |
| -    |                                         |                                                       |
| 7. I | How would you improve this documer      | nt?                                                   |
| -    |                                         |                                                       |
| _    |                                         |                                                       |
|      |                                         |                                                       |