



#### Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

#### Details

| Product Status             | Active                                                                    |
|----------------------------|---------------------------------------------------------------------------|
| Core Processor             | PIC                                                                       |
| Core Size                  | 8-Bit                                                                     |
| Speed                      | 40MHz                                                                     |
| Connectivity               | CANbus, I <sup>2</sup> C, SPI, UART/USART                                 |
| Peripherals                | Brown-out Detect/Reset, HLVD, POR, PWM, WDT                               |
| Number of I/O              | 25                                                                        |
| Program Memory Size        | 96KB (48K x 16)                                                           |
| Program Memory Type        | FLASH                                                                     |
| EEPROM Size                | 1K x 8                                                                    |
| RAM Size                   | 3.25K x 8                                                                 |
| Voltage - Supply (Vcc/Vdd) | 4.2V ~ 5.5V                                                               |
| Data Converters            | A/D 8x10b                                                                 |
| Oscillator Type            | Internal                                                                  |
| Operating Temperature      | -40°C ~ 125°C (TA)                                                        |
| Mounting Type              | Through Hole                                                              |
| Package / Case             | 28-DIP (0.300", 7.62mm)                                                   |
| Supplier Device Package    | 28-SPDIP                                                                  |
| Purchase URL               | https://www.e-xfl.com/product-detail/microchip-technology/pic18f2685-e-sp |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

# TO OUR VALUED CUSTOMERS

It is our intention to provide our valued customers with the best documentation possible to ensure successful use of your Microchip products. To this end, we will continue to improve our publications to better suit your needs. Our publications will be refined and enhanced as new volumes and updates are introduced.

If you have any questions or comments regarding this publication, please contact the Marketing Communications Department via E-mail at **docerrors@microchip.com** or fax the **Reader Response Form** in the back of this data sheet to (480) 792-4150. We welcome your feedback.

## Most Current Data Sheet

To obtain the most up-to-date version of this data sheet, please register at our Worldwide Web site at:

http://www.microchip.com

You can determine the version of a data sheet by examining its literature number found on the bottom outside corner of any page. The last character of the literature number is the version number, (e.g., DS30000A is version A of document DS30000).

### Errata

An errata sheet, describing minor operational differences from the data sheet and recommended workarounds, may exist for current devices. As device/documentation issues become known to us, we will publish an errata sheet. The errata will specify the revision of silicon and revision of document to which it applies.

To determine if an errata sheet exists for a particular device, please check with one of the following:

- Microchip's Worldwide Web site; http://www.microchip.com
- Your local Microchip sales office (see last page)

When contacting a sales office, please specify which device, revision of silicon and data sheet (include literature number) you are using.

## **Customer Notification System**

Register on our web site at www.microchip.com to receive the most current information on all of our products.

|                                                                                                                                                          | Pi   | n Num | ber  | Pin             | Buffer                    |                                                                                                               |
|----------------------------------------------------------------------------------------------------------------------------------------------------------|------|-------|------|-----------------|---------------------------|---------------------------------------------------------------------------------------------------------------|
| Pin Name                                                                                                                                                 | PDIP | QFN   | TQFP | Туре            | Туре                      | Description                                                                                                   |
|                                                                                                                                                          |      |       |      |                 |                           | PORTB is a bidirectional I/O port. PORTB can be software programmed for internal weak pull-ups on all inputs. |
| RB0/INT0/FLT0/AN10<br>RB0<br>INT0<br>FLT0<br>AN10                                                                                                        | 33   | 9     | 8    | I/O<br>I<br>I   | TTL<br>ST<br>ST<br>Analog | Digital I/O.<br>External interrupt 0.<br>Enhanced PWM Fault input (ECCP1 module).<br>Analog input 10.         |
| RB1/INT1/AN8<br>RB1<br>INT1<br>AN8                                                                                                                       | 34   | 10    | 9    | I/O<br>I<br>I   | TTL<br>ST<br>Analog       | Digital I/O.<br>External interrupt 1.<br>Analog input 8.                                                      |
| RB2/INT2/CANTX<br>RB2<br>INT2<br>CANTX                                                                                                                   | 35   | 11    | 10   | I/O<br>I<br>O   | TTL<br>ST<br>TTL          | Digital I/O.<br>External interrupt 2.<br>CAN bus TX.                                                          |
| RB3/CANRX<br>RB3<br>CANRX                                                                                                                                | 36   | 12    | 11   | I/O<br>I        | TTL<br>TTL                | Digital I/O.<br>CAN bus RX.                                                                                   |
| RB4/KBI0/AN9<br>RB4<br>KBI0<br>AN9                                                                                                                       | 37   | 14    | 14   | I/O<br>I<br>I   | TTL<br>TTL<br>Analog      | Digital I/O.<br>Interrupt-on-change pin.<br>Analog input 9.                                                   |
| RB5/KBI1/PGM<br>RB5<br>KBI1<br>PGM                                                                                                                       | 38   | 15    | 15   | I/O<br>I<br>I/O | TTL<br>TTL<br>ST          | Digital I/O.<br>Interrupt-on-change pin.<br>Low-Voltage ICSP™ Programming enable pin.                         |
| RB6/KBI2/PGC<br>RB6<br>KBI2<br>PGC                                                                                                                       | 39   | 16    | 16   | I/O<br>I<br>I/O | TTL<br>TTL<br>ST          | Digital I/O.<br>Interrupt-on-change pin.<br>In-Circuit Debugger and ICSP programming<br>clock pin.            |
| RB7/KBI3/PGD<br>RB7<br>KBI3<br>PGD                                                                                                                       | 40   | 17    | 17   | I/O<br>I<br>I/O | TTL<br>TTL<br>ST          | Digital I/O.<br>Interrupt-on-change pin.<br>In-Circuit Debugger and ICSP programming<br>data pin.             |
| Legend: TTL = TTL compatible input CMOS = CMOS compatible input or output   ST = Schmitt Trigger input with CMOS levels I = Input   O = Output P = Power |      |       |      |                 |                           |                                                                                                               |

# TABLE 1-3: PIC18F4682/4685 PINOUT I/O DESCRIPTIONS (CONTINUED)

# 5.1.1 PROGRAM COUNTER

The Program Counter (PC) specifies the address of the instruction to fetch for execution. The PC is 21 bits wide and is contained in three separate 8-bit registers. The low byte, known as the PCL register, is both readable and writable. The high byte, or PCH register, contains the PC<15:8> bits; it is not directly readable or writable. Updates to the PCH register are performed through the PCLATH register. The upper byte is called PCU. This register contains the PC<20:16> bits; it is also not directly readable or writable. Updates to the PCH register. Updates to the PCU register are performed through the PCLATH register contains the PC<20:16> bits; it is also not directly readable or writable. Updates to the PCU register are performed through the PCLATU register.

The contents of PCLATH and PCLATU are transferred to the program counter by any operation that writes to the PCL. Similarly, the upper two bytes of the program counter are transferred to PCLATH and PCLATU by an operation that reads PCL. This is useful for computed offsets to the PC (see **Section 5.1.4.1 "Computed GOTO"**).

The PC addresses bytes in the program memory. To prevent the PC from becoming misaligned with word instructions, the Least Significant bit of PCL is fixed to a value of '0'. The PC increments by 2 to address sequential instructions in the program memory.

The CALL, RCALL and GOTO program branch instructions write to the program counter directly. For these instructions, the contents of PCLATH and PCLATU are not transferred to the program counter.

## 5.1.2 RETURN ADDRESS STACK

The return address stack allows any combination of up to 31 program calls and interrupts to occur. The PC is pushed onto the stack when a CALL, or RCALL instruction is executed, or an interrupt is Acknowledged. The PC value is pulled off the stack on a RETURN, RETLW or a RETFIE instruction. PCLATU and PCLATH are not affected by any of the RETURN or CALL instructions.

The stack operates as a 31-word by 21-bit RAM and a 5-bit Stack Pointer, STKPTR. The stack space is not part of either program or data space. The Stack Pointer is readable and writable and the address on the top of the stack is readable and writable through the Top-of-Stack Special Function Registers. Data can also be pushed to, or popped from the stack, using these registers.

A CALL type instruction causes a push onto the stack. The Stack Pointer is first incremented and the location pointed to by the Stack Pointer is written with the contents of the PC (already pointing to the instruction following the CALL). A RETURN type instruction causes a pop from the stack. The contents of the location pointed to by the STKPTR are transferred to the PC and then the Stack Pointer is decremented.

The Stack Pointer is initialized to '00000' after all Resets. There is no RAM associated with the location corresponding to a Stack Pointer value of '00000'; this is only a Reset value. Status bits indicate if the stack is full, has overflowed or has underflowed.

## 5.1.2.1 Top-of-Stack Access

Only the top of the return address stack (TOS) is readable and writable. A set of three registers, TOSU:TOSH:TOSL, holds the contents of the stack location pointed to by the STKPTR register (Figure 5-2). This allows users to implement a software stack if necessary. After a CALL, RCALL or interrupt, the software can read the pushed value by reading the TOSU:TOSH:TOSL registers. These values can be placed on a user defined software stack. At return time, the software can return these values to TOSU:TOSH:TOSL and do a return.

The user must disable the global interrupt enable bits while accessing the stack to prevent inadvertent stack corruption.

# FIGURE 5-2: RETURN ADDRESS STACK AND ASSOCIATED REGISTERS



# 5.4.3.1 FSR Registers and the INDF Operand

At the core of Indirect Addressing are three sets of registers: FSR0, FSR1 and FSR2. Each represents a pair of 8-bit registers: FSRnH and FSRnL. The four upper bits of the FSRnH register are not used, so each FSR pair holds a 12-bit value. This represents a value that can address the entire range of the data memory in a linear fashion. The FSR register pairs, then, serve as pointers to data memory locations.

Indirect Addressing is accomplished with a set of Indirect File Operands: INDF0 through INDF2. These can be thought of as "virtual" registers: they are mapped in the SFR space, but are not physically implemented. Reading or writing to a particular INDF register actually accesses its corresponding FSR register pair. A read from INDF1, for example, reads the data at the address indicated by FSR1H:FSR1L. Instructions that use the INDF registers as operands actually use the contents of their corresponding FSR as a pointer to the instruction's target. The INDF operand is just a convenient way of using the pointer.

Because Indirect Addressing uses a full 12-bit address, data RAM banking is not necessary. Thus, the current contents of the BSR and Access RAM bit have no effect on determining the target address.



## FIGURE 5-7: INDIRECT ADDRESSING

## 6.5 Writing to Flash Program Memory

The minimum programming block is 32 words or 64 bytes. Word or byte programming is not supported.

Table writes are used internally to load the holding registers needed to program the Flash memory. There are 64 holding registers used by the table writes for programming.

Since the Table Latch (TABLAT) is only a single byte, the TBLWT instruction may need to be executed 64 times for each programming operation. All of the table write operations will essentially be short writes because only the holding registers are written. At the end of updating the 64 holding registers, the EECON1 register must be written to in order to start the programming operation with a long write. The long write is necessary for programming the internal Flash. Instruction execution is halted while in a long write cycle. The long write will be terminated by the internal programming timer.

The EEPROM on-chip timer controls the write time. The write/erase voltages are generated by an on-chip charge pump, rated to operate over the voltage range of the device.

Note: The default value of the holding registers on device Resets and after write operations is FFh. A write of FFh to a holding register does not modify that byte. This means that individual bytes of program memory may be modified, provided that the change does not attempt to change any bit from a '0' to a '1'. When modifying individual bytes, it is not necessary to load all 64 holding registers before executing a write operation.





### 6.5.1 FLASH PROGRAM MEMORY WRITE SEQUENCE

The sequence of events for programming an internal program memory location should be:

- 1. Read 64 bytes into RAM.
- 2. Update data values in RAM as necessary.
- 3. Load Table Pointer register with address being erased.
- 4. Execute the Row Erase procedure.
- 5. Load Table Pointer register with address of first byte being written.
- 6. Write the 64 bytes into the holding registers with auto-increment.
- 7. Set the EECON1 register for the write operation:
  - set EEPGD bit to point to program memory;
  - · clear the CFGS bit to access program memory;
  - set WREN to enable byte writes.

- 8. Disable interrupts.
- 9. Write 55h to EECON2.
- 10. Write 0AAh to EECON2.
- 11. Set the WR bit. This will begin the write cycle.
- 12. The CPU will stall for duration of the write (about 2 ms using internal timer).
- 13. Re-enable interrupts.
- 14. Verify the memory (table read).

This procedure will require about 18 ms to update one row of 64 bytes of memory. An example of the required code is given in Example 6-3.

Note: Before setting the WR bit, the Table Pointer address needs to be within the intended address range of the 64 bytes in the holding register.

# 9.0 INTERRUPTS

The PIC18F2682/2685/4682/4685 devices have multiple interrupt sources and an interrupt priority feature that allows each interrupt source to be assigned a high priority level or a low priority level. The high priority interrupt vector is at 000008h and the low priority interrupt vector is at 000018h. High priority interrupt events will interrupt any low priority interrupts that may be in progress.

There are ten registers which are used to control interrupt operation. These registers are:

- RCON
- INTCON
- INTCON2
- INTCON3
- PIR1, PIR2, PIR3
- PIE1, PIE2, PIE3
- IPR1, IPR2, IPR3

It is recommended that the Microchip header files supplied with MPLAB<sup>®</sup> IDE be used for the symbolic bit names in these registers. This allows the assembler/ compiler to automatically take care of the placement of these bits within the specified register.

Each interrupt source has three bits to control its operation. The functions of these bits are:

- Flag bit to indicate that an interrupt event occurred
- Enable bit that allows program execution to branch to the interrupt vector address when the flag bit is set
- Priority bit to select high priority or low priority

The interrupt priority feature is enabled by setting the IPEN bit (RCON<7>). When interrupt priority is enabled, there are two bits which enable interrupts globally. Setting the GIEH bit (INTCON<7>) enables all interrupts that have the priority bit set (high priority). Setting the GIEL bit (INTCON<6>) enables all interrupts that have the priority bit cleared (low priority). When the interrupt flag, enable bit and appropriate global interrupt enable bit are set, the interrupt will vector immediately to address 000008h or 000018h, depending on the priority bit setting. Individual interrupts can be disabled through their corresponding enable bits.

When the IPEN bit is cleared (default state), the interrupt priority feature is disabled and interrupts are compatible with PIC<sup>®</sup> mid-range devices. In Compatibility mode, the interrupt priority bits for each source have no effect. INTCON<6> is the PEIE bit, which enables/disables all peripheral interrupt sources. INTCON<7> is the GIE bit, which enables/disables all interrupt sources. All interrupts branch to address 000008h in Compatibility mode.

When an interrupt is responded to, the global interrupt enable bit is cleared to disable further interrupts. If the IPEN bit is cleared, this is the GIE bit. If interrupt priority levels are used, this will be either the GIEH or GIEL bit. High priority interrupt sources can interrupt a low priority interrupt. Low priority interrupts are not processed while high priority interrupts are in progress.

The return address is pushed onto the stack and the PC is loaded with the interrupt vector address (000008h or 000018h). Once in the Interrupt Service Routine, the source(s) of the interrupt can be determined by polling the interrupt flag bits. The interrupt flag bits must be cleared in software before re-enabling interrupts to avoid recursive interrupts.

The "return from interrupt" instruction, RETFIE, exits the interrupt routine and sets the GIE bit (GIEH or GIEL if priority levels are used), which re-enables interrupts.

For external interrupt events, such as the INT pins or the PORTB input change interrupt, the interrupt latency will be three to four instruction cycles. The exact latency is the same for one or two-cycle instructions. Individual interrupt flag bits are set, regardless of the status of their corresponding enable bit or the GIE bit.

**Note:** Do not use the MOVFF instruction to modify any of the interrupt control registers while **any** interrupt is enabled. Doing so may cause erratic microcontroller behavior.



## FIGURE 10-4: PARALLEL SLAVE PORT READ WAVEFORMS



#### TABLE 10-11: REGISTERS ASSOCIATED WITH PARALLEL SLAVE PORT

| Name                 | Bit 7                | Bit 6          | Bit 5   | Bit 4   | Bit 3 | Bit 2     | Bit 1  | Bit 0  | Reset<br>Values<br>on page |
|----------------------|----------------------|----------------|---------|---------|-------|-----------|--------|--------|----------------------------|
| PORTD <sup>(1)</sup> | RD7                  | RD6            | RD5     | RD4     | RD3   | RD2       | RD1    | RD0    | 54                         |
| LATD <sup>(1)</sup>  | LATD Data            | Output Regis   | ter     |         |       |           |        |        | 54                         |
| TRISD <sup>(1)</sup> | PORTD Da             | ta Direction R | egister |         |       |           |        |        | 54                         |
| PORTE <sup>(1)</sup> | —                    | _              | _       | _       | RE3   | RE2       | RE1    | RE0    | 54                         |
| LATE <sup>(1)</sup>  | —                    | _              | _       | _       | _     | LATE Data | 54     |        |                            |
| TRISE <sup>(1)</sup> | IBF                  | OBF            | IBOV    | PSPMODE | —     | TRISE2    | TRISE1 | TRISE0 | 54                         |
| INTCON               | GIE/GIEH             | PEIE/GIEL      | TMR0IE  | INTOIE  | RBIE  | TMR0IF    | INT0IF | RBIF   | 51                         |
| PIR1                 | PSPIF <sup>(2)</sup> | ADIF           | RCIF    | TXIF    | SSPIF | CCP1IF    | TMR2IF | TMR1IF | 54                         |
| PIE1                 | PSPIE <sup>(2)</sup> | ADIE           | RCIE    | TXIE    | SSPIE | CCP1IE    | TMR2IE | TMR1IE | 54                         |
| IPR1                 | PSPIP <sup>(2)</sup> | ADIP           | RCIP    | TXIP    | SSPIP | CCP1IP    | TMR2IP | TMR1IP | 54                         |
| ADCON1               | _                    |                | VCFG1   | VCFG0   | PCFG3 | PCFG2     | PCFG1  | PCFG0  | 52                         |
| CMCON <sup>(1)</sup> | C2OUT                | C1OUT          | C2INV   | C1INV   | CIS   | CM2       | CM1    | CM0    | 53                         |

Legend: — = unimplemented, read as '0'. Shaded cells are not used by the Parallel Slave Port.

Note 1: These registers are available on PIC18F4682/4685 devices only.

2: These bits are unimplemented on PIC18F2682/2685 devices and read as '0'.

|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | <b>D</b> 444 A                                                                                                                                                                           |                                                                                                                                     |                                                                                                            |                                                                                               | -                                                                                 | -                    | 5444.6                             |
|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------|----------------------|------------------------------------|
| R/W-0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | R/W-0                                                                                                                                                                                    | R/W-0                                                                                                                               | R/W-0                                                                                                      | R/W-0                                                                                         | R/W-0                                                                             | R/W-0                | R/W-0                              |
| WCOL                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | SSPOV                                                                                                                                                                                    | SSPEN <sup>(1)</sup>                                                                                                                | CKP                                                                                                        | SSPM3 <sup>(2)</sup>                                                                          | SSPM2 <sup>(2)</sup>                                                              | SSPM1 <sup>(2)</sup> | SSPM0 <sup>(2)</sup>               |
| bit 7                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |                                                                                                                                                                                          |                                                                                                                                     |                                                                                                            |                                                                                               |                                                                                   |                      | bit 0                              |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |                                                                                                                                                                                          |                                                                                                                                     |                                                                                                            |                                                                                               |                                                                                   |                      |                                    |
| Legend:                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                                                                                                                                                                                          |                                                                                                                                     |                                                                                                            |                                                                                               |                                                                                   |                      |                                    |
| R = Reada                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | ıble bit                                                                                                                                                                                 | W = Writable bit                                                                                                                    |                                                                                                            | U = Unimpler                                                                                  | mented bit, read                                                                  | d as '0'             |                                    |
| -n = Value                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | at POR                                                                                                                                                                                   | '1' = Bit is set                                                                                                                    |                                                                                                            | '0' = Bit is cle                                                                              | ared                                                                              | x = Bit is unk       | nown                               |
| bit 7 WCOL: Write Collision Detect bit   In Master Transmit mode:   1 = A write to the SSPBUF register was attempted while the I <sup>2</sup> C conditions were not value transmission to be started (must be cleared in software)   0 = No collision   In Slave Transmit mode:   1 = The SSPBUF register is written while it is still transmitting the previous word (must be cleared in software)   0 = No collision   In Slave Transmit mode:   1 = The SSPBUF register is written while it is still transmitting the previous word (must be cleared)   0 = No collision   In Passive mode (Master or Slave modes): |                                                                                                                                                                                          |                                                                                                                                     |                                                                                                            |                                                                                               |                                                                                   |                      | not valid for a<br>t be cleared in |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | This is a "don                                                                                                                                                                           | 't care" bit.                                                                                                                       |                                                                                                            | —                                                                                             |                                                                                   |                      |                                    |
| bit 6                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | SSPOV: Rece                                                                                                                                                                              | eive Overflow II                                                                                                                    | ndicator bit                                                                                               |                                                                                               |                                                                                   |                      |                                    |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | <u>In Receive m</u><br>1 = A byte is<br>software)<br>0 = No overfl                                                                                                                       | <u>ode:</u><br>received while<br>)<br>low                                                                                           | the SSPBUF                                                                                                 | register is still                                                                             | holding the prev                                                                  | vious byte (mus      | t be cleared in                    |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | <u>In Transmit m</u><br>This is a "don                                                                                                                                                   | i <u>ode:</u><br>i't care" bit in Tr                                                                                                | ansmit mode                                                                                                | <b>)</b> .                                                                                    |                                                                                   |                      |                                    |
| bit 5                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | SSPEN: Mas<br>1 = Enables t<br>0 = Disables :                                                                                                                                            | ter Synchronou<br>he serial port a<br>serial port and                                                                               | s Serial Port<br>nd configure<br>configures th                                                             | Enable bit <sup>(1)</sup><br>s the SDA and a<br>ese pins as I/O                               | SCL pins as the port pins                                                         | e serial port pin    | s                                  |
| bit 4                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | CKP: SCK R                                                                                                                                                                               | elease Control                                                                                                                      | oit                                                                                                        |                                                                                               |                                                                                   |                      |                                    |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | <u>In Slave mod</u><br>1 = Release o<br>0 = Holds clo<br><u>In Master mo</u>                                                                                                             | <u>e:</u><br>clock<br>ck low (clock st<br><u>de:</u>                                                                                | retch), used                                                                                               | to ensure data                                                                                | setup time                                                                        |                      |                                    |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | Unused in this                                                                                                                                                                           | s mode.                                                                                                                             |                                                                                                            |                                                                                               |                                                                                   |                      |                                    |
| bit 3-0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | SSPM3:SSPI<br>1111 = I <sup>2</sup> C S<br>1110 = I <sup>2</sup> C S<br>1011 = I <sup>2</sup> C F<br>1000 = I <sup>2</sup> C M<br>0111 = I <sup>2</sup> C S<br>0110 = I <sup>2</sup> C S | <b>W0:</b> Master Syr<br>lave mode, 10-<br>lave mode, 7-b<br>irmware Contro<br>laster mode, clo<br>lave mode, 10-<br>lave mode, 7-b | chronous Se<br>bit address v<br>it address wi<br>lled Master r<br>ock = Fosc/(<br>bit address<br>t address | erial Port Mode<br>vith Start and St<br>th Start and Sto<br>node (slave Idle<br>4 * (SSPADD + | Select bits <sup>(2)</sup><br>top bit interrupts<br>p bit interrupts<br>e)<br>1)) | s enabled<br>enabled |                                    |
| Note 1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | When enabled the                                                                                                                                                                         |                                                                                                                                     | ning muct h                                                                                                | o proporty ogef                                                                               | igurad ag iggitt                                                                  | or output            |                                    |

# REGISTER 17-4: SSPCON1: MSSP CONTROL REGISTER 1 (I<sup>2</sup>C<sup>™</sup> MODE)

- Note 1: When enabled, the SDA and SCL pins must be properly configured as input or output.
  - 2: Bit combinations not specifically listed here are either reserved or implemented in SPI mode only.

# 17.4.4 CLOCK STRETCHING

Both 7 and 10-Bit Slave modes implement automatic clock stretching during a transmit sequence.

The SEN bit (SSPCON2<0>) allows clock stretching to be enabled during receives. Setting SEN will cause the SCL pin to be held low at the end of each data receive sequence.

## 17.4.4.1 Clock Stretching for 7-Bit Slave Receive Mode (SEN = 1)

In 7-Bit Slave Receive mode, <u>on the falling edge of the</u> ninth clock at the end of the ACK sequence if the BF bit is set, the CKP bit in the SSPCON1 register is automatically cleared, forcing the SCL output to be held low. The CKP being cleared to '0' will assert the SCL line low. The CKP bit must be set in the user's ISR before reception is allowed to continue. By holding the SCL line low, the user has time to service the ISR and read the contents of the SSPBUF before the master device can initiate another receive sequence. This will prevent buffer overruns from occurring (see Figure 17-13).

- Note 1: If the user reads the contents of the SSPBUF before the falling edge of the ninth clock, thus clearing the BF bit, the CKP bit will not be cleared and clock stretching will not occur.
  - 2: The CKP bit can be set in software regardless of the state of the BF bit. The user should be careful to clear the BF bit in the ISR before the next receive sequence in order to prevent an overflow condition.

## 17.4.4.2 Clock Stretching for 10-Bit Slave Receive Mode (SEN = 1)

In 10-Bit Slave Receive mode during the address sequence, clock stretching automatically takes place but CKP is not cleared. During this time, if the UA bit is set after the ninth clock, clock stretching is initiated. The UA bit is set after receiving the upper byte of the 10-bit address and following the receive of the second byte of the 10-bit address with the R/W bit cleared to '0'. The release of the clock line occurs upon updating SSPADD. Clock stretching will occur on each data receive sequence as described in 7-bit mode.

Note: If the user polls the UA bit and clears it by updating the SSPADD register before the falling edge of the ninth clock occurs and if the user hasn't cleared the BF bit by reading the SSPBUF register before that time, then the CKP bit will still NOT be asserted low. Clock stretching on the basis of the state of the BF bit only occurs during a data sequence, not an address sequence.

## 17.4.4.3 Clock Stretching for 7-Bit Slave Transmit Mode

7-Bit Slave Transmit mode implements clock stretching by clearing the CKP bit after the falling edge of the ninth clock if the BF bit is clear. This occurs regardless of the state of the SEN bit.

The user's ISR must set the CKP bit before transmission is allowed to continue. By holding the SCL line low, the user has time to service the ISR and load the contents of the SSPBUF before the master device can initiate another transmit sequence (see Figure 17-9).

| Note 1: | If the user loads the contents of SSPBUF,<br>setting the BF bit before the falling edge of<br>the ninth clock, the CKP bit will not be<br>cleared and clock stretching will not occur. |
|---------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 2:      | The CKP bit can be set in software regardless of the state of the BF bit.                                                                                                              |

## 17.4.4.4 Clock Stretching for 10-Bit Slave Transmit Mode

In 10-Bit Slave Transmit mode, clock stretching is controlled during the first two address sequences by the state of the UA bit, just as it is in 10-Bit Slave Receive mode. The first two addresses are followed by a third address sequence which contains the highorder bits of the 10-bit address and the R/W bit set to '1'. After the third address sequence is performed, the UA bit is not set, the module is now configured in Transmit mode and clock stretching is controlled by the BF flag as in 7-Bit Slave Transmit mode (see Figure 17-11).



### FIGURE 18-5: ASYNCHRONOUS TRANSMISSION (BACK-TO-BACK)



### TABLE 18-5: REGISTERS ASSOCIATED WITH ASYNCHRONOUS TRANSMISSION

| Name    | Bit 7                                             | Bit 6       | Bit 5       | Bit 4      | Bit 3 | Bit 2  | Bit 1  | Bit 0  | Reset<br>Values<br>on page |
|---------|---------------------------------------------------|-------------|-------------|------------|-------|--------|--------|--------|----------------------------|
| INTCON  | GIE/GIEH                                          | PEIE/GIEL   | TMR0IE      | INT0IE     | RBIE  | TMR0IF | INT0IF | RBIF   | 51                         |
| PIR1    | PSPIF <sup>(1)</sup>                              | ADIF        | RCIF        | TXIF       | SSPIF | CCP1IF | TMR2IF | TMR1IF | 54                         |
| PIE1    | PSPIE <sup>(1)</sup>                              | ADIE        | RCIE        | TXIE       | SSPIE | CCP1IE | TMR2IE | TMR1IE | 54                         |
| IPR1    | PSPIP <sup>(1)</sup>                              | ADIP        | RCIP        | TXIP       | SSPIP | CCP1IP | TMR2IP | TMR1IP | 54                         |
| RCSTA   | SPEN                                              | RX9         | SREN        | CREN       | ADDEN | FERR   | OERR   | RX9D   | 53                         |
| TXREG   | EUSART T                                          | ransmit Reg | jister      |            |       |        |        |        | 53                         |
| TXSTA   | CSRC                                              | TX9         | TXEN        | SYNC       | SENDB | BRGH   | TRMT   | TX9D   | 53                         |
| BAUDCON | ABDOVF                                            | RCIDL       | _           | SCKP       | BRG16 | —      | WUE    | ABDEN  | 53                         |
| SPBRGH  | RGH EUSART Baud Rate Generator Register High Byte |             |             |            |       |        |        |        | 53                         |
| SPBRG   | EUSART E                                          | aud Rate G  | enerator Re | gister Low | Byte  |        |        |        | 53                         |

Legend: — = unimplemented locations read as '0'. Shaded cells are not used for asynchronous transmission.

Note 1: Reserved in PIC18F2682/2685 devices; always maintain these bits clear.

### 18.4.2 EUSART SYNCHRONOUS SLAVE RECEPTION

The operation of the Synchronous Master and Slave modes is identical, except in the case of Sleep or any Idle mode, and bit SREN, which is a "don't care" in Slave mode.

If receive is enabled by setting the CREN bit prior to entering Sleep or any Idle mode, then a word may be received while in this low-power mode. Once the word is received, the RSR register will transfer the data to the RCREG register; if the RCIE enable bit is set, the interrupt generated will wake the chip from the low-power mode. If the global interrupt is enabled, the program will branch to the interrupt vector. To set up a Synchronous Slave Reception:

- Enable the synchronous master serial port by setting bits SYNC and SPEN and clearing bit CSRC.
- 2. If interrupts are desired, set enable bit RCIE.
- 3. If 9-bit reception is desired, set bit RX9.
- 4. To enable reception, set enable bit CREN.
- Flag bit RCIF will be set when reception is complete. An interrupt will be generated if enable bit RCIE was set.
- Read the RCSTA register to get the 9th bit (if enabled) and determine if any error occurred during reception.
- 7. Read the 8-bit received data by reading the RCREG register.
- 8. If any error occurred, clear the error by clearing bit CREN.
- If using interrupts, ensure that the GIE and PEIE bits in the INTCON register (INTCON<7:6>) are set.

| Name    | Bit 7                | Bit 6        | Bit 5       | Bit 4        | Bit 3 | Bit 2  | Bit 1  | Bit 0  | Reset<br>Values<br>on page |
|---------|----------------------|--------------|-------------|--------------|-------|--------|--------|--------|----------------------------|
| INTCON  | GIE/GIEH             | PEIE/GIEL    | TMR0IE      | INT0IE       | RBIE  | TMR0IF | INT0IF | RBIF   | 51                         |
| PIR1    | PSPIF <sup>(1)</sup> | ADIF         | RCIF        | TXIF         | SSPIF | CCP1IF | TMR2IF | TMR1IF | 54                         |
| PIE1    | PSPIE <sup>(1)</sup> | ADIE         | RCIE        | TXIE         | SSPIE | CCP1IE | TMR2IE | TMR1IE | 54                         |
| IPR1    | PSPIP <sup>(1)</sup> | ADIP         | RCIP        | TXIP         | SSPIP | CCP1IP | TMR2IP | TMR1IP | 54                         |
| RCSTA   | SPEN                 | RX9          | SREN        | CREN         | ADDEN | FERR   | OERR   | RX9D   | 53                         |
| RCREG   | EUSART F             | Receive Regi | ster        |              |       |        |        |        | 53                         |
| TXSTA   | CSRC                 | TX9          | TXEN        | SYNC         | SENDB | BRGH   | TRMT   | TX9D   | 53                         |
| BAUDCON | ABDOVF               | RCIDL        | _           | SCKP         | BRG16 | _      | WUE    | ABDEN  | 53                         |
| SPBRGH  | EUSART E             | Baud Rate G  | enerator Re | gister High  | Byte  |        |        |        | 53                         |
| SPBRG   | EUSART E             | Baud Rate G  | enerator Re | gister Low I | Byte  |        |        |        | 53                         |

## TABLE 18-10: REGISTERS ASSOCIATED WITH SYNCHRONOUS SLAVE RECEPTION

**Legend:** — = unimplemented, read as '0'. Shaded cells are not used for synchronous slave reception.

**Note 1:** Reserved in PIC18F2682/2685 devices; always maintain these bits clear.





# 20.6 Comparator Interrupts

The comparator interrupt flag is set whenever there is a change in the output value of either comparator. Software will need to maintain information about the status of the output bits, as read from CMCON<7:6>, to determine the actual change that occurred. The CMIF bit (PIR2<6>) is the Comparator Interrupt Flag. The CMIF bit must be reset by clearing it. Since it is also possible to write a '1' to this register, a simulated interrupt may be initiated.

Both the CMIE bit (PIE2<6>) and the PEIE bit (INTCON<6>) must be set to enable the interrupt. In addition, the GIE bit (INTCON<7>) must also be set. If any of these bits are clear, the interrupt is not enabled, though the CMIF bit will still be set if an interrupt condition occurs.



The user, in the Interrupt Service Routine, can clear the interrupt in the following manner:

- a) Any read or write of CMCON will end the mismatch condition.
- b) Clear flag bit CMIF.

A mismatch condition will continue to set flag bit CMIF. Reading CMCON will end the mismatch condition and allow flag bit CMIF to be cleared.

# 20.7 Comparator Operation During Sleep

When a comparator is active and the device is placed in Sleep mode, the comparator remains active and the interrupt is functional if enabled. This interrupt will wake-up the device from Sleep mode, when enabled. While the comparator is powered up, higher Sleep currents than shown in the power-down current specification will occur. Each operational comparator will consume additional current, as shown in the comparator specifications. To minimize power consumption while in Sleep mode, turn off the comparators (CM2:CM0 = 111) before entering Sleep. If the device wakes up from Sleep, the contents of the CMCON register are not affected.

## 20.8 Effects of a Reset

A device Reset forces the CMCON register to its Reset state, causing the comparator module to be in the Comparator Reset mode (CM2:CM0 = 000). This ensures that all potential inputs are analog inputs. Device current is minimized when analog inputs are present at Reset time. The comparators are powered down during the Reset interval.

# 24.2 Watchdog Timer (WDT)

For PIC18F2682/2685/4682/4685 devices, the WDT is driven by the INTRC source. When the WDT is enabled, the clock source is also enabled. The nominal WDT period is 4 ms and has the same stability as the INTRC oscillator.

The 4 ms period of the WDT is multiplied by a 16-bit postscaler. Any output of the WDT postscaler is selected by a multiplexer, controlled by bits in Configuration Register 2H. Available periods range from 4 ms to 131.072 seconds (2.18 minutes). The WDT and postscaler are cleared when any of the following events occur: a SLEEP or CLRWDT instruction is executed, the IRCF bits (OSCCON<6:4>) are changed or a clock failure has occurred.

- Note 1: The CLRWDT and SLEEP instructions clear the WDT and postscaler counts when executed.
  - 2: Changing the setting of the IRCF bits (OSCCON<6:4>) clears the WDT and postscaler counts.
  - **3:** When a CLRWDT instruction is executed, the postscaler count will be cleared.

## 24.2.1 CONTROL REGISTER

Register 24-14 shows the WDTCON register. This is a readable and writable register which contains a control bit that allows software to override the WDT enable Configuration bit, but only if the Configuration bit has disabled the WDT.



### FIGURE 24-1: WDT BLOCK DIAGRAM

## 25.1.1 STANDARD INSTRUCTION SET

| ADDLW ADD Literal to W |                       |                                      |                          |                       |                       |  |  |  |  |
|------------------------|-----------------------|--------------------------------------|--------------------------|-----------------------|-----------------------|--|--|--|--|
| Synta                  | ax:                   | ADDLW                                | ADDLW k                  |                       |                       |  |  |  |  |
| Oper                   | ands:                 | $0 \le k \le 255$                    | 5                        |                       |                       |  |  |  |  |
| Oper                   | ation:                | $(W) + k \to W$                      |                          |                       |                       |  |  |  |  |
| Statu                  | s Affected:           | N, OV, C, I                          | DC, Z                    |                       |                       |  |  |  |  |
| Enco                   | ding:                 | 0000                                 | 1111                     | kkkk                  | kkkk                  |  |  |  |  |
| Desc                   | ription:              | The conter<br>8-bit literal<br>in W. | nts of W a<br>'k' and th | are adde<br>ie result | d to the<br>is placed |  |  |  |  |
| Word                   | ls:                   | 1                                    | 1                        |                       |                       |  |  |  |  |
| Cycle                  | es:                   | 1                                    | 1                        |                       |                       |  |  |  |  |
| QC                     | ycle Activity:        |                                      |                          |                       |                       |  |  |  |  |
|                        | Q1                    | Q2                                   | Q3                       | 3                     | Q4                    |  |  |  |  |
|                        | Decode                | Read<br>literal 'k'                  | Proce<br>Data            | ess V<br>a            | Vrite to W            |  |  |  |  |
|                        |                       |                                      |                          |                       |                       |  |  |  |  |
| Exan                   | nple:                 | ADDLW                                | 15h                      |                       |                       |  |  |  |  |
|                        | Before Instruc<br>W = | tion<br>10h                          |                          |                       |                       |  |  |  |  |
|                        | After Instruction     | on                                   |                          |                       |                       |  |  |  |  |

W = 25h

| ADD   | WF             | ADD W to                                                                                                                                                                                                       | f                                                                                                                                               |                                                                                                                                                              |                                                                                                                                                    |
|-------|----------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------|
| Synta | ax:            | ADDWF                                                                                                                                                                                                          | f {,d {,a}                                                                                                                                      | }                                                                                                                                                            |                                                                                                                                                    |
| Oper  | ands:          | $\begin{array}{l} 0 \leq f \leq 255 \\ d  \in  [0,1] \\ a  \in  [0,1] \end{array}$                                                                                                                             |                                                                                                                                                 |                                                                                                                                                              |                                                                                                                                                    |
| Oper  | ation:         | (W) + (f) $\rightarrow$                                                                                                                                                                                        | dest                                                                                                                                            |                                                                                                                                                              |                                                                                                                                                    |
| Statu | s Affected:    | N, OV, C, D                                                                                                                                                                                                    | C, Z                                                                                                                                            |                                                                                                                                                              |                                                                                                                                                    |
| Enco  | ding:          | 0010                                                                                                                                                                                                           | 01da                                                                                                                                            | ffff                                                                                                                                                         | ffff                                                                                                                                               |
| Desc  | ription:       | Add W to re<br>result is sto<br>result is sto<br>(default).<br>If 'a' is '0', th<br>GPR bank (<br>If 'a' is '0' an<br>set is enable<br>in Indexed I<br>mode when<br>Section 25.<br>Bit-Oriente<br>Literal Offs | gister 'f<br>red in W<br>red back<br>ne BSR i<br>default).<br>nd the e<br>ed, this i<br>Literal O<br>ever f ≤<br>2.3 "By<br>d Instru<br>et Mode | . If 'd' is<br>. If 'd' is<br>is in regis<br>as Bank i<br>is used to<br>xtended<br>nstruction<br>ffset Add<br>95 (5Fh)<br>te-Orien<br>ctions in<br>2" for de | to', the<br>'1', the<br>ter 'f'<br>is selected.<br>o select the<br>instruction<br>n operates<br>ressing<br>. See<br>ted and<br>n Indexed<br>tails. |
| Word  | ls:            | 1                                                                                                                                                                                                              |                                                                                                                                                 |                                                                                                                                                              |                                                                                                                                                    |
| Cycle | es:            | 1                                                                                                                                                                                                              |                                                                                                                                                 |                                                                                                                                                              |                                                                                                                                                    |
| QC    | ycle Activity: |                                                                                                                                                                                                                |                                                                                                                                                 |                                                                                                                                                              |                                                                                                                                                    |
|       | Q1             | Q2                                                                                                                                                                                                             | Q3                                                                                                                                              | 5                                                                                                                                                            | Q4                                                                                                                                                 |
|       | Decode         | Read<br>register 'f'                                                                                                                                                                                           | Proce<br>Data                                                                                                                                   | ess<br>a d                                                                                                                                                   | Write to estination                                                                                                                                |
|       |                |                                                                                                                                                                                                                |                                                                                                                                                 |                                                                                                                                                              |                                                                                                                                                    |

| Example:          | ADDWF  |              | REG, | Ο, | 0 |  |
|-------------------|--------|--------------|------|----|---|--|
| Before Instruc    | tion   |              |      |    |   |  |
| W<br>REG          | =<br>= | 17h<br>0C2h  |      |    |   |  |
| After Instruction | n      |              |      |    |   |  |
| W<br>REG          | =<br>= | 0D9h<br>0C2h |      |    |   |  |

| Note: | All PIC18 instructions may take an optional label argument preceding the instruction mnemonic for use in       |
|-------|----------------------------------------------------------------------------------------------------------------|
|       | symbolic addressing. If a label is used, the instruction format then becomes: {label} instruction argument(s). |

| ΒZ          |                          | Branch if Zero                                                                         |                                                                                                                                                                                                                           |         |             |  |  |  |  |
|-------------|--------------------------|----------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------|-------------|--|--|--|--|
| Synta       | ax:                      | BZ n                                                                                   |                                                                                                                                                                                                                           |         |             |  |  |  |  |
| Oper        | ands:                    | -128 $\leq$ n $\leq$                                                                   | $-128 \le n \le 127$                                                                                                                                                                                                      |         |             |  |  |  |  |
| Oper        | ation:                   | if Zero bit is<br>(PC) + 2 +                                                           | s '1'<br>2n → PC                                                                                                                                                                                                          | ;       |             |  |  |  |  |
| Statu       | s Affected:              | None                                                                                   |                                                                                                                                                                                                                           |         |             |  |  |  |  |
| Enco        | ding:                    | 1110                                                                                   | 0000                                                                                                                                                                                                                      | nnn     | n nnnn      |  |  |  |  |
| Desc        | ription:                 | If the Zero will branch                                                                | bit is '1',                                                                                                                                                                                                               | then th | ne program  |  |  |  |  |
|             |                          | The 2's cor<br>added to th<br>incremente<br>instruction,<br>PC + 2 + 2<br>two-cycle in | The 2's complement number '2n' is<br>added to the PC. Since the PC will have<br>incremented to fetch the next<br>instruction, the new address will be<br>PC + 2 + 2n. This instruction is then a<br>two-cycle instruction |         |             |  |  |  |  |
| Word        | ls:                      | 1                                                                                      | 1                                                                                                                                                                                                                         |         |             |  |  |  |  |
| Cycle       | es:                      | 1(2)                                                                                   | 1(2)                                                                                                                                                                                                                      |         |             |  |  |  |  |
| QC          | ycle Activity:           |                                                                                        |                                                                                                                                                                                                                           |         |             |  |  |  |  |
| lf Ju       | mp:                      |                                                                                        |                                                                                                                                                                                                                           |         |             |  |  |  |  |
|             | Q1                       | Q2                                                                                     | Q3                                                                                                                                                                                                                        | ;<br>   | Q4          |  |  |  |  |
|             | Decode                   | Read literal<br>'n'                                                                    | Proce<br>Data                                                                                                                                                                                                             | SS<br>a | Write to PC |  |  |  |  |
|             | No                       | No                                                                                     | No                                                                                                                                                                                                                        | ion     | No          |  |  |  |  |
| If No       |                          | operation                                                                              | operat                                                                                                                                                                                                                    | 1011    | operation   |  |  |  |  |
|             | Q1                       | Q2                                                                                     | Q3                                                                                                                                                                                                                        |         | Q4          |  |  |  |  |
|             | Decode                   | Read literal                                                                           | Proce                                                                                                                                                                                                                     | SS      | No          |  |  |  |  |
|             |                          | 'n'                                                                                    | Data                                                                                                                                                                                                                      | à       | operation   |  |  |  |  |
| <u>Exan</u> | <u>nple:</u>             | HERE                                                                                   | ΒZ                                                                                                                                                                                                                        | Jump    |             |  |  |  |  |
|             | PC<br>After Instruction  | = ad                                                                                   | ldress (1                                                                                                                                                                                                                 | HERE)   |             |  |  |  |  |
|             | If Zero<br>PC<br>If Zero | = 1;<br>= ac<br>= 0;                                                                   | ldress (                                                                                                                                                                                                                  | Jump)   |             |  |  |  |  |
|             | PC                       | = ad                                                                                   | Idress (1                                                                                                                                                                                                                 | HERE    | + 2)        |  |  |  |  |

|                                           | Subrouti                                                                                                          | ne Call                                 |                     |                                                 |
|-------------------------------------------|-------------------------------------------------------------------------------------------------------------------|-----------------------------------------|---------------------|-------------------------------------------------|
| Syntax:                                   | CALL k {,                                                                                                         | s}                                      |                     |                                                 |
| Operands:                                 | $0 \le k \le 104$<br>s $\in [0,1]$                                                                                | 18575                                   |                     |                                                 |
| Operation:                                | $\begin{array}{l} (PC) + 4 - \\ k \to PC < 2 \\ if \ s = 1, \\ (W) \to WS \\ (STATUS) \\ (BSR) \to E \end{array}$ | → TOS,<br>0:1>;<br>→ STATU<br>3SRS      | JSS,                |                                                 |
| Status Affected:                          | None                                                                                                              |                                         |                     |                                                 |
| Encoding:                                 |                                                                                                                   |                                         |                     |                                                 |
| 1st word (k<7:0>)                         | 1110                                                                                                              | 110s                                    | k <sub>7</sub> kk   | k kkkk <sub>0</sub>                             |
| 2nd word(k<19:8>)                         | 1111                                                                                                              | k <sub>19</sub> kkk                     | kkkl                | k kkkk <sub>8</sub>                             |
| Words:                                    | 20-bit valu<br>CALL is a 1                                                                                        | curs (defa<br>e 'k' is loa<br>two-cycle | ided int<br>instruc | en, me<br>o PC<20:1><br>tion.                   |
| Cycles:                                   | 2                                                                                                                 |                                         |                     |                                                 |
| Q Cycle Activity:                         |                                                                                                                   |                                         |                     |                                                 |
| Q1<br>Decode                              | Q2<br>Read literal<br>'k'<7:0>,                                                                                   | Push P<br>stac                          | C to<br>k           | Q4<br>Read literal<br>'k'<19:8>,<br>Write to PC |
| No<br>operation                           | No<br>operation                                                                                                   | No<br>operat                            | ion                 | No<br>operation                                 |
| Example:                                  | HERE                                                                                                              | CALL                                    | THER                | E, 1                                            |
| Before Instruc                            | tion                                                                                                              |                                         |                     |                                                 |
| PC<br>After Instructio<br>PC<br>TOS<br>WS | = addres<br>on<br>= addres<br>= addres<br>= W                                                                     | S (HERE<br>S (THER<br>S (HERE           | )<br>E)<br>+ 4)     |                                                 |
| BSRS                                      | = BSR                                                                                                             | _                                       |                     |                                                 |

# 27.3 DC Characteristics: PIC18F2682/2685/4682/4685 (Industrial) PIC18LF2682/2685/4682/4685 (Industrial)

| DC CHA       | DC CHARACTERISTICS   Standard Operating Condition     Operating temperature   -40°C |                                        | ions (ι<br>C ≤ TA : | unless otherwise stated)<br>≤ +85°C for industrial |       |                                                                                                                                |
|--------------|-------------------------------------------------------------------------------------|----------------------------------------|---------------------|----------------------------------------------------|-------|--------------------------------------------------------------------------------------------------------------------------------|
| Param<br>No. | Symbol                                                                              | Characteristic                         | Min                 | Мах                                                | Units | Conditions                                                                                                                     |
|              | VIL                                                                                 | Input Low Voltage                      |                     |                                                    |       |                                                                                                                                |
|              |                                                                                     | I/O ports:                             |                     |                                                    |       |                                                                                                                                |
| D030         |                                                                                     | with TTL buffer                        | Vss                 | 0.15 Vdd                                           | V     | Vdd < 4.5V                                                                                                                     |
| D030A        |                                                                                     |                                        | —                   | 0.8                                                | V     | $4.5V \leq V\text{DD} \leq 5.5V$                                                                                               |
| D031         |                                                                                     | with Schmitt Trigger buffer            | Vss                 | 0.2 VDD                                            | V     |                                                                                                                                |
| D031A        |                                                                                     | RC3 and RC4                            | Vss                 | 0.3 VDD                                            | V     | I <sup>2</sup> C™ enabled                                                                                                      |
| D031B        |                                                                                     |                                        | Vss                 | 0.8                                                | V     | SMBus enabled                                                                                                                  |
| D032         |                                                                                     | MCLR                                   | Vss                 | 0.2 VDD                                            | V     |                                                                                                                                |
| D033         |                                                                                     | OSC1                                   | Vss                 | 0.3 VDD                                            | V     | HS, HSPLL modes                                                                                                                |
| D033A        |                                                                                     | OSC1                                   | Vss                 | 0.2 VDD                                            | V     | RC, EC modes <sup>(1)</sup>                                                                                                    |
| D033B        |                                                                                     | OSC1                                   | Vss                 | 0.3                                                | V     | XT, LP modes                                                                                                                   |
| D034         |                                                                                     | Т13СКІ                                 | Vss                 | 0.3                                                | V     |                                                                                                                                |
|              | Vih                                                                                 | Input High Voltage                     |                     |                                                    |       |                                                                                                                                |
|              |                                                                                     | I/O ports:                             |                     |                                                    |       |                                                                                                                                |
| D040         |                                                                                     | with TTL buffer                        | 0.25 VDD + 0.8V     | VDD                                                | V     | VDD < 4.5V                                                                                                                     |
| D040A        |                                                                                     |                                        | 2.0                 | Vdd                                                | V     | $4.5V \le V\text{DD} \le 5.5V$                                                                                                 |
| D041         |                                                                                     | with Schmitt Trigger buffer            | 0.8 Vdd             | Vdd                                                | V     |                                                                                                                                |
| D041A        |                                                                                     | RC3 and RC4                            | 0.7 Vdd             | Vdd                                                | V     | I <sup>2</sup> C™ enabled                                                                                                      |
| D041B        |                                                                                     |                                        | 2.1                 | VDD                                                | V     | SMBus enabled                                                                                                                  |
| D042         |                                                                                     | MCLR                                   | 0.8 Vdd             | Vdd                                                | V     |                                                                                                                                |
| D043         |                                                                                     | OSC1                                   | 0.7 Vdd             | Vdd                                                | V     | HS, HSPLL modes                                                                                                                |
| D043A        |                                                                                     | OSC1                                   | 0.8 VDD             | Vdd                                                | V     | EC mode                                                                                                                        |
| D043B        |                                                                                     | OSC1                                   | 0.9 Vdd             | Vdd                                                | V     | RC mode <sup>(1)</sup>                                                                                                         |
| D043C        |                                                                                     | OSC1                                   | 1.6                 | VDD                                                | V     | XT, LP modes                                                                                                                   |
| D044         |                                                                                     | T13CKI                                 | 1.6                 | Vdd                                                | V     |                                                                                                                                |
|              | lı∟                                                                                 | Input Leakage Current <sup>(2,3)</sup> |                     |                                                    |       |                                                                                                                                |
| D060         |                                                                                     | I/O ports                              | _                   | ±1                                                 | μΑ    | $\label{eq:VSS} \begin{split} &V{\sf SS} \leq V{\sf PIN} \leq V{\sf DD}, \\ &P{\sf in} \mbox{ at high-impedance } \end{split}$ |
| D061         |                                                                                     | MCLR                                   | —                   | ±5                                                 | μA    | $Vss \leq V \text{PIN} \leq V \text{DD}$                                                                                       |
| D063         |                                                                                     | OSC1                                   | —                   | ±5                                                 | μA    | $Vss \leq V \text{PIN} \leq V \text{DD}$                                                                                       |
|              | IPU                                                                                 | Weak Pull-up Current                   |                     |                                                    |       |                                                                                                                                |
| D070         | <b>I</b> PURB                                                                       | PORTB weak pull-up current             | 50                  | 400                                                | μA    | VDD = 5V, VPIN = VSS                                                                                                           |

**Note 1:** In RC oscillator configuration, the OSC1/CLKI pin is a Schmitt Trigger input. It is not recommended that the PIC<sup>®</sup> device be driven with an external clock while in RC mode.

2: The leakage current on the MCLR pin is strongly dependent on the applied voltage level. The specified levels represent normal operating conditions. Higher leakage current may be measured at different input voltages.

**3:** Negative current is defined as current sourced by the pin.

4: Parameter is characterized but not tested.

# FIGURE 27-10: CAPTURE/COMPARE/PWM TIMINGS (ALL CCP MODULES)



TABLE 27-12: CAPTURE/COMPARE/PWM REQUIREMENTS (ALL CCP MODULES)

| Param<br>No. | Sym                           | Characteristic          |                |             | Min                    | Max | Units | Conditions                         |
|--------------|-------------------------------|-------------------------|----------------|-------------|------------------------|-----|-------|------------------------------------|
| 50           | TccL                          | CCPx Input Low          | No prescaler   |             | 0.5 Tcy + 20           | _   | ns    |                                    |
|              |                               | Time                    | With prescaler | PIC18FXXXX  | 10                     | _   | ns    |                                    |
|              |                               |                         |                | PIC18LFXXXX | 20                     | —   | ns    | VDD = 2.0V                         |
| 51           | ТссН                          | CCPx Input High<br>Time | No prescaler   |             | 0.5 Tcy + 20           | —   | ns    |                                    |
|              |                               |                         | With prescaler | PIC18FXXXX  | 10                     | —   | ns    |                                    |
|              |                               |                         |                | PIC18LFXXXX | 20                     | _   | ns    | VDD = 2.0V                         |
| 52           | TccP                          | CCPx Input Period       |                |             | <u>3 Tcy + 40</u><br>N | —   | ns    | N = prescale<br>value (1, 4 or 16) |
| 53           | 53 TccR CCPx Output Fall Time |                         | PIC18FXXXX     | —           | 25                     | ns  |       |                                    |
|              |                               | PIC18LF>                |                | PIC18LFXXXX | —                      | 45  | ns    | VDD = 2.0V                         |
| 54           | 54 TCCF CCPx Output Fall Time |                         | PIC18FXXXX     | —           | 25                     | ns  |       |                                    |
|              |                               |                         |                | PIC18LFXXXX | _                      | 45  | ns    | VDD = 2.0V                         |

NOTES:

# APPENDIX A: REVISION HISTORY

# **Revision A (February 2006)**

Original data sheet for PIC18F2682/2685/4682/4685 devices.

# Revision B (January 2007)

Major edits to **Section 27.0 "Electrical Characteristics"**. Packaging diagrams have been updated and minor edits to text have been made throughout document.

## **Revision C (October 2009)**

Updated to remove Preliminary status.

# APPENDIX B: DEVICE DIFFERENCES

The differences between the devices listed in this data sheet are shown in Table B-1.

| Features                                    | PIC18F2682                 | PIC18F2685                 | PIC18F4682                               | PIC18F4685                               |
|---------------------------------------------|----------------------------|----------------------------|------------------------------------------|------------------------------------------|
| Program Memory (Bytes)                      | 80K                        | 96K                        | 80K                                      | 96K                                      |
| Program Memory (Instructions)               | 40960                      | 49152                      | 40960                                    | 49152                                    |
| Interrupt Sources                           | 27                         | 27                         | 28                                       | 28                                       |
| I/O Ports                                   | Ports A, B, C, (E)         | Ports A, B, C, (E)         | Ports A, B, C, D, E                      | Ports A, B, C, D, E                      |
| Capture/Compare/PWM Modules                 | 1                          | 1                          | 1                                        | 1                                        |
| Enhanced Capture/Compare/<br>PWM Modules    | 0                          | 0                          | 1                                        | 1                                        |
| Parallel Slave Port<br>Communications (PSP) | No                         | No                         | Yes                                      | Yes                                      |
| 10-Bit Analog-to-Digital Module             | 8 input channels           | 8 input channels           | 11 input channels                        | 11 input channels                        |
| Packages                                    | 28-pin PDIP<br>28-pin SOIC | 28-pin PDIP<br>28-pin SOIC | 40-pin PDIP<br>44-pin TQFP<br>44-pin QFN | 40-pin PDIP<br>44-pin TQFP<br>44-pin QFN |

## TABLE B-1: DEVICE DIFFERENCES

| Enhanced Capture/Compare/PWM (ECCP1)                    | 5<br>8 |
|---------------------------------------------------------|--------|
| Capture Mode. See Capture (ECCP1 Module).               | D      |
| Outputs and Configuration176                            | 6      |
| Pin Configurations for ECCP1                            | 6      |
| PWM Mode. See PWM (ECCP1 Module).                       |        |
| Standard PWM Mode                                       | 6      |
| Timer Resources176                                      | 6      |
| Enhanced Universal Synchronous Receiver Transmitter (EU | -      |
| SART). See EUSART.                                      |        |
| Equations                                               |        |
| A/D Acquisition Time254                                 | 4      |
| A/D Minimum Charging Time254                            | 4      |
| Calculating the Minimum Required A/D Acquisition Time   | е      |
|                                                         | 4      |
| Errata                                                  | 7      |
| Error Recognition Mode                                  | 7      |
| EUSART                                                  |        |
| Asynchronous Mode238                                    | 8      |
| Associated Registers, Receive                           | 1      |
| Associated Registers, Transmit                          | 9      |
| Auto-Wake-up on Sync Break Character242                 | 2      |
| Break Character Sequence                                | 3      |
| Receiver 24                                             | 0      |
| Receiving a Break Character                             | 3      |
| Setting Up 9-Bit Mode with                              |        |
| Address Detect 24                                       | 0      |
| Transmitter 23                                          | 8      |
| Baud Rate Generator (BRG) 23                            | 3      |
| Associated Registers 23                                 | 3      |
| Auto-Baud Rate Detect 23                                | 6      |
| Baud Rate Error Calculating 23                          | 3      |
| Baud Rates Asynchronous Modes 234                       | 4      |
| High Baud Rate Select (BRGH Bit) 23                     | 3      |
| Operation in Power-Managed Modes 23                     | 3      |
| Sampling 23                                             | 3      |
| Synchronous Master Mode 24                              | 4      |
| Associated Registers Receive 24                         | 6      |
| Associated Registers Transmit 24                        | 5      |
| Reception 24                                            | 6      |
| Transmission 24                                         | 4      |
| Synchronous Slave Mode 24                               | 7      |
| Associated Registers Receive 24                         | 8      |
| Associated Registers Transmit 24                        | 7      |
| Recention 24                                            | ,<br>8 |
| Transmission 24                                         | 7      |
| Extended Instruction Set                                |        |
| ADDESR 408                                              | 8      |
|                                                         | 8      |
|                                                         | 9      |
| MOVSF 409                                               | 9      |
| MOVSS 411                                               | 0      |
| PUSHI 41                                                | ñ      |
| SUBESR /11                                              | 1      |
| SUBUI NK 41                                             | 1      |
| External Clock Input 24                                 | 6      |
|                                                         | -      |

### F

| Fail-Safe Clock Monitor           | 345, 358 |
|-----------------------------------|----------|
| Exiting Operation                 |          |
| Interrupts in Power-Managed Modes |          |
| POR or Wake-up from Sleep         |          |
| Watchdog Timer (WDT)              | 358      |
|                                   |          |

| Fast Register Stack                | 66  |
|------------------------------------|-----|
| Firmware Instructions              | 365 |
| Flash Program Memory               | 97  |
| Associated Registers               | 105 |
| Control Registers                  | 98  |
| EECON1                             | 98  |
| EECON2                             | 98  |
| TABLAT                             | 98  |
| TABLAT (Table Latch) Register      | 100 |
| TBLPTR                             | 98  |
| TBLPTR (Table Pointer) Register    | 100 |
| Erase Sequence                     | 102 |
| Erasing                            | 102 |
| Operation During Code-Protect      | 105 |
| Reading                            | 101 |
| Table Pointer                      |     |
| Boundaries Based on Operation      | 100 |
| Table Pointer Boundaries           | 100 |
| Table Pointer Operations (table)   | 100 |
| Table Reads and Table Writes       | 97  |
| Write Sequence                     | 103 |
| Write Verify                       | 105 |
| Writing                            | 103 |
| Protection Against Spurious Writes | 105 |
| Unexpected Termination             | 105 |
| FSCM. See Fail-Safe Clock Monitor. |     |

# G

| GOTO                               | 386 |
|------------------------------------|-----|
| н                                  |     |
| Hardware Multiplier                | 113 |
| Introduction                       | 113 |
| Operation                          | 113 |
| Performance Comparison             | 113 |
| High/Low-Voltage Detect            | 269 |
| Associated Registers               | 273 |
| Characteristics                    | 434 |
| Current Consumption                | 271 |
| Effects of a Reset                 | 273 |
| Operation                          | 270 |
| Operation During Sleep             | 273 |
| Setup                              | 271 |
| Start-up Time                      | 271 |
| Typical Application                | 272 |
| HLVD. See High/Low-Voltage Detect. | 269 |
| 1                                  |     |
|                                    | 121 |
| 1/U FUIS                           | 131 |
|                                    | 000 |
| Acknowledge Seguence Liming        | 111 |

| ; | Mode (MSSP)                           |     |
|---|---------------------------------------|-----|
|   | Acknowledge Sequence Timing           | 222 |
|   | Baud Rate Generator                   | 215 |
|   | Bus Collision                         |     |
|   | During a Repeated Start Condition     | 226 |
|   | During a Start Condition              | 224 |
|   | During a Stop Condition               | 227 |
|   | Clock Arbitration                     | 216 |
|   | Clock Stretching                      | 208 |
|   | 10-Bit Slave Receive Mode (SEN = 1)   | 208 |
|   | 10-Bit Slave Transmit Mode            | 208 |
|   | 7-Bit Slave Receive Mode (SEN = 1)    | 208 |
|   | 7-Bit Slave Transmit Mode             | 208 |
|   | Clock Synchronization and the CKP Bit | 209 |
|   | Effect of a Reset                     | 223 |
|   | General Call Address Support          | 212 |
|   | I <sup>2</sup> C Clock Rate w/BRG     | 215 |
|   |                                       |     |