



Welcome to **E-XFL.COM** 

What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

Applications of "<u>Embedded - Microcontrollers</u>"

| Details                    |                                                                                |
|----------------------------|--------------------------------------------------------------------------------|
|                            | Obselvte                                                                       |
| Product Status             | Obsolete                                                                       |
| Core Processor             | dsPIC                                                                          |
| Core Size                  | 16-Bit                                                                         |
| Speed                      | 20 MIPS                                                                        |
| Connectivity               | I <sup>2</sup> C, SPI, UART/USART                                              |
| Peripherals                | Brown-out Detect/Reset, POR, PWM, WDT                                          |
| Number of I/O              | 30                                                                             |
| Program Memory Size        | 24KB (8K x 24)                                                                 |
| Program Memory Type        | FLASH                                                                          |
| EEPROM Size                | 1K x 8                                                                         |
| RAM Size                   | 2K x 8                                                                         |
| Voltage - Supply (Vcc/Vdd) | 2.5V ~ 5.5V                                                                    |
| Data Converters            | A/D 13x12b                                                                     |
| Oscillator Type            | Internal                                                                       |
| Operating Temperature      | -40°C ~ 125°C (TA)                                                             |
| Mounting Type              | Surface Mount                                                                  |
| Package / Case             | 44-TQFP                                                                        |
| Supplier Device Package    | 44-TQFP (10x10)                                                                |
| Purchase URL               | https://www.e-xfl.com/product-detail/microchip-technology/dspic30f3014t-20e-pt |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong



#### 5.2 Entering Enhanced ICSP Mode

The Enhanced ICSP mode is entered by holding PGC and PGD high, and then raising MCLR/VPP to VIHH (high voltage), as illustrated in Figure 5-2. In this mode, the code memory, data EEPROM and Configuration bits can be efficiently programmed using the programming executive commands that are serially transferred using PGC and PGD.

FIGURE 5-2: ENTERING ENHANCED ICSP™ MODE



- Note 1: The sequence that places the device into Enhanced ICSP mode places all unused I/Os in the high-impedance state.
  - 2: Before entering Enhanced ICSP mode, clock switching must be disabled using ICSP, by programming the FCKSM<1:0> bits in the FOSC Configuration register to '11' or '10'.
  - 3: When in Enhanced ICSP mode, the SPI output pin (SDO1) will toggle while the device is being programmed.

#### 5.3 Chip Erase

Before a chip can be programmed, it must be erased. The Bulk Erase command (ERASEB) is used to perform this task. Executing this command with the MS command field set to 0x3 erases all code memory, data EEPROM and code-protect Configuration bits. The Chip Erase process sets all bits in these three memory regions to '1'.

Since non-code-protect Configuration bits cannot be erased, they must be manually set to '1' using multiple PROGC commands. One PROGC command must be sent for each Configuration register (see Section 5.7 "Configuration Bits Programming").

If Advanced Security features are enabled, then individual Segment Erase operations would need to be performed, depending on which segment needs to be programmed at a given stage of system programming. The user should have the flexibility to select specific segments for programming.

**Note:** The Device ID registers cannot be erased. These registers remain intact after a Chip Erase is performed.

#### 5.4 Blank Check

The term "Blank Check" means to verify that the device has been successfully erased and has no programmed memory cells. A blank or erased memory cell reads as '1'. The following memories must be blank checked:

- · All implemented code memory
- · All implemented data EEPROM
- · All Configuration bits (for their default value)

The Device ID registers (0xFF0000:0xFF0002) can be ignored by the Blank Check since this region stores device information that cannot be erased. Additionally, all unimplemented memory space should be ignored from the Blank Check.

The QBLANK command is used for the Blank Check. It determines if the code memory and data EEPROM are erased by testing these memory regions. A 'BLANK' or 'NOT BLANK' response is returned. The READD command is used to read the Configuration registers. If it is determined that the device is not blank, it must be erased (see Section 5.3 "Chip Erase") before attempting to program the chip.

#### 5.6.3 PROGRAMMING VERIFICATION

Once the data EEPROM is programmed, the contents of memory can be verified to ensure that the programming was successful. Verification requires the data EEPROM to be read back and compared against the copy held in the programmer's buffer. The READD command reads back the programmed data EEPROM.

Alternatively, the programmer can perform the verification once the entire device is programmed using a checksum computation, as described in **Section 6.8** "Checksum Computation".

Note: TBLRDL instructions executed within a REPEAT loop must not be used to read from Data EEPROM. Instead, it is recommended to use PSV access.

#### 5.7 Configuration Bits Programming

#### 5.7.1 OVERVIEW

The dsPIC30F has Configuration bits stored in seven 16-bit registers. These bits can be set or cleared to select various device configurations. There are two types of Configuration bits: system-operation bits and code-protect bits. The system-operation bits determine the power-on settings for system-level components such as the oscillator and Watchdog Timer. The codeprotect bits prevent program memory from being read and written.

The FOSC Configuration register has three different register descriptions, based on the device. The FOSC Configuration register description for the dsPIC30F2010 and dsPIC30F6010/6011/6012/6013/6014 devices are shown in Table 5-4.

Note: If user software performs an erase operation on the configuration fuse, it must be followed by a write operation to this fuse with the desired value, even if the desired value is the same as the state of the erased fuse.

The FOSC Configuration register description for the dsPIC30F4011/4012 and dsPIC30F5011/5013 devices is shown in Table 5-5.

The FOSC Configuration register description for all remaining devices (dsPIC30F2011/2012, dsPIC30F3010/3011/3012/3013, dsPIC30F3014/4013, dsPIC30F5015 and dsPIC30F6011A/6012A/6013A/6014A) is shown in Table 5-6. Always use the correct register descriptions for your target processor.

The FWDT, FBORPOR, FBS, FSS, FGS and FICD Configuration registers are not device-dependent. The register descriptions for these Configuration registers are shown in Table 5-7.

The Device Configuration register maps are shown in Table 5-8 through Table 5-11.

TABLE 5-4: FOSC CONFIGURATION BITS DESCRIPTION FOR dsPIC30F2010 AND dsPIC30F6010/6011/6012/6013/6014

| Bit Field  | Register | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
|------------|----------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| FCKSM<1:0> | FOSC     | Clock Switching Mode  1x = Clock switching is disabled, Fail-Safe Clock Monitor is disabled  01 = Clock switching is enabled, Fail-Safe Clock Monitor is disabled  00 = Clock switching is enabled, Fail-Safe Clock Monitor is enabled                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
| FOS<1:0>   | FOSC     | Oscillator Source Selection on POR  11 = Primary Oscillator  10 = Internal Low-Power RC Oscillator  01 = Internal Fast RC Oscillator  00 = Low-Power 32 kHz Oscillator (Timer1 Oscillator)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| FPR<3:0>   | FOSC     | Primary Oscillator Mode  1111 = ECIO w/PLL 16X - External Clock mode with 16X PLL. OSC2 pin is I/O  1110 = ECIO w/PLL 8X - External Clock mode with 8X PLL. OSC2 pin is I/O  1101 = ECIO w/PLL 4X - External Clock mode with 4X PLL. OSC2 pin is I/O  1100 = ECIO - External Clock mode. OSC2 pin is I/O  1011 = EC - External Clock mode. OSC2 pin is system clock output (Fosc/4)  1010 = Reserved (do not use)  1001 = ERC - External RC Oscillator mode. OSC2 pin is system clock output  (Fosc/4)  1000 = ERCIO - External RC Oscillator mode. OSC2 pin is I/O  0111 = XT w/PLL 16X - XT Crystal Oscillator mode with 16X PLL  0110 = XT w/PLL 8X - XT Crystal Oscillator mode with 8X PLL  0101 = XT w/PLL 4X - XT Crystal Oscillator mode with 4X PLL  0100 = XT - XT Crystal Oscillator mode (4 MHz-10 MHz crystal)  001x = HS - HS Crystal Oscillator mode (10 MHz-25 MHz crystal)  000x = XTL - XTL Crystal Oscillator mode (200 kHz-4 MHz crystal) |

TABLE 5-6: FOSC CONFIGURATION BITS DESCRIPTION FOR dsPIC30F2011/2012, dsPIC30F3010/3011/3012/3013/3014, dsPIC30F4013, dsPIC30F5015/5016, dsPIC30F6010A/6011A/6012A/6013A/6014A AND dsPIC30F6015 (CONTINUED)

| Bit Field | Register | Description                                                                    |
|-----------|----------|--------------------------------------------------------------------------------|
| FPR<4:0>  | FOSC     | Alternate Oscillator Mode (when FOS<2:0> = 011b)                               |
|           |          | 1xxxx = Reserved (do not use)                                                  |
|           |          | 0111x = Reserved (do not use)                                                  |
|           |          | 01101 = Reserved (do not use)                                                  |
|           |          | 01100 = ECIO – External clock. OSC2 pin is I/O                                 |
|           |          | 01011 = EC – External clock. OSC2 pin is system clock output (Fosc/4)          |
|           |          | 01010 = Reserved (do not use)                                                  |
|           |          | 01001 = ERC – External RC oscillator. OSC2 pin is system clock output (Fosc/4) |
|           |          | 01000 = ERCIO – External RC oscillator. OSC2 pin is I/O                        |
|           |          | 00111 = Reserved (do not use)                                                  |
|           |          | 00110 = Reserved (do not use)                                                  |
|           |          | 00101 = Reserved (do not use)                                                  |
|           |          | 00100 = XT – XT crystal oscillator (4 MHz-10 MHz crystal)                      |
|           |          | 00010 = HS – HS crystal oscillator (10 MHz-25 MHz crystal)                     |
|           |          | 00001 = Reserved (do not use)                                                  |
|           |          | 00000 = XTL – XTL crystal oscillator (200 kHz-4 MHz crystal)                   |

#### 5.8 Exiting Enhanced ICSP Mode

The Enhanced ICSP mode is exited by removing power from the device or bringing  $\overline{\text{MCLR}}$  to VIL. When normal user mode is next entered, the program that was stored using Enhanced ICSP will execute.

FIGURE 5-5: CONFIGURATION BIT PROGRAMMING FLOW



#### 6.6 Configuration Information in the Hexadecimal File

To allow portability of code, the programmer must read the Configuration register locations from the hexadecimal file. If configuration information is not present in the hexadecimal file, a simple warning message should be issued by the programmer. Similarly, while saving a hexadecimal file, all configuration information must be included. An option to not include the configuration information can be provided.

Microchip Technology Inc. feels strongly that this feature is important for the benefit of the end customer.

#### 6.7 Unit ID

The dsPIC30F devices contain 32 instructions of Unit ID. These are located at addresses 0x8005C0 through 0x8005FF. The Unit ID can be used for storing product information such as serial numbers, system manufacturing dates, manufacturing lot numbers and other such application-specific information.

A Bulk Erase does not erase the Unit ID locations. Instead, erase all executive memory using steps 1-4 as shown in Table 12-1, and program the Unit ID along with the programming executive. Alternately, use a Row Erase to erase the row containing the Unit ID locations.

#### 6.8 Checksum Computation

Checksums for the dsPIC30F are 16 bits in size. The checksum is to total sum of the following:

- · Contents of code memory locations
- · Contents of Configuration registers

Table A-1 describes how to calculate the checksum for each device. All memory locations are summed one byte at a time, using only their native data size. More specifically, Configuration and device ID registers are summed by adding the lower two bytes of these locations (the upper byte is ignored), while code memory is summed by adding all three bytes of code memory.

Note: The checksum calculation differs depending on the code-protect setting.

Table A-1 describes how to compute the checksum for an unprotected device and a read-protected device. Regardless of the code-protect setting, the Configuration registers can always be read.

# 7.0 PROGRAMMER – PROGRAMMING EXECUTIVE COMMUNICATION

#### 7.1 Communication Overview

The programmer and programming executive have a master-slave relationship, where the programmer is the master programming device and the programming executive is the slave.

All communication is initiated by the programmer in the form of a command. Only one command at a time can be sent to the programming executive. In turn, the programming executive only sends one response to the programmer after receiving and processing a command. The programming executive command set is described in **Section 8.0 "Programming Executive Commands"**. The response set is described in **Section 9.0 "Programming Executive Responses"**.

# 7.2 Communication Interface and Protocol

The Enhanced ICSP interface is a 2-wire SPI interface implemented using the PGC and PGD pins. The PGC pin is used as a clock input pin, and the clock source must be provided by the programmer. The PGD pin is used for sending command data to, and receiving response data from, the programming executive. All serial data is transmitted on the falling edge of PGC and latched on the rising edge of PGC. All data transmissions are sent Most Significant bit (MSb) first, using 16-bit mode (see Figure 7-1).

FIGURE 7-1: PROGRAMMING EXECUTIVE SERIAL TIMING



Since a 2-wire SPI interface is used, and data transmissions are bidirectional, a simple protocol is used to control the direction of PGD. When the programmer completes a command transmission, it releases the PGD line and allows the programming executive to drive this line high. The programming executive keeps the PGD line high to indicate that it is processing the command.

After the programming executive has processed the command, it brings PGD low for 15  $\mu$ sec to indicate to the programmer that the response is available to be

# 8.0 PROGRAMMING EXECUTIVE COMMANDS

#### 8.1 Command Set

The programming executive command set is shown in Table 8-1. This table contains the opcode, mnemonic, length, time out and description for each command. Functional details on each command are provided in the command descriptions (see Section 8.5 "Command Descriptions").

#### 8.2 Command Format

All programming executive commands have a general format consisting of a 16-bit header and any required data for the command (see Figure 8-1). The 16-bit header consists of a 4-bit opcode field, which is used to identify the command, followed by a 12-bit command length field.

FIGURE 8-1: COMMAND FORMAT

| 15 12  | 11                                 | 0 |
|--------|------------------------------------|---|
| Opcode | Length                             | · |
| Comm   | nand Data First Word (if required) |   |
|        | •                                  |   |
|        | •                                  |   |
| Comm   | nand Data Last Word (if required)  |   |

The command opcode must match one of those in the command set. Any command that is received which does not match the list in Table 8-1 will return a "NACK" response (see Section 9.2.1 "Opcode Field").

The command length is represented in 16-bit words since the SPI operates in 16-bit mode. The programming executive uses the Command Length field to determine the number of words to read from the SPI port. If the value of this field is incorrect, the command will not be properly received by the programming executive.

#### 8.3 Packed Data Format

When 24-bit instruction words are transferred across the 16-bit SPI interface, they are packed to conserve space using the format shown in Figure 8-2. This format minimizes traffic over the SPI and provides the programming executive with data that is properly aligned for performing table write operations.

FIGURE 8-2: PACKED INSTRUCTION WORD FORMAT



Iswx: Least significant 16 bits of instruction word MSBx: Most Significant Byte of instruction word

**Note:** When the number of instruction words transferred is odd, MSB2 is zero and Isw2 cannot be transmitted.

# 8.4 Programming Executive Error Handling

The programming executive will "NACK" all unsupported commands. Additionally, due to the memory constraints of the programming executive, no checking is performed on the data contained in the Programmer command. It is the responsibility of the programmer to command the programming executive with valid command arguments, or the programming operation may fail. Additional information on error handling is provided in Section 9.2.3 "QE\_Code Field".

#### 8.5.9 ERASEP COMMAND

| 15   | 12   | 11   | 8     | 7        | 0 |
|------|------|------|-------|----------|---|
| Opco | ode  |      |       | Length   |   |
|      | Num_ | Rows |       | Addr_MSB |   |
|      |      |      | Addr_ | LS       |   |

| Field    | Description                       |
|----------|-----------------------------------|
| Opcode   | 0x9                               |
| Length   | 0x3                               |
| Num_Rows | Number of rows to erase           |
| Addr_MSB | MSB of 24-bit base address        |
| Addr_LS  | LS 16 bits of 24-bit base address |

The ERASEP command erases the specified number of rows of code memory from the specified base address. The specified base address must be a multiple of 0x40.

Once the erase is performed, all targeted words of code memory contain 0xFFFFFF.

#### Expected Response (2 words):

0x1900 0x0002

Note: The ERASEP command cannot be used to erase the Configuration registers or device ID. Code-protect Configuration registers can only be erased with the ERASEB command, while the device ID is read-only.

#### 8.5.10 OBLANK COMMAND

| 15 12    | 11 0   |
|----------|--------|
| Opcode   | Length |
|          | PSize  |
| Reserved | DSize  |

| Field    | Description                                                       |
|----------|-------------------------------------------------------------------|
| Opcode   | 0xA                                                               |
| Length   | 0x3                                                               |
| PSize    | Length of program memory to check (in 24-bit words), max of 49152 |
| Reserved | 0x0                                                               |
| DSize    | Length of data memory to check (in 16-bit words), max of 2048     |

The QBLANK command queries the programming executive to determine if the contents of code memory and data EEPROM are blank (contains all '1's). The size of code memory and data EEPROM to check must be specified in the command.

The Blank Check for code memory begins at 0x0 and advances toward larger addresses for the specified number of instruction words. The Blank Check for data EEPROM begins at 0x7FFFFE and advances toward smaller addresses for the specified number of data words.

QBLANK returns a QE\_Code of 0xF0 if the specified code memory and data EEPROM are blank. Otherwise, QBLANK returns a QE\_Code of 0x0F.

#### Expected Response (2 words for blank device):

0x1AF0 0x0002

#### Expected Response (2 words for non-blank device):

0x1A0F 0x0002

Note: The QBLANK command does not check the system Configuration registers. The READD command must be used to determine the state of the Configuration registers.

#### 9.2.3 QE Code FIELD

The QE\_Code is a byte in the first word of the response. This byte is used to return data for query commands, and error codes for all other commands.

When the programming executive processes one of the two query commands (QBLANK or QVER), the returned opcode is always PASS and the QE\_Code holds the query response data. The format of the QE\_Code for both queries is shown in Table 9-3.

TABLE 9-3: QE\_Code FOR QUERIES

| Query  | QE_Code                                                                                          |
|--------|--------------------------------------------------------------------------------------------------|
| QBLANK | 0x0F = Code memory and data EEPROM are NOT blank 0xF0 = Code memory and data EEPROM are blank    |
| QVER   | 0xMN, where programming executive software version = M.N (i.e., 0x32 means software version 3.2) |

When the programming executive processes any command other than a Query, the QE\_Code represents an error code. Supported error codes are shown in Table 9-4. If a command is successfully processed, the returned QE\_Code is set to 0x0, which indicates that there was no error in the command processing. If the verify of the programming for the PROGD, PROGP or PROGC command fails, the QE\_Code is set to 0x1. For all other programming executive errors, the QE\_Code is 0x2.

TABLE 9-4: QE\_Code FOR NON-QUERY COMMANDS

| QE_Code | Description   |
|---------|---------------|
| 0x0     | No error      |
| 0x1     | Verify failed |
| 0x2     | Other error   |

#### 9.2.4 RESPONSE LENGTH

The response length indicates the length of the programming executive's response in 16-bit words. This field includes the 2 words of the response header.

With the exception of the response for the READD and READP commands, the length of each response is only 2 words.

The response to the READD command is N + 2 words, where N is the number of words specified in the READD command.

The response to the READP command uses the packed instruction word format described in **Section 8.3** "Packed Data Format". When reading an odd number of program memory words (N odd), the response to the READP command is  $(3 \cdot (N + 1)/2 + 2)$  words. When reading an even number of program memory words (N even), the response to the READP command is  $(3 \cdot N/2 + 2)$  words.

#### 10.0 DEVICE ID

The device ID region is 2 x 16 bits and can be read using the READD command. This region of memory is read-only and can also be read when code protection is enabled.

Table 10-1 shows the device ID for each device, Table 10-2 shows the device ID registers and Table 10-3 describes the bit field of each register.

TABLE 10-1: DEVICE IDS

| Davida        | DEV/ID | Silicon Revision |        |        |        |        |        |        |        |  |  |  |  |  |
|---------------|--------|------------------|--------|--------|--------|--------|--------|--------|--------|--|--|--|--|--|
| Device        | DEVID  | A0               | A1     | A2     | А3     | A4     | В0     | B1     | B2     |  |  |  |  |  |
| dsPIC30F2010  | 0x0040 | 0x1000           | 0x1001 | 0x1002 | 0x1003 | 0x1004 | _      | _      | _      |  |  |  |  |  |
| dsPIC30F2011  | 0x0240 | _                | 0x1001 | _      | _      | _      | _      | _      | _      |  |  |  |  |  |
| dsPIC30F2012  | 0x0241 | _                | 0x1001 | _      | _      | _      | _      | _      |        |  |  |  |  |  |
| dsPIC30F3010  | 0x01C0 | 0x1000           | 0x1001 | 0x1002 | _      | _      | _      | _      | _      |  |  |  |  |  |
| dsPIC30F3011  | 0x01C1 | 0x1000           | 0x1001 | 0x1002 | _      | _      | _      | _      |        |  |  |  |  |  |
| dsPIC30F3012  | 0x00C1 | _                | _      | _      | _      | _      | 0x1040 | 0x1041 | _      |  |  |  |  |  |
| dsPIC30F3013  | 0x00C3 | _                | _      | _      | _      | _      | 0x1040 | 0x1041 | _      |  |  |  |  |  |
| dsPIC30F3014  | 0x0160 | _                | 0x1001 | 0x1002 | _      | _      | _      | _      | _      |  |  |  |  |  |
| dsPIC30F4011  | 0x0101 | _                | 0x1001 | 0x1002 | 0x1003 | 0x1003 | _      | _      |        |  |  |  |  |  |
| dsPIC30F4012  | 0x0100 | _                | 0x1001 | 0x1002 | 0x1003 | 0x1003 | _      | _      | _      |  |  |  |  |  |
| dsPIC30F4013  | 0x0141 | _                | 0x1001 | 0x1002 | _      | _      |        |        |        |  |  |  |  |  |
| dsPIC30F5011  | 0x0080 | _                | 0x1001 | 0x1002 | 0x1003 | 0x1003 | _      | _      | _      |  |  |  |  |  |
| dsPIC30F5013  | 0x0081 | _                | 0x1001 | 0x1002 | 0x1003 | 0x1003 | _      | _      |        |  |  |  |  |  |
| dsPIC30F5015  | 0x0200 | 0x1000           | _      | _      | _      | _      |        |        | _      |  |  |  |  |  |
| dsPIC30F5016  | 0x0201 | 0x1000           | _      | _      | _      | _      | _      | _      | _      |  |  |  |  |  |
| dsPIC30F6010  | 0x0188 | _                | _      | _      | _      | _      | _      | 0x1040 | 0x1042 |  |  |  |  |  |
| dsPIC30F6010A | 0x0281 | _                | _      | 0x1002 | 0x1003 | 0x1004 | _      | _      | _      |  |  |  |  |  |
| dsPIC30F6011  | 0x0192 | _                | _      | _      | 0x1003 | _      | _      | 0x1040 | 0x1042 |  |  |  |  |  |
| dsPIC30F6011A | 0x02C0 | _                | _      | 0x1002 | _      | _      | 0x1040 | 0x1041 | _      |  |  |  |  |  |
| dsPIC30F6012  | 0x0193 | _                | _      | _      | 0x1003 | _      | _      | 0x1040 | 0x1042 |  |  |  |  |  |
| dsPIC30F6012A | 0x02C2 | _                | _      | 0x1002 | _      | _      | 0x1040 | 0x1041 | _      |  |  |  |  |  |
| dsPIC30F6013  | 0x0197 | _                | _      | _      | 0x1003 | _      | _      | 0x1040 | 0x1042 |  |  |  |  |  |
| dsPIC30F6013A | 0x02C1 | _                | _      | 0x1002 | _      | _      | 0x1040 | 0x1041 | _      |  |  |  |  |  |
| dsPIC30F6014  | 0x0198 | _                | _      | _      | 0x1003 | _      | _      | 0x1040 | 0x1042 |  |  |  |  |  |
| dsPIC30F6014A | 0x02C3 | _                | _      | 0x1002 | _      | _      | 0x1040 | 0x1041 | _      |  |  |  |  |  |
| dsPIC30F6015  | 0x0280 | _                | _      | 0x1002 | 0x1003 | 0x1004 | _      | _      | _      |  |  |  |  |  |

TABLE 10-2: dsPIC30F DEVICE ID REGISTERS

| Address      | Name   |    |                             |    |    |    |   |   | В | it |   |   |   |   |   |   |  |
|--------------|--------|----|-----------------------------|----|----|----|---|---|---|----|---|---|---|---|---|---|--|
| Address Name | 15     | 14 | 13                          | 12 | 11 | 10 | 9 | 8 | 7 | 6  | 5 | 4 | 3 | 2 | 1 | 0 |  |
| 0xFF0000     | DEVID  |    | DEVID<15:0>                 |    |    |    |   |   |   |    |   |   |   |   |   |   |  |
| 0xFF0002     | DEVREV | F  | PROC<3:0> REV<5:0> DOT<5:0> |    |    |    |   |   |   |    |   |   |   |   |   |   |  |

#### 11.0 ICSP™ MODE

#### 11.1 ICSP Mode

ICSP mode is a special programming protocol that allows you to read and write to the dsPIC30F programming executive. The ICSP mode is the second (and slower) method used to program the device. This mode also has the ability to read the contents of executive memory to determine whether the programming executive is present. This capability is accomplished by applying control codes and instructions serially to the device using pins PGC and PGD.

In ICSP mode, the system clock is taken from the PGC pin, regardless of the device's oscillator Configuration bits. All instructions are first shifted serially into an internal buffer, then loaded into the Instruction register and executed. No program fetching occurs from internal memory. Instructions are fed in 24 bits at a time. PGD is used to shift data in and PGC is used as both the serial shift clock and the CPU execution clock.

Data is transmitted on the rising edge and latched on the falling edge of PGC. For all data transmissions, the Least Significant bit (LSb) is transmitted first.

- Note 1: During ICSP operation, the operating frequency of PGC must not exceed 5 MHz.
  - 2: Because ICSP is slower, it is recommended that only Enhanced ICSP (E-ICSP) mode be used for device programming, as described in Section 5.1 "Overview of the Programming Process".

#### 11.2 ICSP Operation

Upon entry into ICSP mode, the CPU is idle. Execution of the CPU is governed by an internal state machine. A 4-bit control code is clocked in using PGC and PGD, and this control code is used to command the CPU (see Table 11-1).

The SIX control code is used to send instructions to the CPU for execution, while the REGOUT control code is used to read data out of the device via the VISI register. The operation details of ICSP mode are provided in Section 11.2.1 "SIX Serial Instruction Execution" and Section 11.2.2 "REGOUT Serial Instruction Execution".

TABLE 11-1: CPU CONTROL CODES IN ICSP™ MODE

| 4-bit<br>Control<br>Code | Mnemonic | Description                              |
|--------------------------|----------|------------------------------------------|
| 0000b                    | SIX      | Shift in 24-bit instruction and execute. |
| 0001b                    | REGOUT   | Shift out the VISI register.             |
| 0010b-1111b              | N/A      | Reserved.                                |

# 11.2.1 SIX SERIAL INSTRUCTION EXECUTION

The SIX control code allows execution of dsPIC30F assembly instructions. When the SIX code is received, the CPU is suspended for 24 clock cycles as the instruction is then clocked into the internal buffer. Once the instruction is shifted in, the state machine allows it to be executed over the next four clock cycles. While the received instruction is executed, the state machine simultaneously shifts in the next 4-bit command (see Figure 11-2).

- Note 1: Coming out of the ICSP entry sequence, the first 4-bit control code is always forced to SIX and a forced NOP instruction is executed by the CPU. Five additional PGC clocks are needed on startup, thereby resulting in a 9-bit SIX command instead of the normal 4-bit SIX command. After the forced SIX is clocked in, ICSP operation resumes as normal (the next 24 clock cycles load the first instruction word to the CPU). See Figure 11-1 for details.
  - 2: TBLRDH, TBLRDL, TBLWTH and TBLWTL instructions must be followed by a NOP instruction.

# 11.2.2 REGOUT SERIAL INSTRUCTION EXECUTION

The REGOUT control code allows for data to be extracted from the device in ICSP mode. It is used to clock the contents of the VISI register out of the device over the PGD pin. Once the REGOUT control code is received, eight clock cycles are required to process the command. During this time, the CPU is held idle. After these eight cycles, an additional 16 cycles are required to clock the data out (see Figure 11-3).

The REGOUT instruction is unique because the PGD pin is an input when the control code is transmitted to the device. However, once the control code is processed, the PGD pin becomes an output as the VISI register is shifted out. After the contents of the VISI are shifted out, PGD becomes an input again as the state machine holds the CPU idle until the next 4-bit control code is shifted in.

**Note:** Once the contents of VISI are shifted out, the dsPIC<sup>®</sup> DSC device maintains PGD as an output until the first rising edge of the next clock is received.

#### FIGURE 11-1: PROGRAM ENTRY AFTER RESET



#### FIGURE 11-2: SIX SERIAL EXECUTION



#### FIGURE 11-3: REGOUT SERIAL EXECUTION



# 11.4 Flash Memory Programming in ICSP Mode

Programming in ICSP mode is described in Section 11.4.1 "Programming Operations" through Section 11.4.3 "Starting and Stopping a Programming Cycle". Step-by-step procedures are described in Section 11.5 "Erasing Program Memory in Normal-Voltage Systems" through Section 11.13 "Reading the Application ID Word". All programming operations must use serial execution, as described in Section 11.2 "ICSP Operation".

#### 11.4.1 PROGRAMMING OPERATIONS

Flash memory write and erase operations are controlled by the NVMCON register. Programming is performed by setting NVMCON to select the type of erase operation (Table 11-2) or write operation (Table 11-3), writing a key sequence to enable the programming and initiating the programming by setting the WR control bit, NVMCON<15>.

In ICSP mode, all programming operations are externally timed. An external 2 ms delay must be used between setting the WR control bit and clearing the WR control bit to complete the programming operation.

TABLE 11-2: NVMCON ERASE OPERATIONS

| NVMCON<br>Value | Erase Operation                                                                                    |  |
|-----------------|----------------------------------------------------------------------------------------------------|--|
| 0x407F          | Erase all code memory, data memory (does not erase UNIT ID).                                       |  |
| 0x4075          | Erase 1 row (16 words) of data EEPROM.                                                             |  |
| 0x4074          | Erase 1 word of data EEPROM.                                                                       |  |
| 0x4072          | Erase all executive memory.                                                                        |  |
| 0x4071          | Erase 1 row (32 instruction words) from 1 panel of code memory.                                    |  |
| 0x406E          | Erase Boot Secure and General<br>Segments, then erase FBS, FSS and<br>FGS configuration registers. |  |
| 0x4066          | Erase all Data EEPROM allocated to Boot Segment.                                                   |  |
| 0x405E          | Erase Secure and General Segments, then erase FSS and FGS configuration registers.                 |  |
| 0x4056          | Erase all Data EEPROM allocated to Secure Segment.                                                 |  |
| 0x404E          | Erase General Segment, then erase FGS configuration register.                                      |  |
| 0x4046          | Erase all Data EEPROM allocated to General Segment.                                                |  |

TABLE 11-3: NVMCON WRITE OPERATIONS

| NVMCON<br>Value | Write Operation                                                    |  |
|-----------------|--------------------------------------------------------------------|--|
| 0x4008          | Write 1 word to configuration memory.                              |  |
| 0x4005          | Write 1 row (16 words) to data memory.                             |  |
| 0x4004          | Write 1 word to data memory.                                       |  |
| 0x4001          | Write 1 row (32 instruction words) into 1 panel of program memory. |  |

# 11.4.2 UNLOCKING NVMCON FOR PROGRAMMING

Writes to the WR bit (NVMCON<15>) are locked to prevent accidental programming from taking place. Writing a key sequence to the NVMKEY register unlocks the WR bit and allows it to be written to. The unlock sequence is performed as follows:

| Note: | Any working register, or working register pair, can be used to write the unlock sequence. |
|-------|-------------------------------------------------------------------------------------------|
| MOV   | W9, NVMKEY                                                                                |
| MOV   | #0xAA, W9                                                                                 |
| MOV   | W8, NVMKEY                                                                                |
| MOV   | #0x55, W8                                                                                 |
|       |                                                                                           |

# 11.4.3 STARTING AND STOPPING A PROGRAMMING CYCLE

Once the unlock key sequence has been written to the NVMKEY register, the WR bit (NVMCON<15>) is used to start and stop an erase or write cycle. Setting the WR bit initiates the programming cycle. Clearing the WR bit terminates the programming cycle.

All erase and write cycles must be externally timed. An external delay must be used between setting and clearing the WR bit. Starting and stopping a programming cycle is performed as follows:

```
BSET NVMCON, #WR <Wait 2 ms>
BCLR NVMCON, #WR
```

# 11.5 Erasing Program Memory in Normal-Voltage Systems

The procedure for erasing program memory (all code memory, data memory, executive memory and codeprotect bits) consists of setting NVMCON to 0x407F, unlocking NVMCON for erasing and then executing the programming cycle. This method of bulk erasing program memory only works for systems where VDD is between 4.5 volts and 5.5 volts. The method for erasing program memory for systems with a lower VDD (3.0 volts-4.5 volts) is described in **Section 6.1 "Erasing Memory**".

Table 11-4 shows the ICSP programming process for bulk-erasing program memory. This process includes the ICSP command code, which must be transmitted (for each instruction) to the Least Significant bit first using the PGC and PGD pins (see Figure 11-2).

If an individual Segment Erase operation is required, the NVMCON value must be replaced by the value for the corresponding Segment Erase operation.

**Note:** Program memory must be erased before writing any data to program memory.

TABLE 11-4: SERIAL INSTRUCTION EXECUTION FOR BULK ERASING PROGRAM MEMORY (ONLY IN NORMAL-VOLTAGE SYSTEMS)

| (UNLT IN NORWAL-VOLTAGE STSTEWS) |                       |                                                                                         |  |
|----------------------------------|-----------------------|-----------------------------------------------------------------------------------------|--|
| Command<br>(Binary)              | Data<br>(Hexadecimal) | Description                                                                             |  |
| Step 1: Exit th                  | ne Reset vector.      |                                                                                         |  |
| 0000                             | 040100                | GOTO 0x100                                                                              |  |
| 0000                             | 040100                | GOTO 0x100                                                                              |  |
| 0000                             | 000000                | NOP                                                                                     |  |
| Step 2: Set N                    | VMCON to program      | the FBS Configuration register. <sup>(1)</sup>                                          |  |
| 0000                             | 24008A                | MOV #0x4008, W10                                                                        |  |
| 0000                             | 883B0A                | MOV W10, NVMCON                                                                         |  |
| Step 3: Initiali                 | ze the TBLPAG and     | write pointer (W7) for TBLWT instruction for Configuration register.(1)                 |  |
| 0000                             | 200F80                | MOV #0xF8, W0                                                                           |  |
| 0000                             | 880190                | MOV WO, TBLPAG                                                                          |  |
| 0000                             | 200067                | MOV #0x6, W7                                                                            |  |
| Step 4: Load                     | the Configuration Re  | egister data to W6. <sup>(1)</sup>                                                      |  |
| 0000                             | EB0300                | CLR W6                                                                                  |  |
| 0000                             | 000000                | NOP                                                                                     |  |
| Step 5: Load                     | the Configuration Re  | egister write latch. Advance W7 to point to next Configuration register. <sup>(1)</sup> |  |
| 0000                             | BB1B86                | TBLWTL W6, [W7++]                                                                       |  |
| Step 6: Unloc                    | k the NVMCON for p    | programming the Configuration register. <sup>(1)</sup>                                  |  |
| 0000                             | 200558                | MOV #0x55, W8                                                                           |  |
| 0000                             | 200AA9                | MOV #0xAA, W9                                                                           |  |
| 0000                             | 883B38                | MOV W8, NVMKEY                                                                          |  |
| 0000                             | 883B39                | MOV W9, NVMKEY                                                                          |  |
| Step 7: Initiate                 | e the programming of  | cycle.(1)                                                                               |  |
| 0000                             | A8E761                | BSET NVMCON, #WR                                                                        |  |
| 0000                             | 000000                | NOP                                                                                     |  |
| 0000                             | 000000                | NOP Externally time 2 ms                                                                |  |
| 0000                             | 000000                | NOP                                                                                     |  |
| 0000                             | 000000                | NOP                                                                                     |  |
| 0000                             | A9E761                | BCLR NVMCON, #WR                                                                        |  |
| 0000                             | 000000                | NOP                                                                                     |  |
| 0000                             | 000000                | NOP                                                                                     |  |
| Step 8: Repea                    | at steps 5-7 one time | e to program 0x0000 to RESERVED2 Configuration register. (1)                            |  |
|                                  |                       | e all Program Memory.                                                                   |  |
| 00000                            | 2407FA                | MOV #0x407F, W10                                                                        |  |
| 0000                             | 883B0A                | MOV W10, NVMCON                                                                         |  |
|                                  |                       |                                                                                         |  |

**Note 1:** Steps 2-8 are only required for the dsPIC30F5011/5013 devices. These steps may be skipped for all other devices in the dsPIC30F family.

#### 11.9 Writing Data EEPROM

The procedure for writing data EEPROM is very similar to the procedure for writing code memory, except that fewer words are programmed in each operation. When writing data EEPROM, one row of data EEPROM is programmed at a time. Each row consists of sixteen 16-bit data words. Since fewer words are programmed

during each operation, only working registers W0:W3 are used as temporary holding registers for the data to be programmed.

Table 11-9 shows the ICSP programming details for writing data EEPROM. Note that a different NVMCON value is required to write to data EEPROM, and that the TBLPAG register is hard-coded to 0x7F (the upper byte address of all locations of data EEPROM).

TABLE 11-9: SERIAL INSTRUCTION EXECUTION FOR WRITING DATA EEPROM

| Command<br>(Binary) | Data<br>(Hexadecimal)  | Description                                                 |
|---------------------|------------------------|-------------------------------------------------------------|
| Step 1: Exit th     | ne Reset vector.       |                                                             |
| 0000                | 040100                 | GOTO 0x100                                                  |
| 0000                | 040100                 | GOTO 0x100                                                  |
| 0000                | 000000                 | NOP                                                         |
| Step 2: Set th      | e NVMCON to write      | 16 data words.                                              |
| 0000                | 24005A                 | MOV #0x4005, W10                                            |
| 0000                | 883B0A                 | MOV W10, NVMCON                                             |
| Step 3: Initiali    | ze the write pointer   | (W7) for TBLWT instruction.                                 |
| 0000                | 2007F0                 | MOV #0x7F, W0                                               |
| 0000                | 880190                 | MOV WO, TBLPAG                                              |
| 0000                | 2xxxx7                 | MOV # <destinationaddress15:0>, W7</destinationaddress15:0> |
| Step 4: Load        | W0:W3 with the nex     | t 4 data words to program.                                  |
| 0000                | 2xxxx0                 | MOV # <wordo>, WO</wordo>                                   |
| 0000                | 2xxxx1                 | MOV # <word1>, W1</word1>                                   |
| 0000                | 2xxxx2                 | MOV # <word2>, W2</word2>                                   |
| 0000                | 2xxxx3                 | MOV # <word3>, W3</word3>                                   |
| Step 5: Set th      | e read pointer (W6)    | and load the (next set of) write latches.                   |
| 0000                | EB0300                 | CLR W6                                                      |
| 0000                | 000000                 | NOP                                                         |
| 0000                | BB1BB6                 | TBLWTL [W6++], [W7++]                                       |
| 0000                | 000000                 | NOP                                                         |
| 0000                | 000000                 | NOP                                                         |
| 0000                | BB1BB6                 | TBLWTL [W6++], [W7++]                                       |
| 0000                | 000000                 | NOP                                                         |
| 0000                | 000000                 | NOP                                                         |
| 0000                | BB1BB6                 | TBLWTL [W6++], [W7++]                                       |
| 0000                | 000000                 | NOP                                                         |
| 0000                | 000000                 | NOP                                                         |
| 0000                | BB1BB6                 | TBLWTL [W6++], [W7++]                                       |
| 0000                | 000000                 | NOP                                                         |
| 0000                | 000000                 | NOP                                                         |
| Step 6: Renea       | at steps 4-5 four time | es to load the write latches for 16 data words.             |
|                     |                        |                                                             |

#### 11.11 Reading Configuration Memory

The procedure for reading configuration memory is similar to the procedure for reading code memory, except that 16-bit data words are read instead of 24-bit words. Since there are seven Configuration registers, they are read one register at a time.

Table 11-11 shows the ICSP programming details for reading all of the configuration memory. Note that the TBLPAG register is hard-coded to 0xF8 (the upper byte address of configuration memory), and the read pointer W6 is initialized to 0x0000.

TABLE 11-11: SERIAL INSTRUCTION EXECUTION FOR READING ALL CONFIGURATION MEMORY

| Command<br>(Binary) | Data<br>(Hexadecimal) | Description                                                             |
|---------------------|-----------------------|-------------------------------------------------------------------------|
| Step 1: Exit t      | ne Reset vector.      |                                                                         |
| 0000                | 040100                | GOTO 0x100                                                              |
| 0000                | 040100                | GOTO 0x100                                                              |
| 0000                | 000000                | NOP                                                                     |
| Step 2: Initial     | ize TBLPAG, and       | the read pointer (W6) and the write pointer (W7) for TBLRD instruction. |
| 0000                | 200F80                | MOV #0xF8, WO                                                           |
| 0000                | 880190                | MOV WO, TBLPAG                                                          |
| 0000                | EB0300                | CLR W6                                                                  |
| 0000                | EB0380                | CLR W7                                                                  |
| 0000                | 000000                | NOP                                                                     |
| Step 3: Read        | the Configuration     | register and write it to the VISI register (located at 0x784).          |
| 0000                | BA0BB6                | TBLRDL [W6++], [W7]                                                     |
| 0000                | 000000                | NOP                                                                     |
| 0000                | 000000                | NOP                                                                     |
| 0000                | 883C20                | MOV WO, VISI                                                            |
| 0000                | 000000                | NOP                                                                     |
| Step 4: Outpu       | ut the VISI registe   | r using the REGOUT command.                                             |
| 0001                | <visi></visi>         | Clock out contents of VISI register                                     |
| 0000                | 000000                | NOP                                                                     |
| Step 5: Rese        | t device internal F   | PC.                                                                     |
| 0000                | 040100                | GOTO 0x100                                                              |
| 0000                | 000000                | NOP                                                                     |
| Step 6: Repe        | at steps 3-5 six tir  | nes to read all of configuration memory.                                |

#### 11.12 Reading Data Memory

The procedure for reading data memory is similar to that of reading code memory, except that 16-bit data words are read instead of 24-bit words. Since less data is read in each operation, only working registers W0:W3 are used as temporary holding registers for the data to be read.

Table 11-12 shows the ICSP programming details for reading data memory. Note that the TBLPAG register is hard-coded to 0x7F (the upper byte address of all locations of data memory).

TABLE 11-12: SERIAL INSTRUCTION EXECUTION FOR READING DATA MEMORY

| Command<br>(Binary) | Data<br>(Hexadecimal) | Description                                                        |
|---------------------|-----------------------|--------------------------------------------------------------------|
| Step 1: Exit th     | e Reset vector.       |                                                                    |
| 0000                | 040100                | GOTO 0x100                                                         |
| 0000                | 040100                | GOTO 0x100                                                         |
| 0000                | 000000                | NOP                                                                |
| Step 2: Initializ   | ze TBLPAG and t       | the read pointer (W6) for TBLRD instruction.                       |
| 0000                | 2007F0                | MOV #0x7F, W0                                                      |
| 0000                | 880190                | MOV WO, TBLPAG                                                     |
| 0000                | 2xxxx6                | MOV # <sourceaddress15:0>, W6</sourceaddress15:0>                  |
| Step 3: Initializ   | ze the write point    | er (W7) and store the next four locations of code memory to W0:W5. |
| 0000                | EB0380                | CLR W7                                                             |
| 0000                | 000000                | NOP                                                                |
| 0000                | BA1BB6                | TBLRDL [W6++], [W7++]                                              |
| 0000                | 000000                | NOP                                                                |
| 0000                | 000000                | NOP                                                                |
| 0000                | BA1BB6                | TBLRDL [W6++], [W7++]                                              |
| 0000                | 000000                | NOP                                                                |
| 0000                | 000000                | NOP                                                                |
| 0000                | BA1BB6                | TBLRDL [W6++], [W7++]                                              |
| 0000                | 000000                | NOP                                                                |
| 0000                | 000000                | NOP                                                                |
| 0000                | BA1BB6                | TBLRDL [W6++], [W7++]                                              |
| 0000                | 000000                | NOP                                                                |
| 0000                | 000000                | NOP                                                                |
| Step 4: Outpu       | t W0:W5 using th      | ie VISI register and REGOUT command.                               |
| 0000                | 883C20                | MOV W0, VISI                                                       |
| 0000                | 000000                | NOP                                                                |
| 0001                | <visi></visi>         | Clock out contents of VISI register                                |
| 0000                | 000000                | NOP                                                                |
| 0000                | 883C21                | MOV W1, VISI                                                       |
| 0000                | 000000                | NOP                                                                |
| 0001                | <visi></visi>         | Clock out contents of VISI register                                |
| 0000                | 000000                | NOP                                                                |
| 0000                | 883C22                | MOV W2, VISI                                                       |
| 0000                | 000000                | NOP                                                                |
| 0001                | <visi></visi>         | Clock out contents of VISI register                                |
| 0000                | 000000                | NOP                                                                |
| 0000                | 883C23                | MOV W3, VISI                                                       |
| 0000                | 000000                | NOP                                                                |
| 0001                | <visi></visi>         | Clock out contents of VISI register                                |
| 0000                | 000000                | NOP                                                                |
|                     | device internal P     |                                                                    |
| 0000                | 040100                | GOTO 0x100                                                         |
| 0000                | 000000                | NOP                                                                |
|                     | l .                   |                                                                    |
| Step 6: Repea       | at steps 3-5 until a  | all desired data memory is read.                                   |

# 12.0 PROGRAMMING THE PROGRAMMING EXECUTIVE TO MEMORY

#### 12.1 Overview

If it is determined that the programming executive does not reside in executive memory (as described in Section 4.0 "Confirming the Contents of Executive Memory"), it must be programmed into executive memory using ICSP and the techniques described in Section 11.0 "ICSP™ Mode".

Storing the programming executive to executive memory is similar to normal programming of code memory. The executive memory must first be erased, and then the programming executive must be programmed 32 words at a time. This control flow is summarized in Table 12-1.

TABLE 12-1: PROGRAMMING THE PROGRAMMING EXECUTIVE

| Command<br>(Binary) | Data<br>(Hexadecimal)      | Description                                                                |
|---------------------|----------------------------|----------------------------------------------------------------------------|
| Step 1: Exit th     | ne Reset vector and        | erase executive memory.                                                    |
| 0000                | 040100                     | GOTO 0x100                                                                 |
| 0000                | 040100                     | GOTO 0x100                                                                 |
| 0000                | 000000                     | NOP                                                                        |
| Step 2: Initiali    | ze the NVMCON to           | erase executive memory.                                                    |
| 0000                | 24072A                     | MOV #0x4072, W10                                                           |
| 0000                | 883B0A                     | MOV W10, NVMCON                                                            |
| Step 3: Unloc       | k the NVMCON for           | programming.                                                               |
| 0000                | 200558                     | MOV #0x55, W8                                                              |
| 0000                | 883B38                     | MOV W8, NVMKEY                                                             |
| 0000                | 200AA9                     | MOV #0xAA, W9                                                              |
| 0000                | 883B39                     | MOV W9, NVMKEY                                                             |
| Step 4: Initiate    | e the erase cycle.         |                                                                            |
| 0000                | A8E761                     | BSET NVMCON, #15                                                           |
| 0000                | 000000                     | NOP                                                                        |
| 0000                | 000000                     | NOP                                                                        |
| _                   | _                          | Externally time 'P13a' ms (see Section 13.0 "AC/DC Characteristics and     |
|                     |                            | Timing Requirements")                                                      |
| 0000                | 000000                     | NOP                                                                        |
| 0000                | 000000                     | NOP                                                                        |
| 0000                | A9E761                     | BCLR NVMCON, #15                                                           |
| 0000                | 000000                     | NOP                                                                        |
| 0000                | 000000                     | NOP                                                                        |
| Step 5: Initiali    | ze the TBLPAG and          | the write pointer (W7).                                                    |
| 0000                | 200800                     | MOV #0x80, W0                                                              |
| 0000                | 880190                     | MOV WO, TBLPAG                                                             |
| 0000                | EB0380                     | CLR W7                                                                     |
| 0000                | 000000                     | NOP                                                                        |
| 0000                | 000000                     | NOP                                                                        |
| •                   |                            | program 32 instruction words.                                              |
| 0000                | 24001A                     | MOV #0x4001, W10                                                           |
| 0000                | 883B0A                     | MOV W10, NVMCON                                                            |
|                     |                            | tt 4 words of packed programming executive code and initialize W6 for      |
| . •                 | • •                        | ing starts from the base of executive memory (0x800000) using W6 as a read |
| pointe              | er and W7 as a write       | pointer.                                                                   |
| 0000                | 2 <lsw0>0</lsw0>           | MOV # <lsw0>, W0</lsw0>                                                    |
| 0000                | 2 <msb1:msb0>1</msb1:msb0> | MOV # <msb1:msb0>, W1</msb1:msb0>                                          |
| 0000                | 2 <lsw1>2</lsw1>           | MOV # <lsw1>, W2</lsw1>                                                    |
| 0000                | 2 <lsw2>3</lsw2>           | MOV # <lsw2>, W3</lsw2>                                                    |
| 0000                | 2 <msb3:msb2>4</msb3:msb2> | MOV # <msb3:msb2>, W4</msb3:msb2>                                          |
| 0000                | 2 <lsw3>5</lsw3>           | MOV # <lsw3>, W5</lsw3>                                                    |

TABLE A-1: CHECKSUM COMPUTATION (CONTINUED)

| Device        | Read Code<br>Protection | Checksum Computation | Erased<br>Value | Value with<br>0xAAAAAA at 0x0<br>and Last<br>Code Address |
|---------------|-------------------------|----------------------|-----------------|-----------------------------------------------------------|
| dsPIC30F5016  | Disabled                | CFGB+SUM(0:00AFFF)   | 0xFC06          | 0xFA08                                                    |
|               | Enabled                 | CFGB                 | 0x0404          | 0x0404                                                    |
| dsPIC30F6010  | Disabled                | CFGB+SUM(0:017FFF)   | 0xC406          | 0xC208                                                    |
|               | Enabled                 | CFGB                 | 0x0404          | 0x0404                                                    |
| dsPIC30F6010A | Disabled                | CFGB+SUM(0:017FFF)   | 0xC406          | 0xC208                                                    |
|               | Enabled                 | CFGB                 | 0x0404          | 0x0404                                                    |
| dsPIC30F6011  | Disabled                | CFGB+SUM(0:015FFF)   | 0xF406          | 0xF208                                                    |
|               | Enabled                 | CFGB                 | 0x0404          | 0x0404                                                    |
| dsPIC30F6011A | Disabled                | CFGB+SUM(0:015FFF)   | 0xF406          | 0xF208                                                    |
|               | Enabled                 | CFGB                 | 0x0404          | 0x0404                                                    |
| dsPIC30F6012  | Disabled                | CFGB+SUM(0:017FFF)   | 0xC406          | 0xC208                                                    |
|               | Enabled                 | CFGB                 | 0x0404          | 0x0404                                                    |
| dsPIC30F6012A | Disabled                | CFGB+SUM(0:017FFF)   | 0xC406          | 0xC208                                                    |
|               | Enabled                 | CFGB                 | 0x0404          | 0x0404                                                    |
| dsPIC30F6013  | Disabled                | CFGB+SUM(0:015FFF)   | 0xF406          | 0xF208                                                    |
|               | Enabled                 | CFGB                 | 0x0404          | 0x0404                                                    |
| dsPIC30F6013A | Disabled                | CFGB+SUM(0:015FFF)   | 0xF406          | 0xF208                                                    |
|               | Enabled                 | CFGB                 | 0x0404          | 0x0404                                                    |
| dsPIC30F6014  | Disabled                | CFGB+SUM(0:017FFF)   | 0xC406          | 0xC208                                                    |
|               | Enabled                 | CFGB                 | 0x0404          | 0x0404                                                    |
| dsPIC30F6014A | Disabled                | CFGB+SUM(0:017FFF)   | 0xC406          | 0xC208                                                    |
|               | Enabled                 | CFGB                 | 0x0404          | 0x0404                                                    |
| dsPIC30F6015  | Disabled                | CFGB+SUM(0:017FFF)   | 0xC406          | 0xC208                                                    |
|               | Enabled                 | CFGB                 | 0x0404          | 0x0404                                                    |

#### Item Description:

**SUM(a:b)** = Byte sum of locations a to b inclusive (all 3 bytes of code memory)

**CFGB** = Configuration Block (masked) = Byte sum of ((FOSC&0xC10F) + (FWDT&0x803F) + (FBORPOR&0x87B3) + (FBS&0x310F) + (FSS&0x330F) + (FGS&0x0007) + (FICD&0xC003))



### **Worldwide Sales and Service**

#### **AMERICAS**

Corporate Office 2355 West Chandler Blvd. Chandler, AZ 85224-6199

Tel: 480-792-7200 Fax: 480-792-7277 Technical Support:

http://support.microchip.com

Web Address: www.microchip.com

Atlanta

Duluth, GA Tel: 678-957-9614 Fax: 678-957-1455

**Boston** 

Westborough, MA Tel: 774-760-0087 Fax: 774-760-0088

Chicago Itasca. IL

Tel: 630-285-0071 Fax: 630-285-0075

Cleveland

Independence, OH Tel: 216-447-0464 Fax: 216-447-0643

Dallas

Addison, TX Tel: 972-818-7423 Fax: 972-818-2924

Detroit

Farmington Hills, MI Tel: 248-538-2250 Fax: 248-538-2260

Kokomo

Kokomo, IN Tel: 765-864-8360 Fax: 765-864-8387

Los Angeles

Mission Viejo, CA Tel: 949-462-9523 Fax: 949-462-9608

Santa Clara

Santa Clara, CA Tel: 408-961-6444 Fax: 408-961-6445

Toronto

Mississauga, Ontario, Canada

Tel: 905-673-0699

Fax: 905-673-6509

#### ASIA/PACIFIC

**Asia Pacific Office** 

Suites 3707-14, 37th Floor Tower 6, The Gateway Harbour City, Kowloon

Hong Kong Tel: 852-2401-1200

Fax: 852-2401-3431
Australia - Sydney

Tel: 61-2-9868-6733 Fax: 61-2-9868-6755

China - Beijing

Tel: 86-10-8528-2100 Fax: 86-10-8528-2104

China - Chengdu Tel: 86-28-8665-5511

Tel: 86-28-8665-5511 Fax: 86-28-8665-7889

China - Chongqing

Tel: 86-23-8980-9588 Fax: 86-23-8980-9500

China - Hong Kong SAR

Tel: 852-2401-1200 Fax: 852-2401-3431

China - Nanjing

Tel: 86-25-8473-2460 Fax: 86-25-8473-2470

China - Qingdao

Tel: 86-532-8502-7355 Fax: 86-532-8502-7205

China - Shanghai

Tel: 86-21-5407-5533 Fax: 86-21-5407-5066

China - Shenyang

Tel: 86-24-2334-2829 Fax: 86-24-2334-2393

China - Shenzhen

Tel: 86-755-8203-2660 Fax: 86-755-8203-1760

China - Wuhan

Tel: 86-27-5980-5300 Fax: 86-27-5980-5118

China - Xian

Tel: 86-29-8833-7252 Fax: 86-29-8833-7256

China - Xiamen

Tel: 86-592-2388138 Fax: 86-592-2388130

China - Zhuhai Tel: 86-756-3210040

Fax: 86-756-3210049

#### ASIA/PACIFIC

India - Bangalore

Tel: 91-80-3090-4444 Fax: 91-80-3090-4123

India - New Delhi

Tel: 91-11-4160-8631 Fax: 91-11-4160-8632

India - Pune

Tel: 91-20-2566-1512 Fax: 91-20-2566-1513

Japan - Yokohama

Tel: 81-45-471- 6166 Fax: 81-45-471-6122

Korea - Daegu

Tel: 82-53-744-4301 Fax: 82-53-744-4302

Korea - Seoul

Tel: 82-2-554-7200 Fax: 82-2-558-5932 or 82-2-558-5934

Malaysia - Kuala Lumpur

Tel: 60-3-6201-9857 Fax: 60-3-6201-9859

Malaysia - Penang

Tel: 60-4-227-8870 Fax: 60-4-227-4068

Philippines - Manila

Tel: 63-2-634-9065 Fax: 63-2-634-9069

Singapore

Tel: 65-6334-8870 Fax: 65-6334-8850

Taiwan - Hsin Chu

Tel: 886-3-6578-300 Fax: 886-3-6578-370

Taiwan - Kaohsiung

Tel: 886-7-213-7830 Fax: 886-7-330-9305

Taiwan - Taipei

Tel: 886-2-2500-6610 Fax: 886-2-2508-0102

Thailand - Bangkok

Tel: 66-2-694-1351 Fax: 66-2-694-1350

#### **EUROPE**

Austria - Wels

Tel: 43-7242-2244-39 Fax: 43-7242-2244-393 Denmark - Copenhagen

Tel: 45-4450-2828

Fax: 45-4450-2828

France - Paris

Tel: 33-1-69-53-63-20 Fax: 33-1-69-30-90-79

Germany - Munich

Tel: 49-89-627-144-0 Fax: 49-89-627-144-44

Italy - Milan

Tel: 39-0331-742611 Fax: 39-0331-466781

Netherlands - Drunen

Tel: 31-416-690399 Fax: 31-416-690340

Spain - Madrid

Tel: 34-91-708-08-90 Fax: 34-91-708-08-91 **UK - Wokingham** 

Tel: 44-118-921-5869 Fax: 44-118-921-5820

08/04/10