

Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

#### Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

#### Details

E·XFI

| Betans                     |                                                                                |
|----------------------------|--------------------------------------------------------------------------------|
| Product Status             | Obsolete                                                                       |
| Core Processor             | dsPIC                                                                          |
| Core Size                  | 16-Bit                                                                         |
| Speed                      | 30 MIPs                                                                        |
| Connectivity               | CANbus, I <sup>2</sup> C, SPI, UART/USART                                      |
| Peripherals                | Brown-out Detect/Reset, Motor Control PWM, QEI, POR, PWM, WDT                  |
| Number of I/O              | 20                                                                             |
| Program Memory Size        | 48KB (16K x 24)                                                                |
| Program Memory Type        | FLASH                                                                          |
| EEPROM Size                | 1K x 8                                                                         |
| RAM Size                   | 2K x 8                                                                         |
| Voltage - Supply (Vcc/Vdd) | 2.5V ~ 5.5V                                                                    |
| Data Converters            | A/D 6x10b                                                                      |
| Oscillator Type            | Internal                                                                       |
| Operating Temperature      | -40°C ~ 85°C (TA)                                                              |
| Mounting Type              | Surface Mount                                                                  |
| Package / Case             | 44-VQFN Exposed Pad                                                            |
| Supplier Device Package    | 44-QFN (8x8)                                                                   |
| Purchase URL               | https://www.e-xfl.com/product-detail/microchip-technology/dspic30f4012t-30i-ml |
|                            |                                                                                |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

## 2.2 Pins Used During Programming

The pins identified in Table 2-1 are used for device programming. Refer to the appropriate device data sheet for complete pin descriptions.

#### TABLE 2-1: dsPIC30F PIN DESCRIPTIONS DURING PROGRAMMING

| Pin Name | Pin Type | Pin Description    |
|----------|----------|--------------------|
| MCLR/VPP | Р        | Programming Enable |
| Vdd      | Р        | Power Supply       |
| Vss      | Р        | Ground             |
| PGC      | I        | Serial Clock       |
| PGD      | I/O      | Serial Data        |

Legend: I = Input, O = Output, P = Power

#### 2.3 Program Memory Map

The program memory space extends from 0x0 to 0xFFFFFE. Code storage is located at the base of the memory map and supports up to 144 Kbytes (48K instruction words). Code is stored in three, 48 Kbyte memory panels that reside on-chip. Table 2-2 shows the location and program memory size of each device.

Locations 0x800000 through 0x8005BE are reserved for executive code memory. This region stores either the programming executive or debugging executive. The programming executive is used for device programming, while the debug executive is used for incircuit debugging. This region of memory cannot be used to store user code.

Locations 0xF80000 through 0xF8000E are reserved for the Configuration registers. The bits in these registers may be set to select various device options, and are described in **Section 5.7 "Configuration Bits Programming"**.

Locations 0xFF0000 and 0xFF0002 are reserved for the Device ID registers. These bits can be used by the programmer to identify what device type is being programmed and are described in **Section 10.0 "Device ID"**. The device ID reads out normally, even after code protection is applied.

Figure 2-2 illustrates the memory map for the dsPIC30F devices.

#### 2.4 Data EEPROM Memory

The Data EEPROM array supports up to 4 Kbytes of data and is located in one memory panel. It is mapped in program memory space, residing at the end of User Memory Space (see Figure 2-2). Table 2-2 shows the location and size of data EEPROM in each device.

#### TABLE 2-2: CODE MEMORY AND DATA EEPROM MAP AND SIZE

| Device        | Code Memory map<br>(Size in Instruction Words) | Data EEPROM Memory Map<br>(Size in Bytes) |  |  |
|---------------|------------------------------------------------|-------------------------------------------|--|--|
| dsPIC30F2010  | 0x000000-0x001FFE (4K)                         | 0x7FFC00-0x7FFFFE (1K)                    |  |  |
| dsPIC30F2011  | 0x000000-0x001FFE (4K)                         | None (0K)                                 |  |  |
| dsPIC30F2012  | 0x000000-0x001FFE (4K)                         | None (0K)                                 |  |  |
| dsPIC30F3010  | 0x000000-0x003FFE (8K)                         | 0x7FFC00-0x7FFFFE (1K)                    |  |  |
| dsPIC30F3011  | 0x000000-0x003FFE (8K)                         | 0x7FFC00-0x7FFFFE (1K)                    |  |  |
| dsPIC30F3012  | 0x000000-0x003FFE (8K)                         | 0x7FFC00-0x7FFFFE (1K)                    |  |  |
| dsPIC30F3013  | 0x000000-0x003FFE (8K)                         | 0x7FFC00-0x7FFFFE (1K)                    |  |  |
| dsPIC30F3014  | 0x000000-0x003FFE (8K)                         | 0x7FFC00-0x7FFFFE (1K)                    |  |  |
| dsPIC30F4011  | 0x000000-0x007FFE (16K)                        | 0x7FFC00-0x7FFFFE (1K)                    |  |  |
| dsPIC30F4012  | 0x000000-0x007FFE (16K)                        | 0x7FFC00-0x7FFFFE (1K)                    |  |  |
| dsPIC30F4013  | 0x000000-0x007FFE (16K)                        | 0x7FFC00-0x7FFFFE (1K)                    |  |  |
| dsPIC30F5011  | 0x000000-0x00AFFE (22K)                        | 0x7FFC00-0x7FFFFE (1K)                    |  |  |
| dsPIC30F5013  | 0x000000-0x00AFFE (22K)                        | 0x7FFC00-0x7FFFFE (1K)                    |  |  |
| dsPIC30F5015  | 0x000000-0x00AFFE (22K)                        | 0x7FFC00-0x7FFFFE (1K)                    |  |  |
| dsPIC30F5016  | 0x000000-0x00AFFE (22K)                        | 0x7FFC00-0x7FFFFE (1K)                    |  |  |
| dsPIC30F6010  | 0x000000-0x017FFE (48K)                        | 0x7FF000-0x7FFFFE (4K)                    |  |  |
| dsPIC30F6010A | 0x000000-0x017FFE (48K)                        | 0x7FF000-0x7FFFFF (4K)                    |  |  |
| dsPIC30F6011  | 0x000000-0x015FFE (44K)                        | 0x7FF800-0x7FFFFE (2K)                    |  |  |
| dsPIC30F6011A | 0x000000-0x015FFE (44K)                        | 0x7FF800-0x7FFFFE (2K)                    |  |  |
| dsPIC30F6012  | 0x000000-0x017FFE (48K)                        | 0x7FF000-0x7FFFFE (4K)                    |  |  |
| dsPIC30F6012A | 0x000000-0x017FFE (48K)                        | 0x7FF000-0x7FFFFE (4K)                    |  |  |
| dsPIC30F6013  | 0x000000-0x015FFE (44K)                        | 0x7FF800-0x7FFFFE (2K)                    |  |  |
| dsPIC30F6013A | 0x000000-0x015FFE (44K)                        | 0x7FF800-0x7FFFFE (2K)                    |  |  |
| dsPIC30F6014  | 0x000000-0x017FFE (48K)                        | 0x7FF000-0x7FFFFE (4K)                    |  |  |
| dsPIC30F6014A | 0x000000-0x017FFE (48K)                        | 0x7FF000-0x7FFFFE (4K)                    |  |  |
| dsPIC30F6015  | 0x000000-0x017FFE (48K)                        | 0x7FF000-0x7FFFFE (4K)                    |  |  |

## 3.0 PROGRAMMING EXECUTIVE APPLICATION

## 3.1 Programming Executive Overview

The programming executive resides in executive memory and is executed when Enhanced ICSP Programming mode is entered. The programming executive provides the mechanism for the programmer (host device) to program and verify the dsPIC30F, using a simple command set and communication protocol.

The following capabilities are provided by the programming executive:

- Read memory
  - Code memory and data EEPROM
  - Configuration registers
  - Device ID
- Erase memory
  - Bulk Erase by segment
  - Code memory (by row)
  - Data EEPROM (by row)
- Program memory
  - Code memory
  - Data EEPROM
  - Configuration registers
- Query
  - Blank Device
  - Programming executive software version

The programming executive performs the low-level tasks required for erasing and programming. This allows the programmer to program the device by issuing the appropriate commands and data.

The programming procedure is outlined in **Section 5.0** "Device Programming".

## 3.2 Programming Executive Code Memory

The programming executive is stored in executive code memory and executes from this reserved region of memory. It requires no resources from user code memory or data EEPROM.

## 3.3 Programming Executive Data RAM

The programming executive uses the device's data RAM for variable storage and program execution. Once the programming executive has run, no assumptions should be made about the contents of data RAM.

## 4.0 CONFIRMING THE CONTENTS OF EXECUTIVE MEMORY

Before programming can begin, the programmer must confirm that the programming executive is stored in executive memory. The procedure for this task is illustrated in Figure 4-1.

First, ICSP mode is entered. The unique application ID word stored in executive memory is then read. If the programming executive is resident, the application ID word is 0xBB, which means programming can resume as normal. However, if the application ID word is not 0xBB, the programming executive must be programmed to Executive Code memory using the method described in Section 12.0 "Programming the Programming Executive to Memory".

Section 11.0 "ICSP™ Mode" describes the process for the ICSP programming method. Section 11.13 "Reading the Application ID Word" describes the procedure for reading the application ID word in ICSP mode.



#### CONFIRMING PRESENCE OF THE PROGRAMMING EXECUTIVE



## 5.2 Entering Enhanced ICSP Mode

The Enhanced ICSP mode is entered by holding PGC and PGD high, and then raising MCLR/VPP to VIHH (high voltage), as illustrated in Figure 5-2. In this mode, the code memory, data EEPROM and Configuration bits can be efficiently programmed using the programming executive commands that are serially transferred using PGC and PGD.

#### FIGURE 5-2: ENTERING ENHANCED ICSP™ MODE



- Note 1: The sequence that places the device into Enhanced ICSP mode places all unused I/Os in the high-impedance state.
  - 2: Before entering Enhanced ICSP mode, clock switching must be disabled using ICSP, by programming the FCKSM<1:0> bits in the FOSC Configuration register to '11' or '10'.
  - **3:** When in Enhanced ICSP mode, the SPI output pin (SDO1) will toggle while the device is being programmed.

## 5.3 Chip Erase

Before a chip can be programmed, it must be erased. The Bulk Erase command (ERASEB) is used to perform this task. Executing this command with the MS command field set to 0x3 erases all code memory, data EEPROM and code-protect Configuration bits. The Chip Erase process sets all bits in these three memory regions to '1'.

Since non-code-protect Configuration bits cannot be erased, they must be manually set to '1' using multiple PROGC commands. One PROGC command must be sent for each Configuration register (see Section 5.7 "Configuration Bits Programming").

If Advanced Security features are enabled, then individual Segment Erase operations would need to be performed, depending on which segment needs to be programmed at a given stage of system programming. The user should have the flexibility to select specific segments for programming.

| Note: | The Device ID registers cannot be erased.  |
|-------|--------------------------------------------|
|       | These registers remain intact after a Chip |
|       | Erase is performed.                        |

## 5.4 Blank Check

The term "Blank Check" means to verify that the device has been successfully erased and has no programmed memory cells. A blank or erased memory cell reads as '1'. The following memories must be blank checked:

- · All implemented code memory
- · All implemented data EEPROM
- · All Configuration bits (for their default value)

The Device ID registers (0xFF0000:0xFF0002) can be ignored by the Blank Check since this region stores device information that cannot be erased. Additionally, all unimplemented memory space should be ignored from the Blank Check.

The QBLANK command is used for the Blank Check. It determines if the code memory and data EEPROM are erased by testing these memory regions. A 'BLANK' or 'NOT BLANK' response is returned. The READD command is used to read the Configuration registers. If it is determined that the device is not blank, it must be erased (see Section 5.3 "Chip Erase") before attempting to program the chip.

## 5.5 Code Memory Programming

#### 5.5.1 OVERVIEW

The Flash code memory array consists of 512 rows of thirty-two, 24-bit instructions. Each panel stores 16K instruction words, and each dsPIC30F device has either 1, 2 or 3 memory panels (see Table 5-2).

| Device        | Code Size<br>(24-bit<br>Words) | Number<br>of<br>Rows | Number<br>of<br>Panels |
|---------------|--------------------------------|----------------------|------------------------|
| dsPIC30F2010  | 4K                             | 128                  | 1                      |
| dsPIC30F2011  | 4K                             | 128                  | 1                      |
| dsPIC30F2012  | 4K                             | 128                  | 1                      |
| dsPIC30F3010  | 8K                             | 256                  | 1                      |
| dsPIC30F3011  | 8K                             | 256                  | 1                      |
| dsPIC30F3012  | 8K                             | 256                  | 1                      |
| dsPIC30F3013  | 8K                             | 256                  | 1                      |
| dsPIC30F3014  | 8K                             | 256                  | 1                      |
| dsPIC30F4011  | 16K                            | 512                  | 1                      |
| dsPIC30F4012  | 16K                            | 512                  | 1                      |
| dsPIC30F4013  | 16K                            | 512                  | 1                      |
| dsPIC30F5011  | 22K                            | 704                  | 2                      |
| dsPIC30F5013  | 22K                            | 704                  | 2                      |
| dsPIC30F5015  | 22K                            | 704                  | 2                      |
| dsPIC30F5016  | 22K                            | 704                  | 2                      |
| dsPIC30F6010  | 48K                            | 1536                 | 3                      |
| dsPIC30F6010A | 48K                            | 1536                 | 3                      |
| dsPIC30F6011  | 44K                            | 1408                 | 3                      |
| dsPIC30F6011A | 44K                            | 1408                 | 3                      |
| dsPIC30F6012  | 48K                            | 1536                 | 3                      |
| dsPIC30F6012A | 48K                            | 1536                 | 3                      |
| dsPIC30F6013  | 44K                            | 1408                 | 3                      |
| dsPIC30F6013A | 44K                            | 1408                 | 3                      |
| dsPIC30F6014  | 48K                            | 1536                 | 3                      |
| dsPIC30F6014A | 48K                            | 1536                 | 3                      |
| dsPIC30F6015  | 48K                            | 1536                 | 3                      |

TABLE 5-2: DEVICE CODE MEMORY SIZE

## 5.5.2 PROGRAMMING METHODOLOGY

Code memory is programmed with the PROGP command. PROGP programs one row of code memory to the memory address specified in the command. The number of PROGP commands required to program a device depends on the number of rows that must be programmed in the device.

A flowchart for programming of code memory is illustrated in Figure 5-3. In this example, all 48K instruction words of a dsPIC30F6014A device are programmed. First, the number of commands to send (called 'RemainingCmds' in the flowchart) is set to 1536 and the destination address (called 'BaseAddress') is set to '0'. Next, one row in the device is programmed with a PROGP command. Each PROGP command contains data for one row of code memory of the dsPIC30F6014A. After the first command is processed successfully, 'RemainingCmds' is decremented by 1 and compared to 0. Since there are more PROGP commands to send, 'BaseAddress' is incremented by 0x40 to point to the next row of memory.

On the second PROGP command, the second row of each memory panel is programmed. This process is repeated until the entire device is programmed. No special handling must be performed when a panel boundary is crossed.



#### FLOWCHART FOR PROGRAMMING dsPIC30F6014A CODE MEMORY



#### 5.5.3 PROGRAMMING VERIFICATION

Once code memory is programmed, the contents of memory can be verified to ensure that programming was successful. Verification requires code memory to be read back and compared against the copy held in the programmer's buffer.

The READP command can be used to read back all the programmed code memory.

Alternatively, you can have the programmer perform the verification once the entire device is programmed using a checksum computation, as described in Section 6.8 "Checksum Computation".

## 5.6 Data EEPROM Programming

## 5.6.1 OVERVIEW

The panel architecture for the data EEPROM memory array consists of 128 rows of sixteen 16-bit data words. Each panel stores 2K words. All devices have either one or no memory panels. Devices with data EEPROM provide either 512 words, 1024 words or 2048 words of memory on the one panel (see Table 5-3).

TABLE 5-3:DATA EEPROM SIZE

| TABLE J-J. DATA LEFICOWI JIZE |                             |                   |  |  |  |
|-------------------------------|-----------------------------|-------------------|--|--|--|
| Device                        | Data EEPROM<br>Size (Words) | Number of<br>Rows |  |  |  |
| dsPIC30F2010                  | 512                         | 32                |  |  |  |
| dsPIC30F2011                  | 0                           | 0                 |  |  |  |
| dsPIC30F2012                  | 0                           | 0                 |  |  |  |
| dsPIC30F3010                  | 512                         | 32                |  |  |  |
| dsPIC30F3011                  | 512                         | 32                |  |  |  |
| dsPIC30F3012                  | 512                         | 32                |  |  |  |
| dsPIC30F3013                  | 512                         | 32                |  |  |  |
| dsPIC30F3014                  | 512                         | 32                |  |  |  |
| dsPIC30F4011                  | 512                         | 32                |  |  |  |
| dsPIC30F4012                  | 512                         | 32                |  |  |  |
| dsPIC30F4013                  | 512                         | 32                |  |  |  |
| dsPIC30F5011                  | 512                         | 32                |  |  |  |
| dsPIC30F5013                  | 512                         | 32                |  |  |  |
| dsPIC30F5015                  | 512                         | 32                |  |  |  |
| dsPIC30F5016                  | 512                         | 32                |  |  |  |
| dsPIC30F6010                  | 2048                        | 128               |  |  |  |
| dsPIC30F6010A                 | 2048                        | 128               |  |  |  |
| dsPIC30F6011                  | 1024                        | 64                |  |  |  |
| dsPIC30F6011A                 | 1024                        | 64                |  |  |  |
| dsPIC30F6012                  | 2048                        | 128               |  |  |  |
| dsPIC30F6012A                 | 2048                        | 128               |  |  |  |
| dsPIC30F6013                  | 1024                        | 64                |  |  |  |
| dsPIC30F6013A                 | 1024                        | 64                |  |  |  |
| dsPIC30F6014                  | 2048                        | 128               |  |  |  |
| dsPIC30F6014A                 | 2048                        | 128               |  |  |  |
| dsPIC30F6015                  | 2048                        | 128               |  |  |  |

## 5.6.2 PROGRAMMING METHODOLOGY

The programming executive uses the PROGD command to program the data EEPROM. Figure 5-4 illustrates the flowchart of the process. Firstly, the number of rows to program (RemainingRows) is based on the device size, and the destination address (DestAddress) is set to '0'. In this example, 128 rows (2048 words) of data EEPROM will be programmed.

The first PROGD command programs the first row of data EEPROM. Once the command completes successfully, 'RemainingRows' is decremented by 1 and compared with 0. Since there are 127 more rows to program, 'BaseAddress' is incremented by 0x20 to point to the next row of data EEPROM. This process is then repeated until all 128 rows of data EEPROM are programmed.

FIGURE 5-4:

#### FLOWCHART FOR PROGRAMMING dsPIC30F6014A DATA EEPROM



## 5.6.3 PROGRAMMING VERIFICATION

Once the data EEPROM is programmed, the contents of memory can be verified to ensure that the programming was successful. Verification requires the data EEPROM to be read back and compared against the copy held in the programmer's buffer. The READD command reads back the programmed data EEPROM.

Alternatively, the programmer can perform the verification once the entire device is programmed using a checksum computation, as described in **Section 6.8 "Checksum Computation"**.

Note: TBLRDL instructions executed within a REPEAT loop must not be used to read from Data EEPROM. Instead, it is recommended to use PSV access.

## 5.7 Configuration Bits Programming

#### 5.7.1 OVERVIEW

The dsPIC30F has Configuration bits stored in seven 16-bit registers. These bits can be set or cleared to select various device configurations. There are two types of Configuration bits: system-operation bits and code-protect bits. The system-operation bits determine the power-on settings for system-level components such as the oscillator and Watchdog Timer. The codeprotect bits prevent program memory from being read and written. The FOSC Configuration register has three different register descriptions, based on the device. The FOSC Configuration register description for the dsPIC30F2010 and dsPIC30F6010/6011/6012/6013/ 6014 devices are shown in Table 5-4.

Note: If user software performs an erase operation on the configuration fuse, it must be followed by a write operation to this fuse with the desired value, even if the desired value is the same as the state of the erased fuse.

The FOSC Configuration register description for the dsPIC30F4011/4012 and dsPIC30F5011/5013 devices is shown in Table 5-5.

The FOSC Configuration register description for all remaining devices (dsPIC30F2011/2012, dsPIC30F3010/3011/3012/3013, dsPIC30F3014/ 4013, dsPIC30F5015 and dsPIC30F6011A/6012A/ 6013A/ 6014A) is shown in Table 5-6. Always use the correct register descriptions for your target processor.

The FWDT, FBORPOR, FBS, FSS, FGS and FICD Configuration registers are not device-dependent. The register descriptions for these Configuration registers are shown in Table 5-7.

The Device Configuration register maps are shown in Table 5-8 through Table 5-11.

| TABLE 5-4: | FOSC CONFIGURATION BITS DESCRIPTION FOR dsPIC30F2010 AND |
|------------|----------------------------------------------------------|
|            | dsPIC30F6010/6011/6012/6013/6014                         |

| Bit Field  | Register | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
|------------|----------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| FCKSM<1:0> | FOSC     | Clock Switching Mode<br>1x = Clock switching is disabled, Fail-Safe Clock Monitor is disabled<br>01 = Clock switching is enabled, Fail-Safe Clock Monitor is disabled<br>00 = Clock switching is enabled, Fail-Safe Clock Monitor is enabled                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
| FOS<1:0>   | FOSC     | Oscillator Source Selection on POR<br>11 = Primary Oscillator<br>10 = Internal Low-Power RC Oscillator<br>01 = Internal Fast RC Oscillator<br>00 = Low-Power 32 kHz Oscillator (Timer1 Oscillator)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
| FPR<3:0>   | FOSC     | <ul> <li>Primary Oscillator Mode</li> <li>1111 = ECIO w/PLL 16X – External Clock mode with 16X PLL. OSC2 pin is I/O</li> <li>110 = ECIO w/PLL 8X – External Clock mode with 8X PLL. OSC2 pin is I/O</li> <li>101 = ECIO w/PLL 4X – External Clock mode with 4X PLL. OSC2 pin is I/O</li> <li>100 = ECIO – External Clock mode. OSC2 pin is I/O</li> <li>101 = EC – External Clock mode. OSC2 pin is system clock output (Fosc/4)</li> <li>101 = ERC – External RC Oscillator mode. OSC2 pin is system clock output (Fosc/4)</li> <li>1000 = ERCIO – External RC Oscillator mode. OSC2 pin is l/O</li> <li>0111 = XT w/PLL 16X – XT Crystal Oscillator mode with 16X PLL</li> <li>0101 = XT w/PLL 8X – XT Crystal Oscillator mode with 8X PLL</li> <li>0101 = XT w/PLL 4X – XT Crystal Oscillator mode with 4X PLL</li> <li>0101 = XT w/PLL 4X – XT Crystal Oscillator mode with 4X PLL</li> <li>0101 = XT - XT Crystal Oscillator mode (4 MHz-10 MHz crystal)</li> <li>001x = HS – HS Crystal Oscillator mode (200 kHz-4 MHz crystal)</li> </ul> |

#### TABLE 5-6: FOSC CONFIGURATION BITS DESCRIPTION FOR dsPIC30F2011/2012, dsPIC30F3010/3011/3012/3013/3014, dsPIC30F4013, dsPIC30F5015/5016, dsPIC30F6010A/6011A/6012A/6013A/6014A AND dsPIC30F6015

|     | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
|-----|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| OSC | Clock Switching Mode<br>1x = Clock switching is disabled, Fail-Safe Clock Monitor is disabled<br>01 = Clock switching is enabled, Fail-Safe Clock Monitor is disabled<br>00 = Clock switching is enabled, Fail-Safe Clock Monitor is enabled                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
| OSC | Oscillator Source Selection on POR<br>111 = Primary Oscillator<br>110 = Reserved<br>101 = Reserved<br>100 = Reserved<br>011 = Reserved<br>010 = Internal Low-Power RC Oscillator<br>001 = Internal Fast RC Oscillator (no PLL)<br>000 = Low-Power 32 kHz Oscillator (Timer1 Oscillator)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
| DSC | Primary Oscillator Mode (when FOS<2:0> = 111b)<br>11xxx = Reserved (do not use)<br>10111 = HS/3 w/PLL 16X – HS/3 crystal oscillator with 16X PLL<br>(10 MHz-25 MHz crystal)<br>10101 = HS/3 w/PLL 8X – HS/3 crystal oscillator with 8X PLL<br>(10 MHz-25 MHz crystal)<br>10101 = HS/3 w/PLL 4X – HS/3 crystal oscillator with 4X PLL<br>(10 MHz-25 MHz crystal)<br>10100 = Reserved (do not use)<br>10011 = HS/2 w/PLL 16X – HS/2 crystal oscillator with 16X PLL<br>(10 MHz-25 MHz crystal)<br>10010 = HS/2 w/PLL 8X – HS/2 crystal oscillator with 8X PLL<br>(10 MHz-25 MHz crystal)<br>10001 = HS/2 w/PLL 8X – HS/2 crystal oscillator with 8X PLL<br>(10 MHz-25 MHz crystal)<br>10001 = HS/2 w/PLL 4X – HS/2 crystal oscillator with 4X PLL<br>(10 MHz-25 MHz crystal)<br>10000 = Reserved (do not use)<br>01111 = ECIO w/PLL 16x – External clock with 16x PLL. OSC2 pin is I/O<br>01101 = ECIO w/PLL 16x – External clock with 8x PLL. OSC2 pin is I/O<br>01101 = ECIO w/PLL 4x – External clock with 4x PLL. OSC2 pin is I/O<br>01101 = ECIO w/PLL 4x – External clock with 4x PLL. OSC2 pin is I/O<br>01101 = ECIO w/PLL 8x – Internal fast RC oscillator with 8x PLL. OSC2 pin is I/O<br>01010 = Reserved (do not use)<br>01011 = Reserved (do not use)<br>01011 = XT w/PLL 16X – XT crystal oscillator with 16X PLL<br>0110 = XT w/PLL 4X – XT crystal oscillator with 8X PLL<br>0110 = XT w/PLL 4X – XT crystal oscillator with 8X PLL<br>0110 = XT w/PLL 4X – XT crystal oscillator with 8X PLL<br>0110 = TRC w/PLL 4X – Internal fast RC oscillator with 8x PLL. OSC2 pin is I/O<br>0111 = FRC w/PLL 4X – XT crystal oscillator with 8X PLL<br>0100 = Reserved (do not use)<br>00011 = FRC w/PLL 4X – Internal fast RC oscillator with 8x PLL. OSC2 pin is I/O<br>00010 = Reserved (do not use)<br>00011 = FRC w/PLL 4X – Internal fast RC oscillator with 4x PLL. OSC2 pin is I/O<br>00010 = Reserved (do not use) |
|     |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |

clocked out. The programmer can begin to clock out the response 20  $\mu$ sec after PGD is brought low, and it must provide the necessary amount of clock pulses to receive the entire response from the programming executive.

Once the entire response is clocked out, the programmer should terminate the clock on PGC until it is time to send another command to the programming executive. This protocol is illustrated in Figure 7-2.

## 7.3 SPI Rate

In Enhanced ICSP mode, the dsPIC30F operates from the fast internal RC oscillator, which has a nominal frequency of 7.37 MHz. This oscillator frequency yields an effective system clock frequency of 1.84 MHz. Since the SPI module operates in Slave mode, the programmer must limit the SPI clock rate to a frequency no greater than 1 MHz.

| Note: | If the programmer provides the SPI with a clock faster than 1 MHz, the behavior of |  |  |  |  |
|-------|------------------------------------------------------------------------------------|--|--|--|--|
|       | the programming executive will be unpredictable.                                   |  |  |  |  |

## 7.4 Time Outs

The programming executive uses no Watchdog Timer or time out for transmitting responses to the programmer. If the programmer does not follow the flow control mechanism using PGC, as described in Section 7.2 "Communication Interface and Protocol", it is possible that the programming executive will behave unexpectedly while trying to send a response to the programmer. Since the programming executive has no time out, it is imperative that the programmer correctly follow the described communication protocol.

As a safety measure, the programmer should use the command time outs identified in Table 8-1. If the command time out expires, the programmer should reset the programming executive and start programming the device again.

## FIGURE 7-2: PROGRAMMING EXECUTIVE – PROGRAMMER COMMUNICATION PROTOCOL



| Opcode | Mnemonic              | Length<br>(16-bit<br>words) | Time Out | Description                                                                                               |
|--------|-----------------------|-----------------------------|----------|-----------------------------------------------------------------------------------------------------------|
| 0x0    | SCHECK                | 1                           | 1 ms     | Sanity check.                                                                                             |
| 0x1    | READD                 | 4                           | 1 ms/row | Read N 16-bit words of data EEPROM, Configuration registers or device ID starting from specified address. |
| 0x2    | READP                 | 4                           | 1 ms/row | Read N 24-bit instruction words of code memory starting from specified address.                           |
| 0x3    | Reserved              | N/A                         | N/A      | This command is reserved. It will return a NACK.                                                          |
| 0x4    | PROGD <sup>(2)</sup>  | 19                          | 5 ms     | Program one row of data EEPROM at the specified address, then verify.                                     |
| 0x5    | PROGP(1)              | 51                          | 5 ms     | Program one row of code memory at the specified address, then verify.                                     |
| 0x6    | PROGC                 | 4                           | 5 ms     | Write byte or 16-bit word to specified Configuration register.                                            |
| 0x7    | ERASEB                | 2                           | 5 ms     | Bulk Erase (entire code memory or data EEPROM), or erase by segment.                                      |
| 0x8    | ERASED <sup>(2)</sup> | 3                           | 5 ms/row | Erase rows of data EEPROM from specified address.                                                         |
| 0x9    | ERASEP(1)             | 3                           | 5 ms/row | Erase rows of code memory from specified address.                                                         |
| 0xA    | QBLANK                | 3                           | 300 ms   | Query if the code memory and data EEPROM are blank.                                                       |
| 0xB    | QVER                  | 1                           | 1 ms     | Query the programming executive software version.                                                         |

## TABLE 8-1: PROGRAMMING EXECUTIVE COMMAND SET

Note 1: One row of code memory consists of (32) 24-bit words. Refer to Table 5-2 for device-specific information.
2: One row of data EEPROM consists of (16) 16-bit words. Refer to Table 5-3 for device-specific information.

## dsPIC30F Flash Programming Specification

### 8.5.7 ERASEB COMMAND

| 15 12    | 11     | 2 | 0 |
|----------|--------|---|---|
| Opcode   | Length |   |   |
| Reserved |        |   | S |

| Field    | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
|----------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Opcode   | 0x7                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
| Length   | 0x2                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
| Reserved | 0x0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
| MS       | Select memory to erase:<br>0x0 = All Code in General Segment<br>0x1 = All Data EEPROM in General Segment $0x2 = All Code and Data EEPROM inGeneral Segment, interrupt vectors andFGS Configuration register0x3 = Full Chip Erase0x4 = All Code and Data EEPROM inBoot, Secure and General Segments,and FBS, FSS and FGS Configurationregisters0x5 = All Code and Data EEPROM inSecure and General Segments, andFSS and FGS Configuration registers0x6 = All Data EEPROM in$ Boot<br>Segment<br>0x7 = All Data EEPROM in Secure<br>Segment |

The ERASEB command performs a Bulk Erase. The MS field selects the memory to be bulk erased, with options for erasing Code and/or Data EEPROM in individual memory segments.

When Full Chip Erase is selected, the following memory regions are erased:

- All code memory (even if code-protected)
- All data EEPROM
- All code-protect Configuration registers

Only the executive code memory, Unit ID, device ID and Configuration registers that are not code-protected remain intact after a Chip Erase.

#### Expected Response (2 words):

0x1700 0x0002

> Note: A Full Chip Erase cannot be performed in low-voltage programming systems (VDD less than 4.5 volts). ERASED and ERASEP must be used to erase code memory, executive memory and data memory. Alternatively, individual Segment Erase operations may be performed.

## 8.5.8 ERASED COMMAND

| 15       | 12 | 11 | 8        | 7 | 0 |
|----------|----|----|----------|---|---|
| Opcode   |    |    | Length   |   |   |
| Num_Rows |    |    | Addr_MSB |   |   |
| Addr_LS  |    |    |          |   |   |

| Field Description |                                      |  |
|-------------------|--------------------------------------|--|
| Opcode            | 0x8                                  |  |
| Length            | 0x3                                  |  |
| Num_Rows          | Number of rows to erase (max of 128) |  |
| Addr_MSB          | MSB of 24-bit base address           |  |
| Addr_LS           | LS 16 bits of 24-bit base address    |  |

The ERASED command erases the specified number of rows of data EEPROM from the specified base address. The specified base address must be a multiple of 0x20. Since the data EEPROM is mapped to program space, a 24-bit base address must be specified.

After the erase is performed, all targeted bytes of data EEPROM will contain 0xFF.

Expected Response (2 words): 0x1800 0x0002

Note: The ERASED command cannot be used to erase the Configuration registers or device ID. Code-protect Configuration registers can only be erased with the ERASEB command, while the device ID is read-only.

## 11.4 Flash Memory Programming in ICSP Mode

Programming in ICSP mode is described in Section 11.4.1 "Programming Operations" through Section 11.4.3 "Starting and Stopping a Programming Cycle". Step-by-step procedures are described in Section 11.5 "Erasing Program Memory in Normal-Voltage Systems" through Section 11.13 "Reading the Application ID Word". All programming operations must use serial execution, as described in Section 11.2 "ICSP Operation".

#### 11.4.1 PROGRAMMING OPERATIONS

Flash memory write and erase operations are controlled by the NVMCON register. Programming is performed by setting NVMCON to select the type of erase operation (Table 11-2) or write operation (Table 11-3), writing a key sequence to enable the programming and initiating the programming by setting the WR control bit, NVMCON<15>.

In ICSP mode, all programming operations are externally timed. An external 2 ms delay must be used between setting the WR control bit and clearing the WR control bit to complete the programming operation.

#### TABLE 11-2: NVMCON ERASE OPERATIONS

| NVMCON<br>Value | Erase Operation                                                                                    |  |  |
|-----------------|----------------------------------------------------------------------------------------------------|--|--|
| 0x407F          | Erase all code memory, data memory (does not erase UNIT ID).                                       |  |  |
| 0x4075          | Erase 1 row (16 words) of data<br>EEPROM.                                                          |  |  |
| 0x4074          | Erase 1 word of data EEPROM.                                                                       |  |  |
| 0x4072          | Erase all executive memory.                                                                        |  |  |
| 0x4071          | Erase 1 row (32 instruction words) from 1 panel of code memory.                                    |  |  |
| 0x406E          | Erase Boot Secure and General<br>Segments, then erase FBS, FSS and<br>FGS configuration registers. |  |  |
| 0x4066          | Erase all Data EEPROM allocated to Boot Segment.                                                   |  |  |
| 0x405E          | Erase Secure and General Segments,<br>then erase FSS and FGS configuration<br>registers.           |  |  |
| 0x4056          | Erase all Data EEPROM allocated to Secure Segment.                                                 |  |  |
| 0x404E          | Erase General Segment, then erase FGS configuration register.                                      |  |  |
| 0x4046          | Erase all Data EEPROM allocated to<br>General Segment.                                             |  |  |

## TABLE 11-3: NVMCON WRITE OPERATIONS

| NVMCON<br>Value | Write Operation                                                    |  |
|-----------------|--------------------------------------------------------------------|--|
| 0x4008          | Write 1 word to configuration                                      |  |
|                 | memory.                                                            |  |
| 0x4005          | Write 1 row (16 words) to data memory.                             |  |
| 0x4004          | Write 1 word to data memory.                                       |  |
| 0x4001          | Write 1 row (32 instruction words) into 1 panel of program memory. |  |

#### 11.4.2 UNLOCKING NVMCON FOR PROGRAMMING

Writes to the WR bit (NVMCON<15>) are locked to prevent accidental programming from taking place. Writing a key sequence to the NVMKEY register unlocks the WR bit and allows it to be written to. The unlock sequence is performed as follows:

| MOV<br>MOV | #0x55, W8<br>W8, NVMKEY                                                                   |
|------------|-------------------------------------------------------------------------------------------|
| MOV        | #0xAA, W9                                                                                 |
| MOV        | W9, NVMKEY                                                                                |
| Note:      | Any working register, or working register pair, can be used to write the unlock sequence. |

### 11.4.3 STARTING AND STOPPING A PROGRAMMING CYCLE

Once the unlock key sequence has been written to the NVMKEY register, the WR bit (NVMCON<15>) is used to start and stop an erase or write cycle. Setting the WR bit initiates the programming cycle. Clearing the WR bit terminates the programming cycle.

All erase and write cycles must be externally timed. An external delay must be used between setting and clearing the WR bit. Starting and stopping a programming cycle is performed as follows:

| BSET                                            | NVMCON, | #WR |
|-------------------------------------------------|---------|-----|
| <wait< td=""><td>2 ms&gt;</td><td></td></wait<> | 2 ms>   |     |
| BCLR                                            | NVMCON, | #WR |

## 11.5 Erasing Program Memory in Normal-Voltage Systems

The procedure for erasing program memory (all code memory, data memory, executive memory and codeprotect bits) consists of setting NVMCON to 0x407F, unlocking NVMCON for erasing and then executing the programming cycle. This method of bulk erasing program memory only works for systems where VDD is between 4.5 volts and 5.5 volts. The method for erasing program memory for systems with a lower VDD (3.0 volts-4.5 volts) is described in Section 6.1 "Erasing Memory".

## TABLE 11-5:SERIAL INSTRUCTION EXECUTION FOR ERASING PROGRAM MEMORY<br/>(EITHER IN LOW-VOLTAGE OR NORMAL-VOLTAGE SYSTEMS) (CONTINUED)

| Command<br>(Binary) | Data<br>(Hexadecimal) | Description                                                            |
|---------------------|-----------------------|------------------------------------------------------------------------|
| Step 18: Un         | lock the NVMCON to    | erase 1 row of data memory.                                            |
| 0000                | 200558                | MOV #0x55, W8                                                          |
| 0000                | 883B38                | MOV W8, NVMKEY                                                         |
| 0000                | 200AA9                | MOV #0xAA, W9                                                          |
| 0000                | 883B39                | MOV W9, NVMKEY                                                         |
| Step 19: Init       | iate the erase cycle. |                                                                        |
| 0000                | A8E761                | BSET NVMCON, #WR                                                       |
| 0000                | 000000                | NOP                                                                    |
| 0000                | 000000                | NOP                                                                    |
| _                   | -                     | Externally time 'P13a' ms (see Section 13.0 "AC/DC Characteristics and |
|                     |                       | Timing Requirements")                                                  |
| 0000                | 000000                | NOP                                                                    |
| 0000                | 000000                | NOP                                                                    |
| 0000                | A9E761                | BCLR NVMCON, #WR                                                       |
| 0000                | 000000                | NOP                                                                    |
| 0000                | 000000                | NOP                                                                    |
| Step 20: Up         | date the row address  | stored in NVMADR.                                                      |
| 0000                | 430307                | ADD W6, W7, W6                                                         |
| 0000                | 883B16                | MOV W6, NVMADR                                                         |
| Step 21: Re         | set device internal P | С.                                                                     |
| 0000                | 040100                | GOTO 0x100                                                             |
| 0000                | 000000                | NOP                                                                    |
| Step 22: Re         | peat Steps 17-21 unt  | il all rows of data memory are erased.                                 |

# TABLE 11-7:SERIAL INSTRUCTION EXECUTION FOR WRITING CONFIGURATION<br/>REGISTERS (CONTINUED)

| Command<br>(Binary) | Data<br>(Hexadecimal)  | Description                                                            |  |
|---------------------|------------------------|------------------------------------------------------------------------|--|
| Step 6: Write       | the Configuration re   | gister data to the write latch and increment the write pointer.        |  |
| 0000                | BB1B96                 | TBLWTL W6, [W7++]                                                      |  |
| 0000                | 000000                 | NOP                                                                    |  |
| 0000                | 000000                 | NOP                                                                    |  |
| Step 7: Unloc       | ck the NVMCON for      | programming.                                                           |  |
| 0000                | 200558                 | MOV #0x55, W8                                                          |  |
| 0000                | 883B38                 | MOV W8, NVMKEY                                                         |  |
| 0000                | 200AA9                 | MOV #0xAA, W9                                                          |  |
| 0000                | 883B39                 | MOV W9, NVMKEY                                                         |  |
| Step 8: Initiat     | te the write cycle.    |                                                                        |  |
| 0000                | A8E761                 | BSET NVMCON, #WR                                                       |  |
| 0000                | 000000                 | NOP                                                                    |  |
| 0000                | 000000                 | NOP                                                                    |  |
| _                   | -                      | Externally time 'P12a' ms (see Section 13.0 "AC/DC Characteristics and |  |
|                     |                        | Timing Requirements")                                                  |  |
| 0000                | 000000                 | NOP                                                                    |  |
| 0000                | 000000                 | NOP                                                                    |  |
| 0000                | A9E761                 | BCLR NVMCON, #WR                                                       |  |
| 0000                | 000000                 | NOP                                                                    |  |
| 0000                | 000000                 | NOP                                                                    |  |
| Step 9: Rese        | t device internal PC.  |                                                                        |  |
| 0000                | 040100                 | GOTO 0x100                                                             |  |
| 0000                | 000000                 | NOP                                                                    |  |
| Step 10: Rep        | eat steps 3-9 until al | I 7 Configuration registers are cleared.                               |  |

| Command<br>(Binary)  | Data<br>(Hexadecimal)  | Description                                                            |
|----------------------|------------------------|------------------------------------------------------------------------|
|                      | he read pointer (W6)   | and load the (next set of) write latches.                              |
| 0000                 | EB0300                 | CLR W6                                                                 |
| 0000                 | 000000                 | NOP                                                                    |
| 0000                 | BB0BB6                 | TBLWTL [W6++], [W7]                                                    |
| 0000                 | 000000                 | NOP                                                                    |
| 0000                 | 000000                 | NOP                                                                    |
| 0000                 | BBDBB6                 | TBLWTH.B [W6++], [W7++]                                                |
| 0000                 | 000000                 | NOP                                                                    |
| 0000                 | 000000                 | NOP                                                                    |
| 0000                 | BBEBB6                 | TBLWTH.B [W6++], [++W7]                                                |
| 0000                 | 000000                 | NOP                                                                    |
| 0000                 | 000000                 | NOP                                                                    |
| 0000                 | BB1BB6                 | TBLWTL [W6++], [W7++]                                                  |
| 0000                 | 000000                 | NOP                                                                    |
| 0000                 | 000000                 | NOP                                                                    |
| 0000                 | BB0BB6                 | TBLWTL [W6++], [W7]                                                    |
| 0000                 | 000000                 | NOP                                                                    |
| 0000                 | 000000                 | NOP                                                                    |
| 0000                 | BBDBB6                 | TBLWTH.B [W6++], [W7++]                                                |
| 0000                 | 000000                 | NOP                                                                    |
| 0000                 | 000000                 | NOP                                                                    |
| 0000                 | BBEBB6                 | TBLWTH.B [W6++], [++W7]                                                |
| 0000                 | 000000                 | NOP                                                                    |
| 0000                 | 000000                 | NOP                                                                    |
| 0000                 | BB1BB6                 | TBLWTL [W6++], [W7++]                                                  |
| 0000                 | 000000                 | NOP                                                                    |
| 0000                 | 000000                 | NOP                                                                    |
| Step 6: Repe         | at steps 4-5 eight tir | nes to load the write latches for 32 instructions.                     |
| Step 7: Unloc        | ck the NVMCON for      | writing.                                                               |
| 0000                 | 200558                 | MOV #0x55, W8                                                          |
| 0000                 | 883B38                 | MOV W8, NVMKEY                                                         |
| 0000                 | 200AA9                 | MOV #0xAA, W9                                                          |
| 0000                 | 883B39                 | MOV W9, NVMKEY                                                         |
| Step 8: Initiat      | te the write cycle.    |                                                                        |
| 0000                 | A8E761                 | BSET NVMCON, #WR                                                       |
| 0000                 | 000000                 | NOP                                                                    |
| 0000                 | 000000                 | NOP                                                                    |
| _                    | _                      | Externally time 'P12a' ms (see Section 13.0 "AC/DC Characteristics and |
|                      |                        | Timing Requirements")                                                  |
| 0000                 | 000000                 | NOP                                                                    |
| 0000                 | 000000                 | NOP                                                                    |
| 0000                 | A9E761                 | BCLR NVMCON, #WR                                                       |
| 0000                 | 000000                 | NOP                                                                    |
|                      | 000000                 | NOP                                                                    |
| 0000                 | t dovice internal DC   |                                                                        |
|                      | i device internal PC.  |                                                                        |
| Step 9: Rese         |                        |                                                                        |
| 0000<br>Step 9: Rese | 040100<br>000000       | GOTO 0x100<br>NOP                                                      |

## TABLE 11-8: SERIAL INSTRUCTION EXECUTION FOR WRITING CODE MEMORY (CONTINUED)

## 11.10 Reading Code Memory

Reading from code memory is performed by executing a series of TBLRD instructions and clocking out the data using the REGOUT command. To ensure efficient execution and facilitate verification on the programmer, four instruction words are read from the device at a time.

Table 11-10 shows the ICSP programming details for reading code memory. In Step 1, the Reset vector is exited. In Step 2, the 24-bit starting source address for reading is loaded into the TBLPAG and W6 registers. The upper byte of the starting source address is stored to TBLPAG, while the lower 16 bits of the source address are stored to W6.

To minimize the reading time, the packed instruction word format that was utilized for writing is also used for reading (see Figure 11-5). In Step 3, the write pointer W7 is initialized, and four instruction words are read from code memory and stored to working registers W0:W5. In Step 4, the four instruction words are clocked out of the device from the VISI register using the REGOUT command. In Step 5, the internal PC is reset to 0x100, as a precautionary measure, to prevent the PC from incrementing into unimplemented memory when large devices are being read. Lastly, in Step 6, Steps 3-5 are repeated until the desired amount of code memory is read.

| Command<br>(Binary) | Data<br>(Hexadecimal)          | Description    |                                                         |  |  |
|---------------------|--------------------------------|----------------|---------------------------------------------------------|--|--|
| Step 1: Exit th     | Step 1: Exit the Reset vector. |                |                                                         |  |  |
| 0000                | 040100                         | GOTO 0x100     |                                                         |  |  |
| 0000                | 040100                         | GOTO 0x100     |                                                         |  |  |
| 0000                | 000000                         | NOP            |                                                         |  |  |
| Step 2: Initiali    | ze TBLPAG and t                | the read point | er (W6) for TBLRD instruction.                          |  |  |
| 0000                | 200xx0                         | MOV            | # <sourceaddress23:16>, W0</sourceaddress23:16>         |  |  |
| 0000                | 880190                         | MOV            | WO, TBLPAG                                              |  |  |
| 0000                | 2xxxx6                         | MOV            | <pre>#<sourceaddress15:0>, W6</sourceaddress15:0></pre> |  |  |
| Step 3: Initiali    | ze the write point             | er (W7) and s  | tore the next four locations of code memory to W0:W5.   |  |  |
| 0000                | EB0380                         | CLR            | W7                                                      |  |  |
| 0000                | 000000                         | NOP            |                                                         |  |  |
| 0000                | BA1B96                         | TBLRDL         | [W6], [W7++]                                            |  |  |
| 0000                | 000000                         | NOP            |                                                         |  |  |
| 0000                | 000000                         | NOP            |                                                         |  |  |
| 0000                | BADBB6                         | TBLRDH.B       | [W6++], [W7++]                                          |  |  |
| 0000                | 000000                         | NOP            |                                                         |  |  |
| 0000                | 000000                         | NOP            |                                                         |  |  |
| 0000                | BADBD6                         | TBLRDH.B       | [++W6], [W7++]                                          |  |  |
| 0000                | 000000                         | NOP            |                                                         |  |  |
| 0000                | 000000                         | NOP            |                                                         |  |  |
| 0000                | BA1BB6                         | TBLRDL         | [W6++], [W7++]                                          |  |  |
| 0000                | 000000                         | NOP            |                                                         |  |  |
| 0000                | 000000                         | NOP            |                                                         |  |  |
| 0000                | BA1B96                         | TBLRDL         | [W6], [W7++]                                            |  |  |
| 0000                | 000000                         | NOP            |                                                         |  |  |
| 0000                | 000000                         | NOP            |                                                         |  |  |
| 0000                | BADBB6                         | TBLRDH.B       | [W6++], [W7++]                                          |  |  |
| 0000                | 000000                         | NOP            |                                                         |  |  |
| 0000                | 000000                         | NOP            |                                                         |  |  |
| 0000                | BADBD6                         | TBLRDH.B       | [++W6], [W7++]                                          |  |  |
| 0000                | 000000                         | NOP            |                                                         |  |  |
| 0000                | 000000                         | NOP            |                                                         |  |  |
| 0000                | BA0BB6                         | TBLRDL         | [W6++], [W7]                                            |  |  |
| 0000                | 000000                         | NOP            |                                                         |  |  |
| 0000                | 000000                         | NOP            |                                                         |  |  |

## 11.12 Reading Data Memory

The procedure for reading data memory is similar to that of reading code memory, except that 16-bit data words are read instead of 24-bit words. Since less data is read in each operation, only working registers W0:W3 are used as temporary holding registers for the data to be read. Table 11-12 shows the ICSP programming details for reading data memory. Note that the TBLPAG register is hard-coded to 0x7F (the upper byte address of all locations of data memory).

### TABLE 11-12: SERIAL INSTRUCTION EXECUTION FOR READING DATA MEMORY

| Command<br>(Binary) | Data<br>(Hexadecimal) | Description                                                        |
|---------------------|-----------------------|--------------------------------------------------------------------|
| Step 1: Exit t      | he Reset vector.      |                                                                    |
| 0000                | 040100                | GOTO 0x100                                                         |
| 0000                | 040100                | GOTO 0x100                                                         |
| 0000                | 000000                | NOP                                                                |
| Step 2: Initial     | ize TBLPAG and        | the read pointer (W6) for TBLRD instruction.                       |
| 0000                | 2007F0                | MOV #0x7F, WO                                                      |
| 0000                | 880190                | MOV W0, TBLPAG                                                     |
| 0000                | 2xxxx6                | MOV # <sourceaddress15:0>, W6</sourceaddress15:0>                  |
| Step 3: Initial     |                       | er (W7) and store the next four locations of code memory to W0:W5. |
| 0000                | EB0380                | CLR W7                                                             |
| 0000                | 000000                | NOP                                                                |
| 0000                | BA1BB6                | TBLRDL [W6++], [W7++]                                              |
| 0000                | 000000                | NOP                                                                |
| 0000                | 000000                | NOP                                                                |
| 0000                | BA1BB6                | TBLRDL [W6++], [W7++]                                              |
| 0000                | 000000                | NOP                                                                |
| 0000                | 000000                | NOP                                                                |
| 0000                | BA1BB6                | TBLRDL [W6++], [W7++]                                              |
| 0000                | 000000                | NOP                                                                |
| 0000                | 000000                | NOP                                                                |
| 0000                | BA1BB6                | TBLRDL [W6++], [W7++]                                              |
| 0000                | 000000                | NOP                                                                |
| 0000                | 000000                | NOP                                                                |
| Step 4: Outp        | ut W0:W5 using th     | ne VISI register and REGOUT command.                               |
| 0000                | 883C20                | MOV W0, VISI                                                       |
| 0000                | 000000                | NOP                                                                |
| 0001                | <visi></visi>         | Clock out contents of VISI register                                |
| 0000                | 000000                | NOP                                                                |
| 0000                | 883C21                | MOV W1, VISI                                                       |
| 0000                | 000000                | NOP                                                                |
| 0001                | <visi></visi>         | Clock out contents of VISI register                                |
| 0000                | 000000                | NOP                                                                |
| 0000                | 883C22                | MOV W2, VISI                                                       |
| 0000                | 000000                | NOP                                                                |
| 0001                | <visi></visi>         | Clock out contents of VISI register                                |
| 0000                | 000000                | NOP                                                                |
| 0000                | 883C23                | MOV W3, VISI                                                       |
| 0000                | 000000                | NOP                                                                |
| 0001                | <visi></visi>         | Clock out contents of VISI register                                |
| 0000                | 000000                | NOP                                                                |
| Step 5: Rese        | t device internal F   | PC.                                                                |
| 0000                | 040100                | GOTO 0x100                                                         |
| 0000                | 000000                | NOP                                                                |

## 11.13 Reading the Application ID Word

The application ID word is stored at address 0x8005BE in executive code memory. To read this memory location, you must use the SIX control code to move this program memory location to the VISI register. The REGOUT control code must then be used to clock the contents of the VISI register out of the device. The corresponding control and instruction codes that must be serially transmitted to the device to perform this operation are shown in Table 11-13.

Once the programmer has clocked-out the application ID word, it must be inspected. If the application ID has the value 0xBB, the programming executive is resident in memory and the device can be programmed using the mechanism described in Section 5.0 "Device Programming". However, if the application ID has any other value, the programming executive is not resident in memory. It must be loaded to memory before the device can be programming executive to the memory is described in Section 12.0 "Programming the Programming the Programming Executive to Memory".

## 11.14 Exiting ICSP Mode

After confirming that the programming executive is resident in memory, or loading the programming executive, ICSP mode is exited by removing power to the device or bringing MCLR to VIL. Programming can then take place by following the procedure outlined in **Section 5.0 "Device Programming"**.

| Command<br>(Binary)                                          | Data<br>(Hexadecimal)                                                        | Description                                                                                                 |  |  |  |  |  |  |  |
|--------------------------------------------------------------|------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--|--|
| Step 1: Exit th                                              | Step 1: Exit the Reset vector.                                               |                                                                                                             |  |  |  |  |  |  |  |
| 0000<br>0000<br>0000                                         | 040100<br>040100<br>000000                                                   | GOTO 0x100<br>GOTO 0x100<br>NOP                                                                             |  |  |  |  |  |  |  |
| Step 2: Initiali                                             | ze TBLPAG and th                                                             | e read pointer (W0) for TBLRD instruction.                                                                  |  |  |  |  |  |  |  |
| 0000<br>0000<br>0000<br>0000<br>0000<br>0000<br>0000<br>0000 | 200800<br>880190<br>205BE0<br>207841<br>000000<br>BA0890<br>000000<br>000000 | MOV #0x80, W0<br>MOV W0, TBLPAG<br>MOV #0x5BE, W0<br>MOV VISI, W1<br>NOP<br>TBLRDL [W0], [W1]<br>NOP<br>NOP |  |  |  |  |  |  |  |
| Step 3: Output the VISI register using the REGOUT command.   |                                                                              |                                                                                                             |  |  |  |  |  |  |  |
| 0001<br>0000                                                 | <visi><br/>000000</visi>                                                     | Clock out contents of the VISI register<br>NOP                                                              |  |  |  |  |  |  |  |

#### TABLE 11-13: SERIAL INSTRUCTION EXECUTION FOR READING THE APPLICATION ID WORD

| Command<br>(Binary)                                                                    | Data<br>(Hexadecimal)                 | Description                         |  |  |  |  |  |  |
|----------------------------------------------------------------------------------------|---------------------------------------|-------------------------------------|--|--|--|--|--|--|
| Step 4: Output W0:W5 using the VISI register and REGOUT command.                       |                                       |                                     |  |  |  |  |  |  |
| 0000                                                                                   | 883C20                                | MOV W0, VISI                        |  |  |  |  |  |  |
| 0000                                                                                   | 000000                                | NOP                                 |  |  |  |  |  |  |
| 0001                                                                                   | -                                     | Clock out contents of VISI register |  |  |  |  |  |  |
| 0000                                                                                   | 883C21                                | MOV W1, VISI                        |  |  |  |  |  |  |
| 0000                                                                                   | 000000                                | NOP                                 |  |  |  |  |  |  |
| 0001                                                                                   | -                                     | Clock out contents of VISI register |  |  |  |  |  |  |
| 0000                                                                                   | 883C22                                | MOV W2, VISI                        |  |  |  |  |  |  |
| 0000                                                                                   | 000000                                | NOP                                 |  |  |  |  |  |  |
| 0001                                                                                   | -                                     | Clock out contents of VISI register |  |  |  |  |  |  |
| 0000                                                                                   | 883C23                                | MOV W3, VISI                        |  |  |  |  |  |  |
| 0000                                                                                   | 000000                                | NOP                                 |  |  |  |  |  |  |
| 0001                                                                                   | -                                     | Clock out contents of VISI register |  |  |  |  |  |  |
| 0000                                                                                   | 883C24                                | MOV W4, VISI                        |  |  |  |  |  |  |
| 0000                                                                                   | 000000                                | NOP                                 |  |  |  |  |  |  |
| 0001                                                                                   | -                                     | Clock out contents of VISI register |  |  |  |  |  |  |
| 0000                                                                                   | 883C25                                | MOV W5, VISI                        |  |  |  |  |  |  |
| 0000                                                                                   | 000000                                | NOP                                 |  |  |  |  |  |  |
| 0001                                                                                   | -                                     | Clock out contents of VISI register |  |  |  |  |  |  |
| Step 5: Reset                                                                          | Step 5: Reset the device internal PC. |                                     |  |  |  |  |  |  |
| 0000                                                                                   | 040100                                | GOTO 0x100                          |  |  |  |  |  |  |
| 0000                                                                                   | 000000                                | NOP                                 |  |  |  |  |  |  |
| Step 6: Repeat Steps 3-5 until all 736 instruction words of executive memory are read. |                                       |                                     |  |  |  |  |  |  |

## TABLE 12-2: READING EXECUTIVE MEMORY (CONTINUED)

| AC/DC C       | HARACTE | ERISTICS                                                                                   | Standard Operating Conditions<br>(unless otherwise stated)<br>Operating Temperature: 25° C is recommended |     |       |                       |
|---------------|---------|--------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------|-----|-------|-----------------------|
| Param.<br>No. | Sym     | Characteristic                                                                             | Min                                                                                                       | Мах | Units | Conditions            |
| P9b           | TDLY5   | Delay between PGD ↓by programming<br>executive to PGD released by<br>programming executive | 15                                                                                                        | _   | μs    | —                     |
| P10           | TDLY6   | Delay between PGD released by programming executive to first PGC ↑ of response             | 5                                                                                                         | _   | μs    | _                     |
| P11           | TDLY7   | Delay between clocking out response words                                                  | 10                                                                                                        | —   | μs    | -                     |
| P12a          | TPROG   | Row Programming cycle time                                                                 | 1                                                                                                         | 4   | ms    | ICSP mode             |
| P12b          | TPROG   | Row Programming cycle time                                                                 | 0.8                                                                                                       | 2.6 | ms    | Enhanced<br>ICSP mode |
| P13a          | Tera    | Bulk/Row Erase cycle time                                                                  | 1                                                                                                         | 4   | ms    | ICSP mode             |
| P13b          | Tera    | Bulk/Row Erase cycle time                                                                  | 0.8                                                                                                       | 2.6 | ms    | Enhanced<br>ICSP mode |

## TABLE 13-1: AC/DC CHARACTERISTICS (CONTINUED)



## **Worldwide Sales and Service**

#### AMERICAS

Corporate Office 2355 West Chandler Blvd. Chandler, AZ 85224-6199 Tel: 480-792-7200 Fax: 480-792-7277 Technical Support: http://support.microchip.com Web Address:

www.microchip.com

Atlanta Duluth, GA Tel: 678-957-9614 Fax: 678-957-1455

Boston Westborough, MA Tel: 774-760-0087 Fax: 774-760-0088

Chicago Itasca, IL Tel: 630-285-0071 Fax: 630-285-0075

Cleveland Independence, OH Tel: 216-447-0464 Fax: 216-447-0643

**Dallas** Addison, TX Tel: 972-818-7423 Fax: 972-818-2924

Detroit Farmington Hills, MI Tel: 248-538-2250 Fax: 248-538-2260

Kokomo Kokomo, IN Tel: 765-864-8360 Fax: 765-864-8387

Los Angeles Mission Viejo, CA Tel: 949-462-9523 Fax: 949-462-9608

Santa Clara Santa Clara, CA Tel: 408-961-6444 Fax: 408-961-6445

Toronto Mississauga, Ontario, Canada Tel: 905-673-0699 Fax: 905-673-6509

#### ASIA/PACIFIC

Asia Pacific Office Suites 3707-14, 37th Floor Tower 6, The Gateway Harbour City, Kowloon Hong Kong Tel: 852-2401-1200 Fax: 852-2401-3431 Australia - Sydney

Tel: 61-2-9868-6733 Fax: 61-2-9868-6755

**China - Beijing** Tel: 86-10-8528-2100 Fax: 86-10-8528-2104

**China - Chengdu** Tel: 86-28-8665-5511 Fax: 86-28-8665-7889

**China - Chongqing** Tel: 86-23-8980-9588 Fax: 86-23-8980-9500

**China - Hong Kong SAR** Tel: 852-2401-1200 Fax: 852-2401-3431

China - Nanjing Tel: 86-25-8473-2460

Fax: 86-25-8473-2470 China - Qingdao Tel: 86-532-8502-7355 Fax: 86-532-8502-7205

**China - Shanghai** Tel: 86-21-5407-5533 Fax: 86-21-5407-5066

China - Shenyang Tel: 86-24-2334-2829 Fax: 86-24-2334-2393

**China - Shenzhen** Tel: 86-755-8203-2660 Fax: 86-755-8203-1760

**China - Wuhan** Tel: 86-27-5980-5300 Fax: 86-27-5980-5118

**China - Xian** Tel: 86-29-8833-7252 Fax: 86-29-8833-7256

**China - Xiamen** Tel: 86-592-2388138 Fax: 86-592-2388130

**China - Zhuhai** Tel: 86-756-3210040 Fax: 86-756-3210049

## ASIA/PACIFIC

India - Bangalore Tel: 91-80-3090-4444 Fax: 91-80-3090-4123

**India - New Delhi** Tel: 91-11-4160-8631 Fax: 91-11-4160-8632

India - Pune Tel: 91-20-2566-1512 Fax: 91-20-2566-1513

**Japan - Yokohama** Tel: 81-45-471- 6166 Fax: 81-45-471-6122

Korea - Daegu Tel: 82-53-744-4301 Fax: 82-53-744-4302

Korea - Seoul Tel: 82-2-554-7200 Fax: 82-2-558-5932 or 82-2-558-5934

Malaysia - Kuala Lumpur Tel: 60-3-6201-9857 Fax: 60-3-6201-9859

**Malaysia - Penang** Tel: 60-4-227-8870 Fax: 60-4-227-4068

Philippines - Manila Tel: 63-2-634-9065 Fax: 63-2-634-9069

Singapore Tel: 65-6334-8870 Fax: 65-6334-8850

**Taiwan - Hsin Chu** Tel: 886-3-6578-300 Fax: 886-3-6578-370

Taiwan - Kaohsiung Tel: 886-7-213-7830 Fax: 886-7-330-9305

Taiwan - Taipei Tel: 886-2-2500-6610 Fax: 886-2-2508-0102

**Thailand - Bangkok** Tel: 66-2-694-1351 Fax: 66-2-694-1350

## EUROPE

Austria - Wels Tel: 43-7242-2244-39 Fax: 43-7242-2244-393 Denmark - Copenhagen Tel: 45-4450-2828 Fax: 45-4485-2829

France - Paris Tel: 33-1-69-53-63-20 Fax: 33-1-69-30-90-79

**Germany - Munich** Tel: 49-89-627-144-0 Fax: 49-89-627-144-44

**Italy - Milan** Tel: 39-0331-742611 Fax: 39-0331-466781

Netherlands - Drunen Tel: 31-416-690399 Fax: 31-416-690340

**Spain - Madrid** Tel: 34-91-708-08-90 Fax: 34-91-708-08-91

**UK - Wokingham** Tel: 44-118-921-5869 Fax: 44-118-921-5820

08/04/10