



Welcome to **E-XFL.COM** 

What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

Applications of "<u>Embedded - Microcontrollers</u>"

| Dataila                    |                                                                                 |
|----------------------------|---------------------------------------------------------------------------------|
| Details                    |                                                                                 |
| Product Status             | Obsolete                                                                        |
| Core Processor             | dsPIC                                                                           |
| Core Size                  | 16-Bit                                                                          |
| Speed                      | 20 MIPS                                                                         |
| Connectivity               | CANbus, I <sup>2</sup> C, SPI, UART/USART                                       |
| Peripherals                | Brown-out Detect/Reset, LVD, POR, PWM, WDT                                      |
| Number of I/O              | 52                                                                              |
| Program Memory Size        | 132KB (44K x 24)                                                                |
| Program Memory Type        | FLASH                                                                           |
| EEPROM Size                | 2K x 8                                                                          |
| RAM Size                   | 6K x 8                                                                          |
| Voltage - Supply (Vcc/Vdd) | 2.5V ~ 5.5V                                                                     |
| Data Converters            | A/D 16x12b                                                                      |
| Oscillator Type            | Internal                                                                        |
| Operating Temperature      | -40°C ~ 85°C (TA)                                                               |
| Mounting Type              | Surface Mount                                                                   |
| Package / Case             | 64-TQFP                                                                         |
| Supplier Device Package    | 64-TQFP (10x10)                                                                 |
| Purchase URL               | https://www.e-xfl.com/product-detail/microchip-technology/dspic30f6011at-20i-pt |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

# 3.0 PROGRAMMING EXECUTIVE APPLICATION

## 3.1 Programming Executive Overview

The programming executive resides in executive memory and is executed when Enhanced ICSP Programming mode is entered. The programming executive provides the mechanism for the programmer (host device) to program and verify the dsPIC30F, using a simple command set and communication protocol.

The following capabilities are provided by the programming executive:

- · Read memory
  - Code memory and data EEPROM
  - Configuration registers
  - Device ID
- · Erase memory
  - Bulk Erase by segment
  - Code memory (by row)
  - Data EEPROM (by row)
- · Program memory
  - Code memory
  - Data EEPROM
  - Configuration registers
- Query
  - Blank Device
  - Programming executive software version

The programming executive performs the low-level tasks required for erasing and programming. This allows the programmer to program the device by issuing the appropriate commands and data.

The programming procedure is outlined in **Section 5.0** "Device Programming".

# 3.2 Programming Executive Code Memory

The programming executive is stored in executive code memory and executes from this reserved region of memory. It requires no resources from user code memory or data EEPROM.

## 3.3 Programming Executive Data RAM

The programming executive uses the device's data RAM for variable storage and program execution. Once the programming executive has run, no assumptions should be made about the contents of data RAM.

# 4.0 CONFIRMING THE CONTENTS OF EXECUTIVE MEMORY

Before programming can begin, the programmer must confirm that the programming executive is stored in executive memory. The procedure for this task is illustrated in Figure 4-1.

First, ICSP mode is entered. The unique application ID word stored in executive memory is then read. If the programming executive is resident, the application ID word is 0xBB, which means programming can resume as normal. However, if the application ID word is not 0xBB, the programming executive must be programmed to Executive Code memory using the method described in Section 12.0 "Programming the Programming Executive to Memory".

Section 11.0 "ICSP™ Mode" describes the process for the ICSP programming method. Section 11.13 "Reading the Application ID Word" describes the procedure for reading the application ID word in ICSP mode.

FIGURE 4-1: CONFIRMING PRESENCE OF THE PROGRAMMING EXECUTIVE



### 5.2 Entering Enhanced ICSP Mode

The Enhanced ICSP mode is entered by holding PGC and PGD high, and then raising MCLR/VPP to VIHH (high voltage), as illustrated in Figure 5-2. In this mode, the code memory, data EEPROM and Configuration bits can be efficiently programmed using the programming executive commands that are serially transferred using PGC and PGD.

FIGURE 5-2: ENTERING ENHANCED ICSP™ MODE



- Note 1: The sequence that places the device into Enhanced ICSP mode places all unused I/Os in the high-impedance state.
  - 2: Before entering Enhanced ICSP mode, clock switching must be disabled using ICSP, by programming the FCKSM<1:0> bits in the FOSC Configuration register to '11' or '10'.
  - 3: When in Enhanced ICSP mode, the SPI output pin (SDO1) will toggle while the device is being programmed.

### 5.3 Chip Erase

Before a chip can be programmed, it must be erased. The Bulk Erase command (ERASEB) is used to perform this task. Executing this command with the MS command field set to 0x3 erases all code memory, data EEPROM and code-protect Configuration bits. The Chip Erase process sets all bits in these three memory regions to '1'.

Since non-code-protect Configuration bits cannot be erased, they must be manually set to '1' using multiple PROGC commands. One PROGC command must be sent for each Configuration register (see Section 5.7 "Configuration Bits Programming").

If Advanced Security features are enabled, then individual Segment Erase operations would need to be performed, depending on which segment needs to be programmed at a given stage of system programming. The user should have the flexibility to select specific segments for programming.

**Note:** The Device ID registers cannot be erased. These registers remain intact after a Chip Erase is performed.

#### 5.4 Blank Check

The term "Blank Check" means to verify that the device has been successfully erased and has no programmed memory cells. A blank or erased memory cell reads as '1'. The following memories must be blank checked:

- · All implemented code memory
- · All implemented data EEPROM
- · All Configuration bits (for their default value)

The Device ID registers (0xFF0000:0xFF0002) can be ignored by the Blank Check since this region stores device information that cannot be erased. Additionally, all unimplemented memory space should be ignored from the Blank Check.

The QBLANK command is used for the Blank Check. It determines if the code memory and data EEPROM are erased by testing these memory regions. A 'BLANK' or 'NOT BLANK' response is returned. The READD command is used to read the Configuration registers. If it is determined that the device is not blank, it must be erased (see Section 5.3 "Chip Erase") before attempting to program the chip.

## 5.5 Code Memory Programming

#### 5.5.1 OVERVIEW

The Flash code memory array consists of 512 rows of thirty-two, 24-bit instructions. Each panel stores 16K instruction words, and each dsPIC30F device has either 1, 2 or 3 memory panels (see Table 5-2).

TABLE 5-2: DEVICE CODE MEMORY SIZE

| Device        | Code Size<br>(24-bit<br>Words) | Number<br>of<br>Rows | Number<br>of<br>Panels |
|---------------|--------------------------------|----------------------|------------------------|
| dsPIC30F2010  | 4K                             | 128                  | 1                      |
| dsPIC30F2011  | 4K                             | 128                  | 1                      |
| dsPIC30F2012  | 4K                             | 128                  | 1                      |
| dsPIC30F3010  | 8K                             | 256                  | 1                      |
| dsPIC30F3011  | 8K                             | 256                  | 1                      |
| dsPIC30F3012  | 8K                             | 256                  | 1                      |
| dsPIC30F3013  | 8K                             | 256                  | 1                      |
| dsPIC30F3014  | 8K                             | 256                  | 1                      |
| dsPIC30F4011  | 16K                            | 512                  | 1                      |
| dsPIC30F4012  | 16K                            | 512                  | 1                      |
| dsPIC30F4013  | 16K                            | 512                  | 1                      |
| dsPIC30F5011  | 22K                            | 704                  | 2                      |
| dsPIC30F5013  | 22K                            | 704                  | 2                      |
| dsPIC30F5015  | 22K                            | 704                  | 2                      |
| dsPIC30F5016  | 22K                            | 704                  | 2                      |
| dsPIC30F6010  | 48K                            | 1536                 | 3                      |
| dsPIC30F6010A | 48K                            | 1536                 | 3                      |
| dsPIC30F6011  | 44K                            | 1408                 | 3                      |
| dsPIC30F6011A | 44K                            | 1408                 | 3                      |
| dsPIC30F6012  | 48K                            | 1536                 | 3                      |
| dsPIC30F6012A | 48K                            | 1536                 | 3                      |
| dsPIC30F6013  | 44K                            | 1408                 | 3                      |
| dsPIC30F6013A | 44K                            | 1408                 | 3                      |
| dsPIC30F6014  | 48K                            | 1536                 | 3                      |
| dsPIC30F6014A | 48K                            | 1536                 | 3                      |
| dsPIC30F6015  | 48K                            | 1536                 | 3                      |

### 5.5.2 PROGRAMMING METHODOLOGY

Code memory is programmed with the PROGP command. PROGP programs one row of code memory to the memory address specified in the command. The number of PROGP commands required to program a device depends on the number of rows that must be programmed in the device.

A flowchart for programming of code memory is illustrated in Figure 5-3. In this example, all 48K instruction words of a dsPIC30F6014A device are programmed. First, the number of commands to send (called 'RemainingCmds' in the flowchart) is set to 1536 and the destination address (called 'BaseAddress') is set to '0'.

Next, one row in the device is programmed with a PROGP command. Each PROGP command contains data for one row of code memory of the dsPIC30F6014A. After the first command is processed successfully, 'RemainingCmds' is decremented by 1 and compared to 0. Since there are more PROGP commands to send, 'BaseAddress' is incremented by 0x40 to point to the next row of memory.

On the second PROGP command, the second row of each memory panel is programmed. This process is repeated until the entire device is programmed. No special handling must be performed when a panel boundary is crossed.

FIGURE 5-3: FLOWCHART FOR PROGRAMMING dsPIC30F6014A CODE MEMORY



| Address  | Name    | Bit 15 | Bit 14 | Bit 13 | Bit 12             | Bit 11 | Bit 10                | Bit 9               | Bit 8                   | Bit 7 | Bit 6 | Bit 5 | Bit 4  | Bit 3 | Bit 2                   | Bit 1              | Bit 0  |
|----------|---------|--------|--------|--------|--------------------|--------|-----------------------|---------------------|-------------------------|-------|-------|-------|--------|-------|-------------------------|--------------------|--------|
| 0xF80000 | FOSC    | FCKSM  | l<1:0> | _      | _                  |        |                       | FOS<2:0>            |                         | _     | _     | _     |        |       | FPR<4:0>                |                    |        |
| 0xF80002 | FWDT    | FWDTEN | _      | _      | _                  | _      | _                     | _                   | _                       | -     | _     | FWPS  | A<1:0> |       | FWPSE                   | 3<3:0>             |        |
| 0xF80004 | FBORPOR | MCLREN | _      | _      | _                  | _      | PWMPIN <sup>(1)</sup> | HPOL <sup>(1)</sup> | LPOL <sup>(1)</sup>     | BOREN | _     | BORV  | /<1:0> | _     | -                       | FPWR               | T<1:0> |
| 0xF80006 | FBS     | _      | _      | Reser  | ved <sup>(2)</sup> | _      | _                     | _                   | Reserved <sup>(2)</sup> | -     | _     | _     | _      |       | Resen                   | ved <sup>(2)</sup> |        |
| 0xF80008 | FSS     | _      | _      | Reser  | ved <sup>(2)</sup> | _      | _                     | Rese                | rved <sup>(2)</sup>     | -     | _     | _     | _      |       | Resen                   | ved <sup>(2)</sup> |        |
| 0xF8000A | FGS     | _      | _      | _      | ı                  | ı      | _                     | ı                   | -                       | -     | -     | ı     | -      | _     | Reserved <sup>(3)</sup> | GCP                | GWRP   |
| 0xF8000C | FICD    | BKBUG  | COE    | _      | _                  |        |                       |                     | -                       |       | _     |       | _      | _     | _                       | ICS<               | :1:0>  |

1: On the 2011, 2012, 3012, 3013, 3014 and 4013, these bits are reserved (read as '1' and must be programmed as '1').
2: Reserved bits read as '1' and must be programmed as '1'.

3: The FGS<2> bit is a read-only copy of the GCP bit (FGS<1>).

#### TABLE 5-11: dsPIC30F CONFIGURATION REGISTERS (FOR dsPIC30F6010A/6011A/6012A/6013A/6014A AND dsPIC30F6015)

| •        |         |        |        |        |        | ,      |                       |                     |                     |       |       |       |        |       |          | -,     |          |
|----------|---------|--------|--------|--------|--------|--------|-----------------------|---------------------|---------------------|-------|-------|-------|--------|-------|----------|--------|----------|
| Address  | Name    | Bit 15 | Bit 14 | Bit 13 | Bit 12 | Bit 11 | Bit 10                | Bit 9               | Bit 8               | Bit 7 | Bit 6 | Bit 5 | Bit 4  | Bit 3 | Bit 2    | Bit 1  | Bit 0    |
| 0xF80000 | FOSC    | FCKSM  | 1<1:0> | _      | _      | _      |                       | FOS<2:0>            |                     | _     | _     | _     |        |       | FPR<4:0> |        | <u> </u> |
| 0xF80002 | FWDT    | FWDTEN | _      | _      | _      | _      | _                     | _                   | _                   | _     | _     | FWPS  | A<1:0> |       | FWPSE    | 3<3:0> |          |
| 0xF80004 | FBORPOR | MCLREN | _      | _      | _      | _      | PWMPIN <sup>(1)</sup> | HPOL <sup>(1)</sup> | LPOL <sup>(1)</sup> | BOREN | _     | BORV  | /<1:0> | _     | _        | FPWR   | T<1:0>   |
| 0xF80006 | FBS     | _      | _      | RBS-   | <1:0>  | _      | _                     | _                   | EBS                 | _     | _     | _     | _      |       | BSS<2:0> |        | BWRP     |
| 0xF80008 | FSS     | _      | _      | RSS-   | <1:0>  | _      | _                     | ESS                 | S<1:0>              | _     | _     | _     | _      |       | SSS<2:0> |        | SWRP     |
| 0xF8000A | FGS     | _      | _      | _      | _      | _      | _                     | _                   | _                   | _     | _     | _     | _      | _     | GSS<     | 1:0>   | GWRP     |
| 0xF8000C | FICD    | BKBUG  | COE    | _      | _      | _      | _                     | _                   | _                   | _     | _     | _     | _      | -     | _        | ICS<   | <1:0>    |

Note 1: On the 6011A, 6012A, 6013A and 6014A, these bits are reserved (read as '1' and must be programmed as '1').

#### 5.7.2 PROGRAMMING METHODOLOGY

System operation Configuration bits are inherently different than all other memory cells. Unlike code memory, data EEPROM and code-protect Configuration bits, the system operation bits cannot be erased. If the chip is erased with the ERASEB command, the system-operation bits retain their previous value. Consequently, you should make no assumption about the value of the system operation bits. They should always be programmed to their desired setting.

Configuration bits are programmed as a single word at a time using the PROGC command. The PROGC command specifies the configuration data and Configuration register address. When Configuration bits are programmed, any unimplemented bits must be programmed with a '0', and any reserved bits must be programmed with a '1'.

Four PROGC commands are required to program all the Configuration bits. Figure 5-5 illustrates the flowchart of Configuration bit programming.

Note

If the General Code Segment Code Protect (GCP) bit is programmed to '0', code memory is code-protected and cannot be read. Code memory must be verified before enabling read protection. See Section 5.7.4 "Code-Protect Configuration Bits" for more information about code-protect Configuration bits.

#### 5.7.3 PROGRAMMING VERIFICATION

Once the Configuration bits are programmed, the contents of memory should be verified to ensure that the programming was successful. Verification requires the Configuration bits to be read back and compared against the copy held in the programmer's buffer. The  $\tt READD$  command reads back the programmed Configuration bits and verifies whether the programming was successful.

Any unimplemented Configuration bits are read-only and read as '0'.

# 5.7.4 CODE-PROTECT CONFIGURATION BITS

The FBS, FSS and FGS Configuration registers are special Configuration registers that control the size and level of code protection for the Boot Segment, Secure Segment and General Segment, respectively. For each segment, two main forms of code protection are provided. One form prevents code memory from being written (write protection), while the other prevents code memory from being read (read protection).

The BWRP, SWRP and GWRP bits control write protection; and BSS<2:0>, SSS<2:0> and GSS<1:0> bits control read protection. The Chip Erase <code>ERASEB</code> command sets all the code protection bits to '1', which allows the device to be programmed.

When write protection is enabled, any programming operation to code memory will fail. When read protection is enabled, any read from code memory will cause a '0x0' to be read, regardless of the actual contents of code memory. Since the programming executive always verifies what it programs, attempting to program code memory with read protection enabled will also result in failure.

It is imperative that all code protection bits are '1' while the device is being programmed and verified. Only after the device is programmed and verified should any of the above bits be programmed to '0' (see Section 5.7 "Configuration Bits Programming").

In addition to code memory protection, parts of data EEPROM and/or data RAM can be configured to be accessible only by code resident in the Boot Segment and/or Secure Segment. The sizes of these "reserved" sections are user-configurable, using the EBS, RBS<1:0>, ESS<1:0> and RSS<1:0> bits.

- Note 1: All bits in the FBS, FSS and FGS
  Configuration registers can only be
  programmed to a value of '0'. ERASEB is
  the only way to reprogram code-protect
  bits from ON ('0') to OFF ('1').
  - 2: If any of the code-protect bits in FBS, FSS, or FGS are clear, the entire device must be erased before it can be reprogrammed.

# 6.0 OTHER PROGRAMMING FEATURES

### 6.1 Erasing Memory

Memory is erased by using an ERASEB, ERASED or ERASEP command, as detailed in **Section 8.5** "Command Descriptions". Code memory can be erased by row using ERASEP. Data EEPROM can be erased by row using ERASED. When memory is erased, the affected memory locations are set to '1's.

ERASEB provides several Bulk Erase options. Performing a Chip Erase with the ERASEB command clears all code memory, data EEPROM and code protection registers. Alternatively, ERASEB can be used to selectively erase either all code memory or data EEPROM. Erase options are summarized in Table 6-1.

TABLE 6-1: ERASE OPTIONS

| Command   | Affected Region                                                                       |
|-----------|---------------------------------------------------------------------------------------|
| ERASEB    | Entire chip <sup>(1)</sup> or all code memory or all data EEPROM, or erase by segment |
| ERASED    | Specified rows of data EEPROM                                                         |
| ERASEP(2) | Specified rows of code memory                                                         |

- **Note 1:** The system operation Configuration registers and device ID registers are not erasable.
  - 2: ERASEP cannot be used to erase codeprotect Configuration bits. These bits must be erased using ERASEB.

### 6.2 Modifying Memory

Instead of bulk-erasing the device before programming, it is possible that you may want to modify only a section of an already programmed device. In this situation, Chip Erase is not a realistic option.

Instead, you can erase selective rows of code memory and data EEPROM using ERASEP and ERASED, respectively. You can then reprogram the modified rows with the PROGP and PROGD command pairs. In these cases, when code memory is programmed, single-panel programming must be specified in the PROGP command.

For modification of Advanced Code Protection bits for a particular segment, the entire chip must first be erased with the ERASEB command. Alternatively, on devices that support Advanced Security, individual segments (code and/or data EEPROM) may be erased, by suitably changing the MS (Memory Select)

field in the <code>ERASEB</code> command. The code-protect Configuration bits can then be reprogrammed using the <code>PROGC</code> command.

Note:

If read or write code protection is enabled for a segment, no modifications can be made to that segment until code protection is disabled. Code protection can only be disabled by performing a Chip Erase or by performing a Segment Erase operation for the required segment.

## 6.3 Reading Memory

The READD command reads the data EEPROM, Configuration bits and device ID of the device. This command only returns 16-bit data and operates on 16-bit registers. READD can be used to return the entire contents of data EEPROM.

The READP command reads the code memory of the device. This command only returns 24-bit data packed as described in **Section 8.3 "Packed Data Format"**. READP can be used to read up to 32K instruction words of code memory.

Note: Reading an unimplemented memory location causes the programming executive to reset. All READD and READP commands must specify only valid

memory locations.

# 6.4 Programming Executive Software Version

At times, it may be necessary to determine the version of programming executive stored in executive memory. The QVER command performs this function. See Section 8.5.11 "QVER Command" for more details about this command.

# 6.5 Data EEPROM Information in the Hexadecimal File

To allow portability of code, the programmer must read the data EEPROM information from the hexadecimal file. If data EEPROM information is not present, a simple warning message should be issued by the programmer. Similarly, when saving a hexadecimal file, all data EEPROM information must be included. An option to not include the data EEPROM information can be provided.

Microchip Technology Inc. believes that this feature is important for the benefit of the end customer.

#### 8.5.5 PROGP COMMAND

| 15       | 12  | 11 | 8     | 7  |          | 0 |
|----------|-----|----|-------|----|----------|---|
| Opcode   |     |    |       | L  | ength.   |   |
| Reserved |     |    |       |    | Addr_MSB |   |
|          |     |    | Addr_ | LS |          |   |
|          | D_1 |    |       |    |          |   |
| D_2      |     |    |       |    |          |   |
|          |     |    |       |    |          |   |
| D_N      |     |    |       |    |          |   |

| Field    | Description                              |
|----------|------------------------------------------|
| Opcode   | 0x5                                      |
| Length   | 0x33                                     |
| Reserved | 0x0                                      |
| Addr_MSB | MSB of 24-bit destination address        |
| Addr_LS  | LS 16 bits of 24-bit destination address |
| D_1      | 16-bit data word 1                       |
| D_2      | 16-bit data word 2                       |
|          | 16-bit data word 3 through 47            |
| D_48     | 16-bit data word 48                      |

The PROGP command instructs the programming executive to program one row of code memory (32 instruction words) to the specified memory address. Programming begins with the row address specified in the command. The destination address should be a multiple of 0x40.

The data to program to memory, located in command words D\_1 through D\_48, must be arranged using the packed instruction word format shown in Figure 8-2.

After all data has been programmed to code memory, the programming executive verifies the programmed data against the data in the command.

### Expected Response (2 words):

0x1500 0x0002

**Note:** Refer to Table 5-2 for code memory size information.

#### 8.5.6 PROGC COMMAND

| 15       | 12 | 11 | 8 | 7   |          | 0 |
|----------|----|----|---|-----|----------|---|
| Opcode   |    |    |   | Lei | ngth     |   |
| Reserved |    |    |   |     | Addr_MSB |   |
| Addr_LS  |    |    |   |     |          |   |
| Data     |    |    |   |     |          |   |

| Field    | Description                              |
|----------|------------------------------------------|
| Opcode   | 0x6                                      |
| Length   | 0x4                                      |
| Reserved | 0x0                                      |
| Addr_MSB | MSB of 24-bit destination address        |
| Addr_LS  | LS 16 bits of 24-bit destination address |
| Data     | Data to program                          |

The PROGC command programs data to the specified Configuration register and verifies the programming. Configuration registers are 16 bits wide, and this command allows one Configuration register to be programmed.

#### Expected Response (2 words):

0x1600 0x0002

**Note:** This command can only be used for programming Configuration registers.

#### 8.5.9 ERASEP COMMAND

| 15       | 12 | 11 | 8     | 7        | 0 |
|----------|----|----|-------|----------|---|
| Opcode   |    |    |       | Length   |   |
| Num_Rows |    |    |       | Addr_MSB |   |
|          |    |    | Addr_ | LS       |   |

| Field    | Description                       |
|----------|-----------------------------------|
| Opcode   | 0x9                               |
| Length   | 0x3                               |
| Num_Rows | Number of rows to erase           |
| Addr_MSB | MSB of 24-bit base address        |
| Addr_LS  | LS 16 bits of 24-bit base address |

The ERASEP command erases the specified number of rows of code memory from the specified base address. The specified base address must be a multiple of 0x40.

Once the erase is performed, all targeted words of code memory contain 0xFFFFFF.

### Expected Response (2 words):

0x1900 0x0002

Note: The ERASEP command cannot be used to erase the Configuration registers or device ID. Code-protect Configuration registers can only be erased with the ERASEB command, while the device ID is read-only.

#### 8.5.10 OBLANK COMMAND

| 15 12    | 11 0   |
|----------|--------|
| Opcode   | Length |
|          | PSize  |
| Reserved | DSize  |

| Field    | Description                                                       |
|----------|-------------------------------------------------------------------|
| Opcode   | 0xA                                                               |
| Length   | 0x3                                                               |
| PSize    | Length of program memory to check (in 24-bit words), max of 49152 |
| Reserved | 0x0                                                               |
| DSize    | Length of data memory to check (in 16-bit words), max of 2048     |

The QBLANK command queries the programming executive to determine if the contents of code memory and data EEPROM are blank (contains all '1's). The size of code memory and data EEPROM to check must be specified in the command.

The Blank Check for code memory begins at 0x0 and advances toward larger addresses for the specified number of instruction words. The Blank Check for data EEPROM begins at 0x7FFFFE and advances toward smaller addresses for the specified number of data words.

QBLANK returns a QE\_Code of 0xF0 if the specified code memory and data EEPROM are blank. Otherwise, QBLANK returns a QE\_Code of 0x0F.

### Expected Response (2 words for blank device):

0x1AF0 0x0002

## Expected Response (2 words for non-blank device):

0x1A0F 0x0002

Note: The QBLANK command does not check the system Configuration registers. The READD command must be used to determine the state of the Configuration registers.

#### 8.5.11 QVER COMMAND

| 15 12  | 11 0   |
|--------|--------|
| Opcode | Length |

| Field  | Description |  |  |  |  |  |  |
|--------|-------------|--|--|--|--|--|--|
| Opcode | 0xB         |  |  |  |  |  |  |
| Length | 0x1         |  |  |  |  |  |  |

The QVER command queries the version of the programming executive software stored in test memory. The "version.revision" information is returned in the response's QE\_Code using a single byte with the following format: main version in upper nibble and revision in the lower nibble (i.e., 0x23 is version 2.3 of programming executive software).

#### **Expected Response (2 words):**

0x1BMN (where "MN" stands for version M.N) 0x0002

# 9.0 PROGRAMMING EXECUTIVE RESPONSES

#### 9.1 Overview

The programming executive sends a response to the programmer for each command that it receives. The response indicates if the command was processed correctly, and includes any required response or error data

The programming executive response set is shown in Table 9-1. This table contains the opcode, mnemonic and description for each response. The response format is described in **Section 9.2** "**Response Format**".

TABLE 9-1: PROGRAMMING EXECUTIVE RESPONSE SET

| Opcode | Mnemonic | Description                       |
|--------|----------|-----------------------------------|
| 0x1    | PASS     | Command successfully processed.   |
| 0x2    | FAIL     | Command unsuccessfully processed. |
| 0x3    | NACK     | Command not known.                |

### 9.2 Response Format

As shown in Example 9-1, all programming executive responses have a general format consisting of a two word header and any required data for the command. Table 9-2 lists the fields and their descriptions.

**EXAMPLE 9-1: FORMAT** 

| 15 12               | 11 8       | 7         | 0 |  |  |  |  |
|---------------------|------------|-----------|---|--|--|--|--|
| Opcode              | Last_Cmd   | QE_Code   |   |  |  |  |  |
|                     | Lenç       | gth       |   |  |  |  |  |
|                     | D_1 (if ap | plicable) |   |  |  |  |  |
|                     |            |           |   |  |  |  |  |
| D_N (if applicable) |            |           |   |  |  |  |  |

TABLE 9-2: FIELDS AND DESCRIPTIONS

| Field    | Description                                                |
|----------|------------------------------------------------------------|
| Opcode   | Response opcode.                                           |
| Last_Cmd | Programmer command that generated the response.            |
| QE_Code  | Query code or Error code.                                  |
| Length   | Response length in 16-bit words (includes 2 header words.) |
| D_1      | First 16-bit data word (if applicable).                    |
| D_N      | Last 16-bit data word (if applicable).                     |

### 9.2.1 Opcode FIELD

The Opcode is a 4-bit field in the first word of the response. The Opcode indicates how the command was processed (see Table 9-1). If the command is processed successfully, the response opcode is PASS. If there is an error in processing the command, the response opcode is FAIL, and the QE\_Code indicates the reason for the failure. If the command sent to the programming executive is not identified, the programming executive returns a NACK response.

### 9.2.2 Last\_Cmd FIELD

The Last\_Cmd is a 4-bit field in the first word of the response and indicates the command that the programming executive processed. Since the programming executive can only process one command at a time, this field is technically not required. However, it can be used to verify whether the programming executive correctly received the command that the programmer transmitted.

### 9.2.3 QE Code FIELD

The QE\_Code is a byte in the first word of the response. This byte is used to return data for query commands, and error codes for all other commands.

When the programming executive processes one of the two query commands (QBLANK or QVER), the returned opcode is always PASS and the QE\_Code holds the query response data. The format of the QE\_Code for both queries is shown in Table 9-3.

TABLE 9-3: QE\_Code FOR QUERIES

| Query  | QE_Code                                                                                          |
|--------|--------------------------------------------------------------------------------------------------|
| QBLANK | 0x0F = Code memory and data EEPROM are NOT blank 0xF0 = Code memory and data EEPROM are blank    |
| QVER   | 0xMN, where programming executive software version = M.N (i.e., 0x32 means software version 3.2) |

When the programming executive processes any command other than a Query, the QE\_Code represents an error code. Supported error codes are shown in Table 9-4. If a command is successfully processed, the returned QE\_Code is set to 0x0, which indicates that there was no error in the command processing. If the verify of the programming for the PROGD, PROGP or PROGC command fails, the QE\_Code is set to 0x1. For all other programming executive errors, the QE\_Code is 0x2.

TABLE 9-4: QE\_Code FOR NON-QUERY COMMANDS

| QE_Code | Description   |  |  |  |  |  |
|---------|---------------|--|--|--|--|--|
| 0x0     | No error      |  |  |  |  |  |
| 0x1     | Verify failed |  |  |  |  |  |
| 0x2     | Other error   |  |  |  |  |  |

#### 9.2.4 RESPONSE LENGTH

The response length indicates the length of the programming executive's response in 16-bit words. This field includes the 2 words of the response header.

With the exception of the response for the READD and READP commands, the length of each response is only 2 words.

The response to the READD command is N + 2 words, where N is the number of words specified in the READD command.

The response to the READP command uses the packed instruction word format described in **Section 8.3** "Packed Data Format". When reading an odd number of program memory words (N odd), the response to the READP command is  $(3 \cdot (N + 1)/2 + 2)$  words. When reading an even number of program memory words (N even), the response to the READP command is  $(3 \cdot N/2 + 2)$  words.

## 10.0 DEVICE ID

The device ID region is 2 x 16 bits and can be read using the READD command. This region of memory is read-only and can also be read when code protection is enabled.

Table 10-1 shows the device ID for each device, Table 10-2 shows the device ID registers and Table 10-3 describes the bit field of each register.

TABLE 10-1: DEVICE IDS

| Davida        | DEV/ID | Silicon Revision DEVID |        |        |        |        |        |        |        |  |  |  |
|---------------|--------|------------------------|--------|--------|--------|--------|--------|--------|--------|--|--|--|
| Device        | A0 A1  |                        | A2     | А3     | A4     | В0     | B1     | B2     |        |  |  |  |
| dsPIC30F2010  | 0x0040 | 0x1000                 | 0x1001 | 0x1002 | 0x1003 | 0x1004 | _      | _      | _      |  |  |  |
| dsPIC30F2011  | 0x0240 | _                      | 0x1001 | _      | _      | _      | _      | _      | _      |  |  |  |
| dsPIC30F2012  | 0x0241 | _                      | 0x1001 | _      | _      | _      | _      | _      |        |  |  |  |
| dsPIC30F3010  | 0x01C0 | 0x1000                 | 0x1001 | 0x1002 | _      | _      | _      | _      | _      |  |  |  |
| dsPIC30F3011  | 0x01C1 | 0x1000                 | 0x1001 | 0x1002 | _      | _      | _      | _      |        |  |  |  |
| dsPIC30F3012  | 0x00C1 | _                      | _      | _      | _      | _      | 0x1040 | 0x1041 | _      |  |  |  |
| dsPIC30F3013  | 0x00C3 | _                      | _      | _      | _      | _      | 0x1040 | 0x1041 | _      |  |  |  |
| dsPIC30F3014  | 0x0160 | _                      | 0x1001 | 0x1002 | _      | _      | _      | _      | _      |  |  |  |
| dsPIC30F4011  | 0x0101 | _                      | 0x1001 | 0x1002 | 0x1003 | 0x1003 | _      | _      |        |  |  |  |
| dsPIC30F4012  | 0x0100 | _                      | 0x1001 | 0x1002 | 0x1003 | 0x1003 | _      | _      | _      |  |  |  |
| dsPIC30F4013  | 0x0141 | _                      | 0x1001 | 0x1002 | _      | _      | _      | _      |        |  |  |  |
| dsPIC30F5011  | 0x0080 | _                      | 0x1001 | 0x1002 | 0x1003 | 0x1003 | _      | _      | _      |  |  |  |
| dsPIC30F5013  | 0x0081 | _                      | 0x1001 | 0x1002 | 0x1003 | 0x1003 | _      | _      |        |  |  |  |
| dsPIC30F5015  | 0x0200 | 0x1000                 | _      | _      | _      | _      | _      | _      | _      |  |  |  |
| dsPIC30F5016  | 0x0201 | 0x1000                 | _      | _      | _      | _      | _      | _      | _      |  |  |  |
| dsPIC30F6010  | 0x0188 | _                      | _      | _      | _      | _      | _      | 0x1040 | 0x1042 |  |  |  |
| dsPIC30F6010A | 0x0281 | _                      | _      | 0x1002 | 0x1003 | 0x1004 | _      | _      | _      |  |  |  |
| dsPIC30F6011  | 0x0192 | _                      | _      | _      | 0x1003 | _      | _      | 0x1040 | 0x1042 |  |  |  |
| dsPIC30F6011A | 0x02C0 | _                      | _      | 0x1002 | _      | _      | 0x1040 | 0x1041 | _      |  |  |  |
| dsPIC30F6012  | 0x0193 | _                      | _      | _      | 0x1003 | _      | _      | 0x1040 | 0x1042 |  |  |  |
| dsPIC30F6012A | 0x02C2 | _                      | _      | 0x1002 | _      | _      | 0x1040 | 0x1041 | _      |  |  |  |
| dsPIC30F6013  | 0x0197 | _                      | _      | _      | 0x1003 | _      | _      | 0x1040 | 0x1042 |  |  |  |
| dsPIC30F6013A | 0x02C1 | _                      | _      | 0x1002 | _      | _      | 0x1040 | 0x1041 | _      |  |  |  |
| dsPIC30F6014  | 0x0198 | _                      | _      | _      | 0x1003 | _      | _      | 0x1040 | 0x1042 |  |  |  |
| dsPIC30F6014A | 0x02C3 | _                      | _      | 0x1002 | _      | _      | 0x1040 | 0x1041 | _      |  |  |  |
| dsPIC30F6015  | 0x0280 | _                      | _      | 0x1002 | 0x1003 | 0x1004 | _      | _      | _      |  |  |  |

TABLE 10-2: dsPIC30F DEVICE ID REGISTERS

| Address  | Name   |           |             |    |    |    |          |   | В | it |   |   |   |      |       |   |   |
|----------|--------|-----------|-------------|----|----|----|----------|---|---|----|---|---|---|------|-------|---|---|
| Address  | Name   | 15        | 14          | 13 | 12 | 11 | 10       | 9 | 8 | 7  | 6 | 5 | 4 | 3    | 2     | 1 | 0 |
| 0xFF0000 | DEVID  |           | DEVID<15:0> |    |    |    |          |   |   |    |   |   |   |      |       |   |   |
| 0xFF0002 | DEVREV | PROC<3:0> |             |    |    |    | REV<5:0> |   |   |    |   |   |   | DOT: | <5:0> |   |   |

## 11.3 Entering ICSP Mode

The ICSP <u>mode</u> is entered by holding PGC and PGD low, raising MCLR/VPP to VIHH (high voltage), and then performing additional steps as illustrated in Figure 11-4.

- **Note 1:** The sequence that places the device into ICSP mode places all unused I/O pins to the high-impedance state.
  - **2:** Once ICSP mode is entered, the PC is set to 0x0 (the Reset vector).
  - **3:** Before leaving the Reset vector, execute two GOTO instructions, followed by a single NOP instruction must be executed.

### FIGURE 11-4: ENTERING ICSP™ MODE



TABLE 11-5: SERIAL INSTRUCTION EXECUTION FOR ERASING PROGRAM MEMORY (EITHER IN LOW-VOLTAGE OR NORMAL-VOLTAGE SYSTEMS) (CONTINUED)

| Command<br>(Binary) | Data<br>(Hexadecimal) | Description                                                            |
|---------------------|-----------------------|------------------------------------------------------------------------|
| Step 18: Unio       | ock the NVMCON to     | erase 1 row of data memory.                                            |
| 0000                | 200558                | MOV #0x55, W8                                                          |
| 0000                | 883B38                | MOV W8, NVMKEY                                                         |
| 0000                | 200AA9                | MOV #0xAA, W9                                                          |
| 0000                | 883B39                | MOV W9, NVMKEY                                                         |
| Step 19: Initia     | ate the erase cycle.  |                                                                        |
| 0000                | A8E761                | BSET NVMCON, #WR                                                       |
| 0000                | 000000                | NOP                                                                    |
| 0000                | 000000                | NOP                                                                    |
| _                   | _                     | Externally time 'P13a' ms (see Section 13.0 "AC/DC Characteristics and |
|                     |                       | Timing Requirements")                                                  |
| 0000                | 000000                | NOP                                                                    |
| 0000                | 000000                | NOP                                                                    |
| 0000                | A9E761                | BCLR NVMCON, #WR                                                       |
| 0000                | 000000                | NOP                                                                    |
| 0000                | 000000                | NOP                                                                    |
| Step 20: Upd        | ate the row address   | stored in NVMADR.                                                      |
| 0000                | 430307                | ADD W6, W7, W6                                                         |
| 0000                | 883B16                | MOV W6, NVMADR                                                         |
| Step 21: Res        | et device internal PC |                                                                        |
| 0000                | 040100                | GOTO 0x100                                                             |
| 0000                | 000000                | NOP                                                                    |
| Step 22: Rep        | eat Steps 17-21 until | all rows of data memory are erased.                                    |

TABLE 11-7: SERIAL INSTRUCTION EXECUTION FOR WRITING CONFIGURATION REGISTERS (CONTINUED)

| Command<br>(Binary)                                                                               | Data<br>(Hexadecimal)   | Description                                                            |  |  |  |  |  |  |
|---------------------------------------------------------------------------------------------------|-------------------------|------------------------------------------------------------------------|--|--|--|--|--|--|
| Step 6: Write the Configuration register data to the write latch and increment the write pointer. |                         |                                                                        |  |  |  |  |  |  |
| 0000                                                                                              | BB1B96                  | TBLWTL W6, [W7++]                                                      |  |  |  |  |  |  |
| 0000                                                                                              | 000000                  | NOP                                                                    |  |  |  |  |  |  |
| 0000                                                                                              | 000000                  | NOP                                                                    |  |  |  |  |  |  |
| Step 7: Unlock                                                                                    | k the NVMCON for p      | programming.                                                           |  |  |  |  |  |  |
| 0000                                                                                              | 200558                  | MOV #0x55, W8                                                          |  |  |  |  |  |  |
| 0000                                                                                              | 883B38                  | MOV W8, NVMKEY                                                         |  |  |  |  |  |  |
| 0000                                                                                              | 200AA9                  | MOV #0xAA, W9                                                          |  |  |  |  |  |  |
| 0000                                                                                              | 883B39                  | MOV W9, NVMKEY                                                         |  |  |  |  |  |  |
| Step 8: Initiate                                                                                  | e the write cycle.      |                                                                        |  |  |  |  |  |  |
| 0000                                                                                              | A8E761                  | BSET NVMCON, #WR                                                       |  |  |  |  |  |  |
| 0000                                                                                              | 000000                  | NOP                                                                    |  |  |  |  |  |  |
| 0000                                                                                              | 000000                  | NOP                                                                    |  |  |  |  |  |  |
| _                                                                                                 | _                       | Externally time 'P12a' ms (see Section 13.0 "AC/DC Characteristics and |  |  |  |  |  |  |
|                                                                                                   |                         | Timing Requirements")                                                  |  |  |  |  |  |  |
| 0000                                                                                              | 000000                  | NOP                                                                    |  |  |  |  |  |  |
| 0000                                                                                              | 000000                  | NOP                                                                    |  |  |  |  |  |  |
| 0000                                                                                              | A9E761                  | BCLR NVMCON, #WR                                                       |  |  |  |  |  |  |
| 0000                                                                                              | 000000                  | NOP                                                                    |  |  |  |  |  |  |
| 0000                                                                                              | 000000                  | NOP                                                                    |  |  |  |  |  |  |
| Step 9: Reset                                                                                     | device internal PC.     |                                                                        |  |  |  |  |  |  |
| 0000                                                                                              | 040100                  | GOTO 0x100                                                             |  |  |  |  |  |  |
| 0000                                                                                              | 000000                  | NOP                                                                    |  |  |  |  |  |  |
| Step 10: Repe                                                                                     | eat steps 3-9 until all | 7 Configuration registers are cleared.                                 |  |  |  |  |  |  |

## 11.8 Writing Code Memory

The procedure for writing code memory is similar to the procedure for clearing the Configuration registers, except that 32 instruction words are programmed at a time. To facilitate this operation, working registers W0:W5 are used as temporary holding registers for the data to be programmed.

Table 11-8 shows the ICSP programming details, including the serial pattern with the ICSP command code, which must be transmitted Least Significant bit first using the PGC and PGD pins (see Figure 11-2). In Step 1, the Reset vector is exited. In Step 2, the NVMCON register is initialized for single-panel programming of code memory. In Step 3, the 24-bit starting destination address for programming is loaded into the TBLPAG register and W7 register. The upper byte of the starting destination address is stored to TBLPAG, while the lower 16 bits of the destination address are stored to W7.

To minimize the programming time, the same packed instruction format that the programming executive uses is utilized (Figure 8-2). In Step 4, four packed instruction words are stored to working registers W0:W5 using the MOV instruction and the read pointer W6 is initialized. The contents of W0:W5 holding the packed instruction word data is shown in Figure 11-4.

In Step 5, eight TBLWT instructions are used to copy the data from W0:W5 to the write latches of code memory. Since code memory is programmed 32 instruction words at a time, Steps 4 and 5 are repeated eight times to load all the write latches (Step 6).

After the write latches are loaded, programming is initiated by writing to the NVMKEY and NVMCON registers in Steps 7 and 8. In Step 9, the internal PC is reset to 0x100. This is a precautionary measure to prevent the PC from incrementing into unimplemented memory when large devices are being programmed. Lastly, in Step 10, Steps 2-9 are repeated until all of code memory is programmed.

FIGURE 11-5: PACKED INSTRUCTION WORDS IN W0:W5

|    | 15   |      | 8   | 7  |      | 0 |
|----|------|------|-----|----|------|---|
| W0 |      | lsw0 |     |    |      |   |
| W1 |      | MSB1 |     |    | MSB0 |   |
| W2 |      |      | lsv | v1 |      |   |
| W3 |      | lsw2 |     |    |      |   |
| W4 |      | MSB3 |     |    | MSB2 |   |
| W5 | lsw3 |      |     |    |      |   |
|    |      |      |     |    |      | - |

TABLE 11-8: SERIAL INSTRUCTION EXECUTION FOR WRITING CODE MEMORY

| Command<br>(Binary)          | Data<br>(Hexadecimal)                | Description                                                                                                                             |
|------------------------------|--------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------|
| Step 1: Exit th              | ne Reset vector.                     |                                                                                                                                         |
| 0000<br>0000<br>0000         | 040100<br>040100<br>000000           | GOTO 0x100<br>GOTO 0x100<br>NOP                                                                                                         |
| Step 2: Set th               | e NVMCON to progr                    | am 32 instruction words.                                                                                                                |
| 0000                         | 24001A<br>883B0A                     | MOV #0x4001, W10<br>MOV W10, NVMCON                                                                                                     |
| Step 3: Initiali             | ze the write pointer (               | W7) for TBLWT instruction.                                                                                                              |
| 0000<br>0000<br>0000         | 200xx0<br>880190<br>2xxxx7           | MOV # <destinationaddress23:16>, W0 MOV W0, TBLPAG MOV #<destinationaddress15:0>, W7</destinationaddress15:0></destinationaddress23:16> |
| Step 4: Initiali             | ze the read pointer (                | W6) and load W0:W5 with the next 4 instruction words to program.                                                                        |
| 0000<br>0000<br>0000<br>0000 | 2xxxx0<br>2xxxx1<br>2xxxx2<br>2xxxx3 | MOV # <lsw0>, W0 MOV #<msb1:msb0>, W1 MOV #<lsw1>, W2 MOV #<lsw2>, W3</lsw2></lsw1></msb1:msb0></lsw0>                                  |
| 0000                         | 2xxxx4<br>2xxxx5                     | MOV # <msb3:msb2>, W4<br/>MOV #<lsw3>, W5</lsw3></msb3:msb2>                                                                            |

## 11.9 Writing Data EEPROM

The procedure for writing data EEPROM is very similar to the procedure for writing code memory, except that fewer words are programmed in each operation. When writing data EEPROM, one row of data EEPROM is programmed at a time. Each row consists of sixteen 16-bit data words. Since fewer words are programmed

during each operation, only working registers W0:W3 are used as temporary holding registers for the data to be programmed.

Table 11-9 shows the ICSP programming details for writing data EEPROM. Note that a different NVMCON value is required to write to data EEPROM, and that the TBLPAG register is hard-coded to 0x7F (the upper byte address of all locations of data EEPROM).

TABLE 11-9: SERIAL INSTRUCTION EXECUTION FOR WRITING DATA EEPROM

| Command<br>(Binary) | Data<br>(Hexadecimal)   | Description                                                 |
|---------------------|-------------------------|-------------------------------------------------------------|
| Step 1: Exit th     | ne Reset vector.        |                                                             |
| 0000                | 040100                  | GOTO 0x100                                                  |
| 0000                | 040100                  | GOTO 0x100                                                  |
| 0000                | 000000                  | NOP                                                         |
| Step 2: Set th      | e NVMCON to write       | 16 data words.                                              |
| 0000                | 24005A                  | MOV #0x4005, W10                                            |
| 0000                | 883B0A                  | MOV W10, NVMCON                                             |
| Step 3: Initiali    | ze the write pointer    | (W7) for TBLWT instruction.                                 |
| 0000                | 2007F0                  | MOV #0x7F, W0                                               |
| 0000                | 880190                  | MOV WO, TBLPAG                                              |
| 0000                | 2xxxx7                  | MOV # <destinationaddress15:0>, W7</destinationaddress15:0> |
| Step 4: Load        | W0:W3 with the nex      | t 4 data words to program.                                  |
| 0000                | 2xxxx0                  | MOV # <wordo>, WO</wordo>                                   |
| 0000                | 2xxxx1                  | MOV # <word1>, W1</word1>                                   |
| 0000                | 2xxxx2                  | MOV # <word2>, W2</word2>                                   |
| 0000                | 2xxxx3                  | MOV # <word3>, W3</word3>                                   |
| Step 5: Set th      | e read pointer (W6)     | and load the (next set of) write latches.                   |
| 0000                | EB0300                  | CLR W6                                                      |
| 0000                | 000000                  | NOP                                                         |
| 0000                | BB1BB6                  | TBLWTL [W6++], [W7++]                                       |
| 0000                | 000000                  | NOP                                                         |
| 0000                | 000000                  | NOP                                                         |
| 0000                | BB1BB6                  | TBLWTL [W6++], [W7++]                                       |
| 0000                | 000000                  | NOP                                                         |
| 0000                | 000000                  | NOP                                                         |
| 0000                | BB1BB6                  | TBLWTL [W6++], [W7++]                                       |
| 0000                | 000000                  | NOP                                                         |
| 0000                | 000000                  | NOP                                                         |
| 0000                | BB1BB6                  | TBLWTL [W6++], [W7++]                                       |
| 0000                | 000000                  | NOP                                                         |
| 0000                | 000000                  | NOP                                                         |
| Step 6: Renea       | at steps 4-5 four time  | es to load the write latches for 16 data words.             |
| p                   | at otopo i o ioui tiili | to load the fille lateries for to data words.               |

## 11.11 Reading Configuration Memory

The procedure for reading configuration memory is similar to the procedure for reading code memory, except that 16-bit data words are read instead of 24-bit words. Since there are seven Configuration registers, they are read one register at a time.

Table 11-11 shows the ICSP programming details for reading all of the configuration memory. Note that the TBLPAG register is hard-coded to 0xF8 (the upper byte address of configuration memory), and the read pointer W6 is initialized to 0x0000.

TABLE 11-11: SERIAL INSTRUCTION EXECUTION FOR READING ALL CONFIGURATION MEMORY

| Command<br>(Binary) | Data<br>(Hexadecimal) | Description                                                             |
|---------------------|-----------------------|-------------------------------------------------------------------------|
| Step 1: Exit t      | ne Reset vector.      |                                                                         |
| 0000                | 040100                | GOTO 0x100                                                              |
| 0000                | 040100                | GOTO 0x100                                                              |
| 0000                | 000000                | NOP                                                                     |
| Step 2: Initial     | ize TBLPAG, and       | the read pointer (W6) and the write pointer (W7) for TBLRD instruction. |
| 0000                | 200F80                | MOV #0xF8, WO                                                           |
| 0000                | 880190                | MOV WO, TBLPAG                                                          |
| 0000                | EB0300                | CLR W6                                                                  |
| 0000                | EB0380                | CLR W7                                                                  |
| 0000                | 000000                | NOP                                                                     |
| Step 3: Read        | the Configuration     | register and write it to the VISI register (located at 0x784).          |
| 0000                | BA0BB6                | TBLRDL [W6++], [W7]                                                     |
| 0000                | 000000                | NOP                                                                     |
| 0000                | 000000                | NOP                                                                     |
| 0000                | 883C20                | MOV WO, VISI                                                            |
| 0000                | 000000                | NOP                                                                     |
| Step 4: Outpu       | ut the VISI registe   | r using the REGOUT command.                                             |
| 0001                | <visi></visi>         | Clock out contents of VISI register                                     |
| 0000                | 000000                | NOP                                                                     |
| Step 5: Rese        | t device internal F   | PC.                                                                     |
| 0000                | 040100                | GOTO 0x100                                                              |
| 0000                | 000000                | NOP                                                                     |
| Step 6: Repe        | at steps 3-5 six tir  | nes to read all of configuration memory.                                |

### 11.13 Reading the Application ID Word

The application ID word is stored at address 0x8005BE in executive code memory. To read this memory location, you must use the SIX control code to move this program memory location to the VISI register. The REGOUT control code must then be used to clock the contents of the VISI register out of the device. The corresponding control and instruction codes that must be serially transmitted to the device to perform this operation are shown in Table 11-13.

Once the programmer has clocked-out the application ID word, it must be inspected. If the application ID has the value 0xBB, the programming executive is resident in memory and the device can be programmed using the mechanism described in **Section 5.0** "**Device Programming**". However, if the application ID has any other value, the programming executive is not resident in memory. It must be loaded to memory before the device can be programmed. The procedure for loading the programming executive to the memory is described in **Section 12.0** "**Programming the Programming Executive to Memory**".

### 11.14 Exiting ICSP Mode

After confirming that the programming executive is resident in memory, or loading the programming executive, ICSP mode is exited by removing power to the device or bringing MCLR to VIL. Programming can then take place by following the procedure outlined in Section 5.0 "Device Programming".

TABLE 11-13: SERIAL INSTRUCTION EXECUTION FOR READING THE APPLICATION ID WORD

| Command<br>(Binary)                                  | Data<br>(Hexadecimal)                                                        | Description                                                                        |  |
|------------------------------------------------------|------------------------------------------------------------------------------|------------------------------------------------------------------------------------|--|
| Step 1: Exit th                                      | ne Reset vector.                                                             |                                                                                    |  |
| 0000<br>0000<br>0000                                 | 040100<br>040100<br>000000                                                   | GOTO 0x100<br>GOTO 0x100<br>NOP                                                    |  |
| Step 2: Initiali                                     | ze TBLPAG and th                                                             | ne read pointer (W0) for TBLRD instruction.                                        |  |
| 0000<br>0000<br>0000<br>0000<br>0000<br>0000<br>0000 | 200800<br>880190<br>205BE0<br>207841<br>000000<br>BA0890<br>000000<br>000000 | MOV #0x80, W0 MOV W0, TBLPAG MOV #0x5BE, W0 MOV VISI, W1 NOP TBLRDL [W0], [W1] NOP |  |
| Step 3: Outpu                                        | ut the VISI register                                                         | using the REGOUT command.                                                          |  |
| 0001<br>0000                                         | <visi></visi>                                                                | Clock out contents of the VISI register NOP                                        |  |

TABLE A-1: CHECKSUM COMPUTATION (CONTINUED)

| Device        | Read Code<br>Protection | Checksum Computation | Erased<br>Value | Value with<br>0xAAAAAA at 0x0<br>and Last<br>Code Address |
|---------------|-------------------------|----------------------|-----------------|-----------------------------------------------------------|
| dsPIC30F5016  | Disabled                | CFGB+SUM(0:00AFFF)   | 0xFC06          | 0xFA08                                                    |
|               | Enabled                 | CFGB                 | 0x0404          | 0x0404                                                    |
| dsPIC30F6010  | Disabled                | CFGB+SUM(0:017FFF)   | 0xC406          | 0xC208                                                    |
|               | Enabled                 | CFGB                 | 0x0404          | 0x0404                                                    |
| dsPIC30F6010A | Disabled                | CFGB+SUM(0:017FFF)   | 0xC406          | 0xC208                                                    |
|               | Enabled                 | CFGB                 | 0x0404          | 0x0404                                                    |
| dsPIC30F6011  | Disabled                | CFGB+SUM(0:015FFF)   | 0xF406          | 0xF208                                                    |
|               | Enabled                 | CFGB                 | 0x0404          | 0x0404                                                    |
| dsPIC30F6011A | Disabled                | CFGB+SUM(0:015FFF)   | 0xF406          | 0xF208                                                    |
|               | Enabled                 | CFGB                 | 0x0404          | 0x0404                                                    |
| dsPIC30F6012  | Disabled                | CFGB+SUM(0:017FFF)   | 0xC406          | 0xC208                                                    |
|               | Enabled                 | CFGB                 | 0x0404          | 0x0404                                                    |
| dsPIC30F6012A | Disabled                | CFGB+SUM(0:017FFF)   | 0xC406          | 0xC208                                                    |
|               | Enabled                 | CFGB                 | 0x0404          | 0x0404                                                    |
| dsPIC30F6013  | Disabled                | CFGB+SUM(0:015FFF)   | 0xF406          | 0xF208                                                    |
|               | Enabled                 | CFGB                 | 0x0404          | 0x0404                                                    |
| dsPIC30F6013A | Disabled                | CFGB+SUM(0:015FFF)   | 0xF406          | 0xF208                                                    |
|               | Enabled                 | CFGB                 | 0x0404          | 0x0404                                                    |
| dsPIC30F6014  | Disabled                | CFGB+SUM(0:017FFF)   | 0xC406          | 0xC208                                                    |
|               | Enabled                 | CFGB                 | 0x0404          | 0x0404                                                    |
| dsPIC30F6014A | Disabled                | CFGB+SUM(0:017FFF)   | 0xC406          | 0xC208                                                    |
|               | Enabled                 | CFGB                 | 0x0404          | 0x0404                                                    |
| dsPIC30F6015  | Disabled                | CFGB+SUM(0:017FFF)   | 0xC406          | 0xC208                                                    |
|               | Enabled                 | CFGB                 | 0x0404          | 0x0404                                                    |

### Item Description:

**SUM(a:b)** = Byte sum of locations a to b inclusive (all 3 bytes of code memory)

**CFGB** = Configuration Block (masked) = Byte sum of ((FOSC&0xC10F) + (FWDT&0x803F) + (FBORPOR&0x87B3) + (FBS&0x310F) + (FSS&0x330F) + (FGS&0x0007) + (FICD&0xC003))



## **Worldwide Sales and Service**

#### **AMERICAS**

Corporate Office 2355 West Chandler Blvd. Chandler, AZ 85224-6199

Tel: 480-792-7200 Fax: 480-792-7277 Technical Support:

http://support.microchip.com

Web Address: www.microchip.com

Atlanta

Duluth, GA Tel: 678-957-9614 Fax: 678-957-1455

**Boston** 

Westborough, MA Tel: 774-760-0087 Fax: 774-760-0088

Chicago Itasca. IL

Tel: 630-285-0071 Fax: 630-285-0075

Cleveland

Independence, OH Tel: 216-447-0464 Fax: 216-447-0643

Dallas

Addison, TX Tel: 972-818-7423 Fax: 972-818-2924

Detroit

Farmington Hills, MI Tel: 248-538-2250 Fax: 248-538-2260

Kokomo

Kokomo, IN Tel: 765-864-8360 Fax: 765-864-8387

Los Angeles

Mission Viejo, CA Tel: 949-462-9523 Fax: 949-462-9608

Santa Clara

Santa Clara, CA Tel: 408-961-6444 Fax: 408-961-6445

Toronto

Mississauga, Ontario, Canada

Tel: 905-673-0699

Fax: 905-673-6509

#### ASIA/PACIFIC

**Asia Pacific Office** 

Suites 3707-14, 37th Floor Tower 6, The Gateway Harbour City, Kowloon

Hong Kong Tel: 852-2401-1200

Fax: 852-2401-3431
Australia - Sydney

Tel: 61-2-9868-6733 Fax: 61-2-9868-6755

China - Beijing

Tel: 86-10-8528-2100 Fax: 86-10-8528-2104

China - Chengdu Tel: 86-28-8665-5511

Tel: 86-28-8665-5511 Fax: 86-28-8665-7889

China - Chongqing

Tel: 86-23-8980-9588 Fax: 86-23-8980-9500

China - Hong Kong SAR

Tel: 852-2401-1200 Fax: 852-2401-3431

China - Nanjing

Tel: 86-25-8473-2460 Fax: 86-25-8473-2470

China - Qingdao

Tel: 86-532-8502-7355 Fax: 86-532-8502-7205

China - Shanghai

Tel: 86-21-5407-5533 Fax: 86-21-5407-5066

China - Shenyang

Tel: 86-24-2334-2829 Fax: 86-24-2334-2393

China - Shenzhen

Tel: 86-755-8203-2660 Fax: 86-755-8203-1760

China - Wuhan

Tel: 86-27-5980-5300 Fax: 86-27-5980-5118

China - Xian

Tel: 86-29-8833-7252 Fax: 86-29-8833-7256

China - Xiamen

Tel: 86-592-2388138 Fax: 86-592-2388130

China - Zhuhai Tel: 86-756-3210040

Fax: 86-756-3210049

#### ASIA/PACIFIC

India - Bangalore

Tel: 91-80-3090-4444 Fax: 91-80-3090-4123

India - New Delhi

Tel: 91-11-4160-8631 Fax: 91-11-4160-8632

India - Pune

Tel: 91-20-2566-1512 Fax: 91-20-2566-1513

Japan - Yokohama

Tel: 81-45-471- 6166 Fax: 81-45-471-6122

Korea - Daegu

Tel: 82-53-744-4301 Fax: 82-53-744-4302

Korea - Seoul

Tel: 82-2-554-7200 Fax: 82-2-558-5932 or 82-2-558-5934

Malaysia - Kuala Lumpur

Tel: 60-3-6201-9857 Fax: 60-3-6201-9859

Malaysia - Penang

Tel: 60-4-227-8870 Fax: 60-4-227-4068

Philippines - Manila

Tel: 63-2-634-9065 Fax: 63-2-634-9069

Singapore

Tel: 65-6334-8870 Fax: 65-6334-8850

Taiwan - Hsin Chu

Tel: 886-3-6578-300 Fax: 886-3-6578-370

Taiwan - Kaohsiung

Tel: 886-7-213-7830 Fax: 886-7-330-9305

Taiwan - Taipei

Tel: 886-2-2500-6610 Fax: 886-2-2508-0102

Thailand - Bangkok

Tel: 66-2-694-1351 Fax: 66-2-694-1350

#### **EUROPE**

Austria - Wels

Tel: 43-7242-2244-39 Fax: 43-7242-2244-393 Denmark - Copenhagen

Tel: 45-4450-2828

Fax: 45-4450-2828

France - Paris

Tel: 33-1-69-53-63-20 Fax: 33-1-69-30-90-79

Germany - Munich

Tel: 49-89-627-144-0 Fax: 49-89-627-144-44

Italy - Milan

Tel: 39-0331-742611 Fax: 39-0331-466781

Netherlands - Drunen

Tel: 31-416-690399 Fax: 31-416-690340

Spain - Madrid

Tel: 34-91-708-08-90 Fax: 34-91-708-08-91

**UK - Wokingham** Tel: 44-118-921-5869 Fax: 44-118-921-5820

08/04/10