Welcome to **E-XFL.COM** What is "Embedded - Microcontrollers"? "Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications. Applications of "<u>Embedded - Microcontrollers</u>" | Details | | |----------------------------|--------------------------------------------------------------------------------| | Product Status | Obsolete | | Core Processor | dsPIC | | Core Size | 16-Bit | | Speed | 30 MIPs | | Connectivity | CANbus, I <sup>2</sup> C, SPI, UART/USART | | Peripherals | AC'97, Brown-out Detect/Reset, I2S, LVD, POR, PWM, WDT | | Number of I/O | 68 | | Program Memory Size | 144KB (48K x 24) | | Program Memory Type | FLASH | | EEPROM Size | 4K x 8 | | RAM Size | 8K x 8 | | Voltage - Supply (Vcc/Vdd) | 2.5V ~ 5.5V | | Data Converters | A/D 16x12b | | Oscillator Type | Internal | | Operating Temperature | -40°C ~ 85°C (TA) | | Mounting Type | Surface Mount | | Package / Case | 80-TQFP | | Supplier Device Package | 80-TQFP (14x14) | | Purchase URL | https://www.e-xfl.com/product-detail/microchip-technology/dspic30f6014t-30i-pf | Email: info@E-XFL.COM Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong #### 5.0 DEVICE PROGRAMMING # 5.1 Overview of the Programming Process Once the programming executive has been verified in memory (or loaded if not present), the dsPIC30F can be programmed using the command set shown in Table 5-1. A detailed description for each command is provided in Section 8.0 "Programming Executive Commands". TABLE 5-1: COMMAND SET SUMMARY | Command | Description | |---------|---------------------------------------------------------| | SCHECK | Sanity check | | READD | Read data EEPROM, Configuration registers and device ID | | READP | Read code memory | | PROGD | Program one row of data EEPROM and verify | | PROGP | Program one row of code memory and verify | | PROGC | Program Configuration bits and verify | | ERASEB | Bulk Erase, or erase by segment | | ERASED | Erase data EEPROM | | ERASEP | Erase code memory | | QBLANK | Query if the code memory and data EEPROM are blank | | QVER | Query the software version | A high-level overview of the programming process is illustrated in Figure 5-1. The process begins by entering Enhanced ICSP mode. The chip is then bulk erased, which clears all memory to '1' and allows the device to be programmed. The Chip Erase is verified before programming begins. Next, the code memory, data Flash and Configuration bits are programmed. As these memories are programmed, they are each verified to ensure that programming was successful. If no errors are detected, the programming is complete and Enhanced ICSP mode is exited. If any of the verifications fail, the procedure should be repeated, starting from the Chip Erase. If Advanced Security features are enabled, then individual Segment Erase operations need to be performed, based on user selections (i.e., based on the specific needs of the user application). The specific operations that are used typically depend on the order in which various segments need to be programmed for a given application or system. Section 5.2 "Entering Enhanced ICSP Mode" through Section 5.8 "Exiting Enhanced ICSP Mode" describe the programming process in detail. FIGURE 5-1: PROGRAMMING FLOW #### 5.5.3 PROGRAMMING VERIFICATION Once code memory is programmed, the contents of memory can be verified to ensure that programming was successful. Verification requires code memory to be read back and compared against the copy held in the programmer's buffer. The READP command can be used to read back all the programmed code memory. Alternatively, you can have the programmer perform the verification once the entire device is programmed using a checksum computation, as described in **Section 6.8 "Checksum Computation"**. #### 5.6 Data EEPROM Programming #### 5.6.1 OVERVIEW The panel architecture for the data EEPROM memory array consists of 128 rows of sixteen 16-bit data words. Each panel stores 2K words. All devices have either one or no memory panels. Devices with data EEPROM provide either 512 words, 1024 words or 2048 words of memory on the one panel (see Table 5-3). TABLE 5-3: DATA EEPROM SIZE | Device | Data EEPROM<br>Size (Words) | Number of Rows | |---------------|-----------------------------|----------------| | dsPIC30F2010 | 512 | 32 | | dsPIC30F2011 | 0 | 0 | | dsPIC30F2012 | 0 | 0 | | dsPIC30F3010 | 512 | 32 | | dsPIC30F3011 | 512 | 32 | | dsPIC30F3012 | 512 | 32 | | dsPIC30F3013 | 512 | 32 | | dsPIC30F3014 | 512 | 32 | | dsPIC30F4011 | 512 | 32 | | dsPIC30F4012 | 512 | 32 | | dsPIC30F4013 | 512 | 32 | | dsPIC30F5011 | 512 | 32 | | dsPIC30F5013 | 512 | 32 | | dsPIC30F5015 | 512 | 32 | | dsPIC30F5016 | 512 | 32 | | dsPIC30F6010 | 2048 | 128 | | dsPIC30F6010A | 2048 | 128 | | dsPIC30F6011 | 1024 | 64 | | dsPIC30F6011A | 1024 | 64 | | dsPIC30F6012 | 2048 | 128 | | dsPIC30F6012A | 2048 | 128 | | dsPIC30F6013 | 1024 | 64 | | dsPIC30F6013A | 1024 | 64 | | dsPIC30F6014 | 2048 | 128 | | dsPIC30F6014A | 2048 | 128 | | dsPIC30F6015 | 2048 | 128 | #### 5.6.2 PROGRAMMING METHODOLOGY The programming executive uses the PROGD command to program the data EEPROM. Figure 5-4 illustrates the flowchart of the process. Firstly, the number of rows to program (RemainingRows) is based on the device size, and the destination address (DestAddress) is set to '0'. In this example, 128 rows (2048 words) of data EEPROM will be programmed. The first PROGD command programs the first row of data EEPROM. Once the command completes successfully, 'RemainingRows' is decremented by 1 and compared with 0. Since there are 127 more rows to program, 'BaseAddress' is incremented by 0x20 to point to the next row of data EEPROM. This process is then repeated until all 128 rows of data EEPROM are programmed. FIGURE 5-4: FLOWCHART FOR PROGRAMMING dsPIC30F6014A DATA EEPROM TABLE 5-7: CONFIGURATION BITS DESCRIPTION | Bit Field | Register | Description | |------------|----------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | FWPSA<1:0> | FWDT | Watchdog Timer Prescaler A 11 = 1:512 10 = 1:64 01 = 1:8 00 = 1:1 | | FWPSB<3:0> | FWDT | Watchdog Timer Prescaler B 1111 = 1:16 1110 = 1:15 | | FWDTEN | FWDT | Watchdog Enable 1 = Watchdog enabled (LPRC oscillator cannot be disabled. Clearing the SWDTEN bit in the RCON register will have no effect) 0 = Watchdog disabled (LPRC oscillator can be disabled by clearing the SWDTEN bit in the RCON register) | | MCLREN | FBORPOR | Master Clear Enable 1 = Master Clear pin (MCLR) is enabled 0 = MCLR pin is disabled | | PWMPIN | FBORPOR | Motor Control PWM Module Pin Mode 1 = PWM module pins controlled by PORT register at device Reset (tri-stated) 0 = PWM module pins controlled by PWM module at device Reset (configured as output pins) | | HPOL | FBORPOR | Motor Control PWM Module High-Side Polarity 1 = PWM module high-side output pins have active-high output polarity 0 = PWM module high-side output pins have active-low output polarity | | LPOL | FBORPOR | Motor Control PWM Module Low-Side Polarity 1 = PWM module low-side output pins have active-high output polarity 0 = PWM module low-side output pins have active-low output polarity | | BOREN | FBORPOR | PBOR Enable 1 = PBOR enabled 0 = PBOR disabled | | BORV<1:0> | FBORPOR | Brown-out Voltage Select 11 = 2.0V (not a valid operating selection) 10 = 2.7V 01 = 4.2V 00 = 4.5V | | FPWRT<1:0> | FBORPOR | Power-on Reset Timer Value Select 11 = PWRT = 64 ms 10 = PWRT = 16 ms 01 = PWRT = 4 ms 00 = Power-up Timer disabled | | RBS<1:0> | FBS | Boot Segment Data RAM Code Protection (only present in dsPIC30F5011/5013/6010A/6011A/6012A/6013A/6014A/6015) 11 = No Data RAM is reserved for Boot Segment 10 = Small-sized Boot RAM [128 bytes of RAM are reserved for Boot Segment] 01 = Medium-sized Boot RAM [256 bytes of RAM are reserved for Boot Segment] 00 = Large-sized Boot RAM [512 bytes of RAM are reserved for Boot Segment in dsPIC30F5011/5013, and 1024 bytes in dsPIC30F6010A/6011A/6012A/6013A/6014A/6015] | TABLE 5-7: CONFIGURATION BITS DESCRIPTION (CONTINUED) | Bit Field | Register | Description | |-----------|----------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | EBS | FBS | Boot Segment Data EEPROM Code Protection (only present in dsPIC30F5011/5013/6010A/6011A/6012A/6013A/6014A/6015) 1 = No Data EEPROM is reserved for Boot Segment 0 = 128 bytes of Data EEPROM are reserved for Boot Segment in dsPIC30F5011/5013, and 256 bytes in dsPIC30F6010A/6011A/6012A/6013A/6014A/6015 | | BSS<2:0> | FBS | Boot Segment Program Memory Code Protection (only present in dsPlC30F5011/5013/6010A/6011A/6012A/6013A/6014A/6015) 111 = No Boot Segment 110 = Standard security; Small-sized Boot Program Flash [Boot Segment starts after BS and ends at 0x0003FF] 101 = Standard security; Medium-sized Boot Program Flash [Boot Segment starts after BS and ends at 0x000FFF] 100 = Standard security; Large-sized Boot Program Flash [Boot Segment starts after BS and ends at 0x0001FF] 011 = No Boot Segment 010 = High security; Small-sized Boot Program Flash [Boot Segment starts after BS and ends at 0x0003FF] 001 = High security; Medium-sized Boot Program Flash [Boot Segment starts after BS and ends at 0x000FFF] 000 = High security; Large-sized Boot Program Flash [Boot Segment starts after BS and ends at 0x000FFF] | | BWRP | FBS | Boot Segment Program Memory Write Protection (only present in dsPIC30F5011/5013/6010A/6011A/6012A/6013A/6014A/6015) 1 = Boot Segment program memory is not write-protected 0 = Boot Segment program memory is write-protected | | RSS<1:0> | FSS | Secure Segment Data RAM Code Protection (only present in dsPIC30F5011/5013/6010A/6011A/6012A/6013A/6014A/6015) 11 = No Data RAM is reserved for Secure Segment 10 = Small-sized Secure RAM [(256 - N) bytes of RAM are reserved for Secure Segment] 01 = Medium-sized Secure RAM [(768 - N) bytes of RAM are reserved for Secure Segment in dsPIC30F5011/5013, and (2048 - N) bytes in dsPIC30F6010A/6011A/6012A/6013A/6014A/6015] 00 = Large-sized Secure RAM [(1024 - N) bytes of RAM are reserved for Secure Segment in dsPIC30F5011/5013, and (4096 - N) bytes in dsPIC30F6010A/6011A/6012A/6013A/6014A/6015] where N = Number of bytes of RAM reserved for Boot Sector. | | ESS<1:0> | FSS | Secure Segment Data EEPROM Code Protection (only present in dsPlC30F5011/5013/6010A/6011A/6012A/6013A/6014A/6015) 11 = No Data EEPROM is reserved for Secure Segment 10 = Small-sized Secure Data EEPROM [(128 - N) bytes of Data EEPROM are reserved for Secure Segment in dsPlC30F5011/5013, and (256 - N) bytes in dsPlC30F6010A/6011A/6012A/6013A/6014A/6015] 01 = Medium-sized Secure Data EEPROM [(256 - N) bytes of Data EEPROM are reserved for Secure Segment in dsPlC30F5011/5013, and (512 - N) bytes in dsPlC30F6010A/6011A/6012A/6013A/6014A/6015] 00 = Large-sized Secure Data EEPROM [(512 - N) bytes of Data EEPROM are reserved for Secure Segment in dsPlC30F5011/5013, (1024 - N) bytes in dsPlC30F6011A/6013A, and (2048 - N) bytes in dsPlC30F6010A/6012A/6014A/6015] where N = Number of bytes of Data EEPROM reserved for Boot Sector. | TABLE 5-7: CONFIGURATION BITS DESCRIPTION (CONTINUED) | Bit Field | Register | Description | |-----------|---------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | SSS<2:0> | FSS | Secure Segment Program Memory Code Protection (only present in dsPlC30F5011/5013/6010A/6011A/6012A/6013A/6014A/6015) 111 = No Secure Segment 110 = Standard security; Small-sized Secure Program Flash [Secure Segment starts after BS and ends at 0x001FFF] 101 = Standard security; Medium-sized Secure Program Flash [Secure Segment starts after BS and ends at 0x003FFF] 100 = Standard security; Large-sized Secure Program Flash [Secure Segment starts after BS and ends at 0x007FFF] 011 = No Secure Segment 010 = High security; Small-sized Secure Program Flash [Secure Segment starts after BS and ends at 0x001FFF] 001 = High security; Medium-sized Secure Program Flash [Secure Segment starts after BS and ends at 0x003FFF] 000 = High security; Large-sized Secure Program Flash [Secure Segment starts after BS and ends at 0x007FFF] | | SWRP | FSS | Secure Segment Program Memory Write Protection (only present in dsPIC30F5011/5013/6010A/6011A/6012A/6013A/6014A/6015) 1 = Secure Segment program memory is not write-protected 0 = Secure program memory is write-protected | | GSS<1:0> | FGS | General Segment Program Memory Code Protection (only present in dsPlC30F5011/5013/6010A/6011A/6012A/6013A/6014A/6015) 11 = Code protection is disabled 10 = Standard security code protection is enabled 0x = High security code protection is enabled | | GCP | FGS | General Segment Program Memory Code Protection (present in all devices except dsPIC30F5011/5013/6010A/6011A/6012A/6013A/6014A/6015) 1 = General Segment program memory is not code-protected 0 = General Segment program memory is code-protected | | GWRP | FGS | General Segment Program Memory Write Protection 1 = General Segment program memory is not write-protected 0 = General Segment program memory is write-protected | | BKBUG | FICD | Debugger/Emulator Enable 1 = Device will reset into Operational mode 0 = Device will reset into Debug/Emulation mode | | COE | FICD | Debugger/Emulator Enable 1 = Device will reset into Operational mode 0 = Device will reset into Clip-on Emulation mode | | ICS<1:0> | FICD | ICD Communication Channel Select 11 = Communicate on PGC/EMUC and PGD/EMUD 10 = Communicate on EMUC1 and EMUD1 01 = Communicate on EMUC2 and EMUD2 00 = Communicate on EMUC3 and EMUD3 | | RESERVED | FBS, FSS, FGS | Reserved (read as '1', write as '1') | | _ | All | Unimplemented (read as '0', write as '0') | **TABLE 5-8:** dsPIC30F CONFIGURATION REGISTERS (FOR dsPIC30F2010, dsPIC30F4011/4012 AND dsPIC30F6010/ 6011/6012/6013/ 6014) | Address | Name | Bit 15 | Bit 14 | Bit 13 | Bit 12 | Bit 11 | Bit 10 | Bit 9 | Bit 8 | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | |----------|---------|--------|--------|--------|--------------------|--------|-----------------------|---------------------|-------------------------|-------|-------|-------|-------------|-------------------------|-------------------------|-------|--------| | 0xF80000 | FOSC | FCKSN | 1<1:0> | _ | _ | _ | _ | - FOS<1:0> | | _ | _ | | | FPR<3:0> | | | | | 0xF80002 | FWDT | FWDTEN | _ | _ | _ | _ | _ | _ | _ | _ | _ | FWPS | A<1:0> | | FWPSB<3:0> | | | | 0xF80004 | FBORPOR | MCLREN | _ | _ | _ | _ | PWMPIN <sup>(1)</sup> | HPOL <sup>(1)</sup> | LPOL <sup>(1)</sup> | BOREN | _ | BORV | BORV<1:0> — | | - | FPWR | T<1:0> | | 0xF80006 | FBS | _ | _ | Reser | ved <sup>(2)</sup> | _ | _ | _ | Reserved <sup>(2)</sup> | _ | _ | - | _ | | Reserved <sup>(2)</sup> | | | | 0xF80008 | FSS | _ | _ | Reser | ved <sup>(2)</sup> | _ | _ | Rese | rved <sup>(2)</sup> | _ | _ | - | _ | Reserved <sup>(2)</sup> | | | | | 0xF8000A | FGS | _ | | 1 | _ | _ | _ | - | _ | _ | _ | | | _ | Reserved <sup>(2)</sup> | GCP | GWRP | | 0xF8000C | FICD | BKBUG | COE | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | ICS< | :1:0> | 1: On the 6011, 6012, 6013 and 6014, these bits are reserved (read as '1' and must be programmed as '1'). 2: Reserved bits read as '1' and must be programmed as '1'. #### **TABLE 5-9:** dsPIC30F CONFIGURATION REGISTERS (FOR dsPIC30F5011/5013) | Address | Name | Bit 15 | Bit 14 | Bit 13 | Bit 12 | Bit 11 | Bit 10 | Bit 9 | Bit 8 | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | |----------|---------|--------|--------|--------|--------|--------|------------|-------------------------|-------|-------|---------|-------|------------|-------|----------|-------|--------| | 0xF80000 | FOSC | FCKSM | 1<1:0> | _ | _ | _ | - FOS<1:0> | | _ | _ | 1 - 1 - | | FPR<3:0> | | | | | | 0xF80002 | FWDT | FWDTEN | _ | _ | _ | _ | _ | FWPSA<1:0> | | | | | FWPSB<3:0> | | | | | | 0xF80004 | FBORPOR | MCLREN | _ | _ | _ | _ | F | Reserved <sup>(1)</sup> | | BOREN | _ | BORV | /<1:0> | _ | _ | FPWR | T<1:0> | | 0xF80006 | FBS | _ | _ | RBS- | <1:0> | _ | _ | _ | EBS | _ | _ | _ | _ | | BSS<2:0> | | BWRP | | 0xF80008 | FSS | _ | _ | RSS- | <1:0> | - | _ | ESS | <1:0> | _ | _ | _ | _ | | SSS<2:0> | | SWRP | | 0xF8000A | FGS | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | GSS< | 1:0> | GWRP | | 0xF8000C | FICD | BKBUG | COE | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | ICS< | :1:0> | Note 1: Reserved bits read as '1' and must be programmed as '1'. #### 5.7.2 PROGRAMMING METHODOLOGY System operation Configuration bits are inherently different than all other memory cells. Unlike code memory, data EEPROM and code-protect Configuration bits, the system operation bits cannot be erased. If the chip is erased with the ERASEB command, the system-operation bits retain their previous value. Consequently, you should make no assumption about the value of the system operation bits. They should always be programmed to their desired setting. Configuration bits are programmed as a single word at a time using the PROGC command. The PROGC command specifies the configuration data and Configuration register address. When Configuration bits are programmed, any unimplemented bits must be programmed with a '0', and any reserved bits must be programmed with a '1'. Four PROGC commands are required to program all the Configuration bits. Figure 5-5 illustrates the flowchart of Configuration bit programming. Note If the General Code Segment Code Protect (GCP) bit is programmed to '0', code memory is code-protected and cannot be read. Code memory must be verified before enabling read protection. See Section 5.7.4 "Code-Protect Configuration Bits" for more information about code-protect Configuration bits. #### 5.7.3 PROGRAMMING VERIFICATION Once the Configuration bits are programmed, the contents of memory should be verified to ensure that the programming was successful. Verification requires the Configuration bits to be read back and compared against the copy held in the programmer's buffer. The $\tt READD$ command reads back the programmed Configuration bits and verifies whether the programming was successful. Any unimplemented Configuration bits are read-only and read as '0'. # 5.7.4 CODE-PROTECT CONFIGURATION BITS The FBS, FSS and FGS Configuration registers are special Configuration registers that control the size and level of code protection for the Boot Segment, Secure Segment and General Segment, respectively. For each segment, two main forms of code protection are provided. One form prevents code memory from being written (write protection), while the other prevents code memory from being read (read protection). The BWRP, SWRP and GWRP bits control write protection; and BSS<2:0>, SSS<2:0> and GSS<1:0> bits control read protection. The Chip Erase <code>ERASEB</code> command sets all the code protection bits to '1', which allows the device to be programmed. When write protection is enabled, any programming operation to code memory will fail. When read protection is enabled, any read from code memory will cause a '0x0' to be read, regardless of the actual contents of code memory. Since the programming executive always verifies what it programs, attempting to program code memory with read protection enabled will also result in failure. It is imperative that all code protection bits are '1' while the device is being programmed and verified. Only after the device is programmed and verified should any of the above bits be programmed to '0' (see Section 5.7 "Configuration Bits Programming"). In addition to code memory protection, parts of data EEPROM and/or data RAM can be configured to be accessible only by code resident in the Boot Segment and/or Secure Segment. The sizes of these "reserved" sections are user-configurable, using the EBS, RBS<1:0>, ESS<1:0> and RSS<1:0> bits. - Note 1: All bits in the FBS, FSS and FGS Configuration registers can only be programmed to a value of '0'. ERASEB is the only way to reprogram code-protect bits from ON ('0') to OFF ('1'). - 2: If any of the code-protect bits in FBS, FSS, or FGS are clear, the entire device must be erased before it can be reprogrammed. #### 5.8 Exiting Enhanced ICSP Mode The Enhanced ICSP mode is exited by removing power from the device or bringing $\overline{\text{MCLR}}$ to VIL. When normal user mode is next entered, the program that was stored using Enhanced ICSP will execute. FIGURE 5-5: CONFIGURATION BIT PROGRAMMING FLOW TABLE 8-1: PROGRAMMING EXECUTIVE COMMAND SET | Opcode | Mnemonic | Length<br>(16-bit<br>words) | Time Out | Description | |--------|-----------------------|-----------------------------|----------|-----------------------------------------------------------------------------------------------------------| | 0x0 | SCHECK | 1 | 1 ms | Sanity check. | | 0x1 | READD | 4 | 1 ms/row | Read N 16-bit words of data EEPROM, Configuration registers or device ID starting from specified address. | | 0x2 | READP | 4 | 1 ms/row | Read N 24-bit instruction words of code memory starting from specified address. | | 0x3 | Reserved | N/A | N/A | This command is reserved. It will return a NACK. | | 0x4 | PROGD <sup>(2)</sup> | 19 | 5 ms | Program one row of data EEPROM at the specified address, then verify. | | 0x5 | PROGP <sup>(1)</sup> | 51 | 5 ms | Program one row of code memory at the specified address, then verify. | | 0x6 | PROGC | 4 | 5 ms | Write byte or 16-bit word to specified Configuration register. | | 0x7 | ERASEB | 2 | 5 ms | Bulk Erase (entire code memory or data EEPROM), or erase by segment. | | 0x8 | ERASED <sup>(2)</sup> | 3 | 5 ms/row | Erase rows of data EEPROM from specified address. | | 0x9 | ERASEP(1) | 3 | 5 ms/row | Erase rows of code memory from specified address. | | 0xA | QBLANK | 3 | 300 ms | Query if the code memory and data EEPROM are blank. | | 0xB | QVER | 1 | 1 ms | Query the programming executive software version. | **Note 1:** One row of code memory consists of (32) 24-bit words. Refer to Table 5-2 for device-specific information. <sup>2:</sup> One row of data EEPROM consists of (16) 16-bit words. Refer to Table 5-3 for device-specific information. #### 8.5 Command Descriptions All commands that are supported by the programming executive are described in Section 8.5.1 "SCHECK Command" through Section 8.5.11 "QVER Command". #### 8.5.1 SCHECK COMMAND | 15 | 12 | 11 0 | |----|--------|--------| | | Opcode | Length | | Field | Description | |--------|-------------| | Opcode | 0x0 | | Length | 0x1 | The SCHECK command instructs the programming executive to do nothing, but generate a response. This command is used as a "sanity check" to verify that the programming executive is operational. #### **Expected Response (2 words):** 0x1000 0x0002 **Note:** This instruction is not required for programming, but is provided for development purposes only. #### 8.5.2 READD COMMAND | 15 | 12 | 11 | 8 | 7 | 0 | | | |---------|-------|------|----------|--------|---|--|--| | Opcod | de | | | Length | | | | | Reserve | ed0 | | N | | | | | | F | Reser | ved1 | Addr_MSB | | | | | | Addr_LS | | | | | | | | | Field | Description | |-----------|----------------------------------------------| | Opcode | 0x1 | | Length | 0x4 | | Reserved0 | 0x0 | | N | Number of 16-bit words to read (max of 2048) | | Reserved1 | 0x0 | | Addr_MSB | MSB of 24-bit source address | | Addr_LS | LS 16 bits of 24-bit source address | The READD command instructs the programming executive to read N 16-bit words of memory starting from the 24-bit address specified by Addr\_MSB and Addr\_LS. This command can only be used to read 16-bit data. It can be used to read data EEPROM, Configuration registers and the device ID. #### **Expected Response (2+N words):** 0x1100 N + 2 Data word 1 ... Data word N | Note: | Readin | g u | nimplemented | memory | will | |-------|--------|-----|--------------|-----------|------| | | cause | the | programming | executive | to | | | reset. | | | | | #### 9.2.3 QE Code FIELD The QE\_Code is a byte in the first word of the response. This byte is used to return data for query commands, and error codes for all other commands. When the programming executive processes one of the two query commands (QBLANK or QVER), the returned opcode is always PASS and the QE\_Code holds the query response data. The format of the QE\_Code for both queries is shown in Table 9-3. TABLE 9-3: QE\_Code FOR QUERIES | Query | QE_Code | |--------|--------------------------------------------------------------------------------------------------| | QBLANK | 0x0F = Code memory and data EEPROM are NOT blank 0xF0 = Code memory and data EEPROM are blank | | QVER | 0xMN, where programming executive software version = M.N (i.e., 0x32 means software version 3.2) | When the programming executive processes any command other than a Query, the QE\_Code represents an error code. Supported error codes are shown in Table 9-4. If a command is successfully processed, the returned QE\_Code is set to 0x0, which indicates that there was no error in the command processing. If the verify of the programming for the PROGD, PROGP or PROGC command fails, the QE\_Code is set to 0x1. For all other programming executive errors, the QE\_Code is 0x2. TABLE 9-4: QE\_Code FOR NON-QUERY COMMANDS | QE_Code | Description | |---------|---------------| | 0x0 | No error | | 0x1 | Verify failed | | 0x2 | Other error | #### 9.2.4 RESPONSE LENGTH The response length indicates the length of the programming executive's response in 16-bit words. This field includes the 2 words of the response header. With the exception of the response for the READD and READP commands, the length of each response is only 2 words. The response to the READD command is N + 2 words, where N is the number of words specified in the READD command. The response to the READP command uses the packed instruction word format described in **Section 8.3** "Packed Data Format". When reading an odd number of program memory words (N odd), the response to the READP command is $(3 \cdot (N + 1)/2 + 2)$ words. When reading an even number of program memory words (N even), the response to the READP command is $(3 \cdot N/2 + 2)$ words. #### 10.0 DEVICE ID The device ID region is 2 x 16 bits and can be read using the READD command. This region of memory is read-only and can also be read when code protection is enabled. Table 10-1 shows the device ID for each device, Table 10-2 shows the device ID registers and Table 10-3 describes the bit field of each register. TABLE 10-1: DEVICE IDS | Davis | DEV/ID | Silicon Revision | | | | | | | | | | |---------------|--------|------------------|--------|--------|--------|--------|---------------|----------|--------|--|--| | Device | DEVID | A0 | A1 | A2 | А3 | A4 | В0 | B1 | B2 | | | | dsPIC30F2010 | 0x0040 | 0x1000 | 0x1001 | 0x1002 | 0x1003 | 0x1004 | _ | _ | _ | | | | dsPIC30F2011 | 0x0240 | _ | 0x1001 | _ | _ | _ | _ | _ | _ | | | | dsPIC30F2012 | 0x0241 | _ | 0x1001 | _ | _ | _ | _ | _ | _ | | | | dsPIC30F3010 | 0x01C0 | 0x1000 | 0x1001 | 0x1002 | _ | _ | _ | _ | | | | | dsPIC30F3011 | 0x01C1 | 0x1000 | 0x1001 | 0x1002 | _ | _ | _ | _ | | | | | dsPIC30F3012 | 0x00C1 | _ | _ | _ | _ | _ | 0x1040 | 0x1041 | _ | | | | dsPIC30F3013 | 0x00C3 | _ | _ | _ | _ | _ | 0x1040 | 0x1041 | | | | | dsPIC30F3014 | 0x0160 | _ | 0x1001 | 0x1002 | _ | _ | _ | _ | | | | | dsPIC30F4011 | 0x0101 | _ | 0x1001 | 0x1002 | 0x1003 | 0x1003 | _ | _ | | | | | dsPIC30F4012 | 0x0100 | _ | 0x1001 | 0x1002 | 0x1003 | 0x1003 | _ | _ | _ | | | | dsPIC30F4013 | 0x0141 | _ | 0x1001 | 0x1002 | _ | _ | _ | _ | _ | | | | dsPIC30F5011 | 0x0080 | _ | 0x1001 | 0x1002 | 0x1003 | 0x1003 | _ | _ | | | | | dsPIC30F5013 | 0x0081 | _ | 0x1001 | 0x1002 | 0x1003 | 0x1003 | _ | _ | | | | | dsPIC30F5015 | 0x0200 | 0x1000 | _ | _ | _ | _ | _ | _ | _ | | | | dsPIC30F5016 | 0x0201 | 0x1000 | _ | _ | _ | _ | _ | _ | | | | | dsPIC30F6010 | 0x0188 | _ | _ | _ | _ | _ | _ | 0x1040 | 0x1042 | | | | dsPIC30F6010A | 0x0281 | _ | _ | 0x1002 | 0x1003 | 0x1004 | _ | _ | _ | | | | dsPIC30F6011 | 0x0192 | _ | _ | _ | 0x1003 | _ | _ | 0x1040 | 0x1042 | | | | dsPIC30F6011A | 0x02C0 | _ | _ | 0x1002 | _ | _ | 0x1040 | 0x1041 | | | | | dsPIC30F6012 | 0x0193 | _ | _ | _ | 0x1003 | _ | _ | 0x1040 | 0x1042 | | | | dsPIC30F6012A | 0x02C2 | _ | _ | 0x1002 | _ | _ | 0x1040 | 0x1041 | _ | | | | dsPIC30F6013 | 0x0197 | _ | _ | _ | 0x1003 | _ | — 0x104 | | 0x1042 | | | | dsPIC30F6013A | 0x02C1 | _ | _ | 0x1002 | _ | _ | 0x1040 0x1041 | | _ | | | | dsPIC30F6014 | 0x0198 | _ | _ | _ | 0x1003 | _ | _ | — 0x1040 | | | | | dsPIC30F6014A | 0x02C3 | _ | _ | 0x1002 | _ | _ | 0x1040 | 0x1041 | _ | | | | dsPIC30F6015 | 0x0280 | _ | _ | 0x1002 | 0x1003 | 0x1004 | _ | _ | _ | | | TABLE 10-2: dsPIC30F DEVICE ID REGISTERS | Address | Name | Bit | | | | | | | | | | | | | | | |--------------|--------|-----|-----------------------------|----|----|----|---|---|---|---|---|---|---|---|---|---| | Address Name | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | 0xFF0000 | DEVID | | DEVID<15:0> | | | | | | | | | | | | | | | 0xFF0002 | DEVREV | F | PROC<3:0> REV<5:0> DOT<5:0> | | | | | | | | | | | | | | #### 11.0 ICSP™ MODE #### 11.1 ICSP Mode ICSP mode is a special programming protocol that allows you to read and write to the dsPIC30F programming executive. The ICSP mode is the second (and slower) method used to program the device. This mode also has the ability to read the contents of executive memory to determine whether the programming executive is present. This capability is accomplished by applying control codes and instructions serially to the device using pins PGC and PGD. In ICSP mode, the system clock is taken from the PGC pin, regardless of the device's oscillator Configuration bits. All instructions are first shifted serially into an internal buffer, then loaded into the Instruction register and executed. No program fetching occurs from internal memory. Instructions are fed in 24 bits at a time. PGD is used to shift data in and PGC is used as both the serial shift clock and the CPU execution clock. Data is transmitted on the rising edge and latched on the falling edge of PGC. For all data transmissions, the Least Significant bit (LSb) is transmitted first. - Note 1: During ICSP operation, the operating frequency of PGC must not exceed 5 MHz. - 2: Because ICSP is slower, it is recommended that only Enhanced ICSP (E-ICSP) mode be used for device programming, as described in Section 5.1 "Overview of the Programming Process". #### 11.2 ICSP Operation Upon entry into ICSP mode, the CPU is idle. Execution of the CPU is governed by an internal state machine. A 4-bit control code is clocked in using PGC and PGD, and this control code is used to command the CPU (see Table 11-1). The SIX control code is used to send instructions to the CPU for execution, while the REGOUT control code is used to read data out of the device via the VISI register. The operation details of ICSP mode are provided in Section 11.2.1 "SIX Serial Instruction Execution" and Section 11.2.2 "REGOUT Serial Instruction Execution". TABLE 11-1: CPU CONTROL CODES IN ICSP™ MODE | 4-bit<br>Control<br>Code | Mnemonic | Description | |--------------------------|----------|------------------------------------------| | 0000b | SIX | Shift in 24-bit instruction and execute. | | 0001b | REGOUT | Shift out the VISI register. | | 0010b-1111b | N/A | Reserved. | ## 11.2.1 SIX SERIAL INSTRUCTION EXECUTION The SIX control code allows execution of dsPIC30F assembly instructions. When the SIX code is received, the CPU is suspended for 24 clock cycles as the instruction is then clocked into the internal buffer. Once the instruction is shifted in, the state machine allows it to be executed over the next four clock cycles. While the received instruction is executed, the state machine simultaneously shifts in the next 4-bit command (see Figure 11-2). - Note 1: Coming out of the ICSP entry sequence, the first 4-bit control code is always forced to SIX and a forced NOP instruction is executed by the CPU. Five additional PGC clocks are needed on startup, thereby resulting in a 9-bit SIX command instead of the normal 4-bit SIX command. After the forced SIX is clocked in, ICSP operation resumes as normal (the next 24 clock cycles load the first instruction word to the CPU). See Figure 11-1 for details. - 2: TBLRDH, TBLRDL, TBLWTH and TBLWTL instructions must be followed by a NOP instruction. # 11.4 Flash Memory Programming in ICSP Mode Programming in ICSP mode is described in Section 11.4.1 "Programming Operations" through Section 11.4.3 "Starting and Stopping a Programming Cycle". Step-by-step procedures are described in Section 11.5 "Erasing Program Memory in Normal-Voltage Systems" through Section 11.13 "Reading the Application ID Word". All programming operations must use serial execution, as described in Section 11.2 "ICSP Operation". #### 11.4.1 PROGRAMMING OPERATIONS Flash memory write and erase operations are controlled by the NVMCON register. Programming is performed by setting NVMCON to select the type of erase operation (Table 11-2) or write operation (Table 11-3), writing a key sequence to enable the programming and initiating the programming by setting the WR control bit, NVMCON<15>. In ICSP mode, all programming operations are externally timed. An external 2 ms delay must be used between setting the WR control bit and clearing the WR control bit to complete the programming operation. TABLE 11-2: NVMCON ERASE OPERATIONS | NVMCON<br>Value | Erase Operation | |-----------------|----------------------------------------------------------------------------------------------------| | 0x407F | Erase all code memory, data memory (does not erase UNIT ID). | | 0x4075 | Erase 1 row (16 words) of data EEPROM. | | 0x4074 | Erase 1 word of data EEPROM. | | 0x4072 | Erase all executive memory. | | 0x4071 | Erase 1 row (32 instruction words) from 1 panel of code memory. | | 0x406E | Erase Boot Secure and General<br>Segments, then erase FBS, FSS and<br>FGS configuration registers. | | 0x4066 | Erase all Data EEPROM allocated to Boot Segment. | | 0x405E | Erase Secure and General Segments, then erase FSS and FGS configuration registers. | | 0x4056 | Erase all Data EEPROM allocated to Secure Segment. | | 0x404E | Erase General Segment, then erase FGS configuration register. | | 0x4046 | Erase all Data EEPROM allocated to General Segment. | TABLE 11-3: NVMCON WRITE OPERATIONS | NVMCON<br>Value | Write Operation | |-----------------|--------------------------------------------------------------------| | 0x4008 | Write 1 word to configuration memory. | | 0x4005 | Write 1 row (16 words) to data memory. | | 0x4004 | Write 1 word to data memory. | | 0x4001 | Write 1 row (32 instruction words) into 1 panel of program memory. | ## 11.4.2 UNLOCKING NVMCON FOR PROGRAMMING Writes to the WR bit (NVMCON<15>) are locked to prevent accidental programming from taking place. Writing a key sequence to the NVMKEY register unlocks the WR bit and allows it to be written to. The unlock sequence is performed as follows: | MOV<br>MOV | #0x55, W8<br>W8, NVMKEY | |------------|-------------------------------------------------------------------------------------------| | MOV | #0xAA, W9 | | MOV | W9, NVMKEY | | Note: | Any working register, or working register pair, can be used to write the unlock sequence. | ## 11.4.3 STARTING AND STOPPING A PROGRAMMING CYCLE Once the unlock key sequence has been written to the NVMKEY register, the WR bit (NVMCON<15>) is used to start and stop an erase or write cycle. Setting the WR bit initiates the programming cycle. Clearing the WR bit terminates the programming cycle. All erase and write cycles must be externally timed. An external delay must be used between setting and clearing the WR bit. Starting and stopping a programming cycle is performed as follows: ``` BSET NVMCON, #WR <Wait 2 ms> BCLR NVMCON, #WR ``` # 11.5 Erasing Program Memory in Normal-Voltage Systems The procedure for erasing program memory (all code memory, data memory, executive memory and codeprotect bits) consists of setting NVMCON to 0x407F, unlocking NVMCON for erasing and then executing the programming cycle. This method of bulk erasing program memory only works for systems where VDD is between 4.5 volts and 5.5 volts. The method for erasing program memory for systems with a lower VDD (3.0 volts-4.5 volts) is described in Section 6.1 "Erasing Memory". TABLE 11-5: SERIAL INSTRUCTION EXECUTION FOR ERASING PROGRAM MEMORY (EITHER IN LOW-VOLTAGE OR NORMAL-VOLTAGE SYSTEMS) (CONTINUED) | Command<br>(Binary) | Data<br>(Hexadecimal) | Description | |--------------------------------------------|------------------------|----------------------------------------------------------------------------------------------| | Step 6: Upd | ate the row address | stored in NVMADRU:NVMADR. When W6 rolls over to 0x0, NVMADRU must be | | | emented. | | | 0000 | 430307 | ADD W6, W7, W6 | | 0000 | AF0042 | BTSC SR, #C | | 0000 | EC2764 | INC NVMADRU | | 0000 | 883B16 | MOV W6, NVMADR | | Step 7: Res | et device internal PC | | | 0000 | 040100 | GOTO 0x100 | | 0000 | 000000 | NOP | | | <u>-</u> | rows of code memory are erased. | | • | | VMADRU to erase executive memory and initialize W7 for row address updates. | | 0000 | EB0300 | CLR W6 | | 0000 | 883B16 | MOV W6, NVMADR | | 0000 | 200807<br>883B27 | MOV #0x80, W7 MOV W7, NVMADRU | | 0000 | 200407 | MOV #0x40, W7 | | | l . | 1 row of executive memory. | | 0000 | 24071A | MOV #0x4071, W10 | | 0000 | 883B0A | MOV W10, NVMCON | | Step 11: Un | lock the NVMCON to | erase 1 row of executive memory. | | 0000 | 200558 | MOV #0x55, W8 | | 0000 | 883B38 | MOV W8, NVMKEY | | 0000 | 200AA9 | MOV #0xAA, W9 | | 0000 | 883B39 | MOV W9, NVMKEY | | Step 12: Init | iate the erase cycle. | | | 0000 | A8E761 | BSET NVMCON, #WR | | 0000 | 000000 | NOP | | 0000 | 000000 | NOP | | _ | _ | Externally time 'P13a' ms (see Section 13.0 "AC/DC Characteristics and Timing Requirements") | | 0000 | 000000 | NOP | | 0000 | 000000 | NOP | | 0000 | A9E761 | BCLR NVMCON, #WR | | 0000 | 000000 | NOP | | 0000 | 000000 | NOP | | <b>Step 13:</b> Up | date the row address | stored in NVMADR. | | 0000 | 430307 | ADD W6, W7, W6 | | 0000 | 883B16 | MOV W6, NVMADR | | <b>Step 14</b> : Re | set device internal Po | ).<br> | | 0000 | 040100 | GOTO 0x100 | | 0000 | 000000 | NOP | | | * | il all 24 rows of executive memory are erased. | | <u>-</u> | | NVMADRU to erase data memory and initialize W7 for row address updates. | | 0000 | 2XXXX6 | MOV # <lower 16-bits="" address="" data="" eeprom="" of="" starting="">, W6</lower> | | 0000 | 883B16 | MOV W6, NVMADR | | | 2007F6 | MOV #0x7F, W6 MOV W6, NVMADRU | | | | INOV WO, NVMADAU | | 0000 | 883B16 | | | 0000 | 200207 | MOV #0x20, W7 | | 0000<br>0000<br>0000<br><b>Step 17: Se</b> | 200207 | | #### 11.8 Writing Code Memory The procedure for writing code memory is similar to the procedure for clearing the Configuration registers, except that 32 instruction words are programmed at a time. To facilitate this operation, working registers W0:W5 are used as temporary holding registers for the data to be programmed. Table 11-8 shows the ICSP programming details, including the serial pattern with the ICSP command code, which must be transmitted Least Significant bit first using the PGC and PGD pins (see Figure 11-2). In Step 1, the Reset vector is exited. In Step 2, the NVMCON register is initialized for single-panel programming of code memory. In Step 3, the 24-bit starting destination address for programming is loaded into the TBLPAG register and W7 register. The upper byte of the starting destination address is stored to TBLPAG, while the lower 16 bits of the destination address are stored to W7. To minimize the programming time, the same packed instruction format that the programming executive uses is utilized (Figure 8-2). In Step 4, four packed instruction words are stored to working registers W0:W5 using the MOV instruction and the read pointer W6 is initialized. The contents of W0:W5 holding the packed instruction word data is shown in Figure 11-4. In Step 5, eight TBLWT instructions are used to copy the data from W0:W5 to the write latches of code memory. Since code memory is programmed 32 instruction words at a time, Steps 4 and 5 are repeated eight times to load all the write latches (Step 6). After the write latches are loaded, programming is initiated by writing to the NVMKEY and NVMCON registers in Steps 7 and 8. In Step 9, the internal PC is reset to 0x100. This is a precautionary measure to prevent the PC from incrementing into unimplemented memory when large devices are being programmed. Lastly, in Step 10, Steps 2-9 are repeated until all of code memory is programmed. FIGURE 11-5: PACKED INSTRUCTION WORDS IN W0:W5 | | 15 | | 8 | 7 | | 0 | | |----|----|------|-----|----|------|---|--| | W0 | | | lsv | v0 | | | | | W1 | | MSB1 | | | MSB0 | | | | W2 | | | lsv | v1 | | | | | W3 | | lsw2 | | | | | | | W4 | | MSB3 | | | MSB2 | | | | W5 | | | lsv | v3 | | | | | | | | | | | - | | TABLE 11-8: SERIAL INSTRUCTION EXECUTION FOR WRITING CODE MEMORY | Command<br>(Binary) | Data<br>(Hexadecimal) | Description | | | | | | |--------------------------------|--------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--| | Step 1: Exit the Reset vector. | | | | | | | | | 0000<br>0000<br>0000 | 040100<br>040100<br>000000 | GOTO 0x100<br>GOTO 0x100<br>NOP | | | | | | | Step 2: Set th | e NVMCON to progr | am 32 instruction words. | | | | | | | 0000 | 24001A<br>883B0A | MOV #0x4001, W10<br>MOV W10, NVMCON | | | | | | | Step 3: Initiali | ze the write pointer ( | W7) for TBLWT instruction. | | | | | | | 0000<br>0000<br>0000 | 200xx0<br>880190<br>2xxxx7 | MOV # <destinationaddress23:16>, W0 MOV W0, TBLPAG MOV #<destinationaddress15:0>, W7</destinationaddress15:0></destinationaddress23:16> | | | | | | | Step 4: Initiali | ze the read pointer ( | W6) and load W0:W5 with the next 4 instruction words to program. | | | | | | | 0000<br>0000<br>0000<br>0000 | 2xxxx0<br>2xxxx1<br>2xxxx2<br>2xxxx3 | MOV # <lsw0>, W0 MOV #<msb1:msb0>, W1 MOV #<lsw1>, W2 MOV #<lsw2>, W3</lsw2></lsw1></msb1:msb0></lsw0> | | | | | | | 0000 | 2xxxx4<br>2xxxx5 | MOV # <msb3:msb2>, W4<br/>MOV #<lsw3>, W5</lsw3></msb3:msb2> | | | | | | #### 11.10 Reading Code Memory Reading from code memory is performed by executing a series of ${\tt TBLRD}$ instructions and clocking out the data using the REGOUT command. To ensure efficient execution and facilitate verification on the programmer, four instruction words are read from the device at a time. Table 11-10 shows the ICSP programming details for reading code memory. In Step 1, the Reset vector is exited. In Step 2, the 24-bit starting source address for reading is loaded into the TBLPAG and W6 registers. The upper byte of the starting source address is stored to TBLPAG, while the lower 16 bits of the source address are stored to W6. To minimize the reading time, the packed instruction word format that was utilized for writing is also used for reading (see Figure 11-5). In Step 3, the write pointer W7 is initialized, and four instruction words are read from code memory and stored to working registers W0:W5. In Step 4, the four instruction words are clocked out of the device from the VISI register using the REGOUT command. In Step 5, the internal PC is reset to 0x100, as a precautionary measure, to prevent the PC from incrementing into unimplemented memory when large devices are being read. Lastly, in Step 6, Steps 3-5 are repeated until the desired amount of code memory is read. TABLE 11-10: SERIAL INSTRUCTION EXECUTION FOR READING CODE MEMORY | Command<br>(Binary) | Data<br>(Hexadecimal) | Description | | | | | | | |------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------|-------------|-------------------------------------------------|--|--|--|--|--| | Step 1: Exit the Reset vector. | | | | | | | | | | 0000 | 040100 | GOTO 0x100 | | | | | | | | 0000 | 040100 | GOTO 0x100 | | | | | | | | 0000 | 000000 | NOP | | | | | | | | Step 2: Initiali | Step 2: Initialize TBLPAG and the read pointer (W6) for TBLRD instruction. | | | | | | | | | 0000 | 200xx0 | MOV | # <sourceaddress23:16>, W0</sourceaddress23:16> | | | | | | | 0000 | 880190 | MOV | WO, TBLPAG | | | | | | | 0000 | 2xxxx6 | MOV | # <sourceaddress15:0>, W6</sourceaddress15:0> | | | | | | | Step 3: Initialize the write pointer (W7) and store the next four locations of code memory to W0:W5. | | | | | | | | | | 0000 | EB0380 | CLR | W7 | | | | | | | 0000 | 000000 | NOP | | | | | | | | 0000 | BA1B96 | TBLRDL | [W6], [W7++] | | | | | | | 0000 | 000000 | NOP | | | | | | | | 0000 | 000000 | NOP | | | | | | | | 0000 | BADBB6 | TBLRDH.B | [W6++], [W7++] | | | | | | | 0000 | 000000 | NOP | | | | | | | | 0000 | 000000 | NOP | | | | | | | | 0000 | BADBD6 | TBLRDH.B | [++W6], [W7++] | | | | | | | 0000 | 000000 | NOP | | | | | | | | 0000 | 000000 | NOP | | | | | | | | 0000 | BA1BB6 | TBLRDL | [W6++], [W7++] | | | | | | | 0000 | 000000 | NOP | | | | | | | | 0000 | 000000 | NOP | | | | | | | | 0000 | BA1B96 | TBLRDL | [W6], [W7++] | | | | | | | 0000 | 000000 | NOP | | | | | | | | 0000 | 000000 | NOP | | | | | | | | 0000 | BADBB6 | TBLRDH.B | [W6++], [W7++] | | | | | | | 0000 | 000000 | NOP | | | | | | | | 0000 | 000000 | NOP | | | | | | | | 0000 | BADBD6 | TBLRDH.B | [++W6], [W7++] | | | | | | | 0000 | 000000 | NOP | | | | | | | | 0000 | 000000 | NOP | | | | | | | | 0000 | BA0BB6 | TBLRDL | [W6++], [W7] | | | | | | | 0000 | 000000 | NOP | | | | | | | | 0000 | 000000 | NOP | | | | | | | TABLE A-1: CHECKSUM COMPUTATION (CONTINUED) | Device | Read Code<br>Protection | Checksum Computation | Erased<br>Value | Value with<br>0xAAAAAA at 0x0<br>and Last<br>Code Address | |---------------|-------------------------|----------------------|-----------------|-----------------------------------------------------------| | dsPIC30F5016 | Disabled | CFGB+SUM(0:00AFFF) | 0xFC06 | 0xFA08 | | | Enabled | CFGB | 0x0404 | 0x0404 | | dsPIC30F6010 | Disabled | CFGB+SUM(0:017FFF) | 0xC406 | 0xC208 | | | Enabled | CFGB | 0x0404 | 0x0404 | | dsPIC30F6010A | Disabled | CFGB+SUM(0:017FFF) | 0xC406 | 0xC208 | | | Enabled | CFGB | 0x0404 | 0x0404 | | dsPIC30F6011 | Disabled | CFGB+SUM(0:015FFF) | 0xF406 | 0xF208 | | | Enabled | CFGB | 0x0404 | 0x0404 | | dsPIC30F6011A | Disabled | CFGB+SUM(0:015FFF) | 0xF406 | 0xF208 | | | Enabled | CFGB | 0x0404 | 0x0404 | | dsPIC30F6012 | Disabled | CFGB+SUM(0:017FFF) | 0xC406 | 0xC208 | | | Enabled | CFGB | 0x0404 | 0x0404 | | dsPIC30F6012A | Disabled | CFGB+SUM(0:017FFF) | 0xC406 | 0xC208 | | | Enabled | CFGB | 0x0404 | 0x0404 | | dsPIC30F6013 | Disabled | CFGB+SUM(0:015FFF) | 0xF406 | 0xF208 | | | Enabled | CFGB | 0x0404 | 0x0404 | | dsPIC30F6013A | Disabled | CFGB+SUM(0:015FFF) | 0xF406 | 0xF208 | | | Enabled | CFGB | 0x0404 | 0x0404 | | dsPIC30F6014 | Disabled | CFGB+SUM(0:017FFF) | 0xC406 | 0xC208 | | | Enabled | CFGB | 0x0404 | 0x0404 | | dsPIC30F6014A | Disabled | CFGB+SUM(0:017FFF) | 0xC406 | 0xC208 | | | Enabled | CFGB | 0x0404 | 0x0404 | | dsPIC30F6015 | Disabled | CFGB+SUM(0:017FFF) | 0xC406 | 0xC208 | | | Enabled | CFGB | 0x0404 | 0x0404 | #### **Item Description:** **SUM(a:b)** = Byte sum of locations a to b inclusive (all 3 bytes of code memory) **CFGB** = Configuration Block (masked) = Byte sum of ((FOSC&0xC10F) + (FWDT&0x803F) + (FBORPOR&0x87B3) + (FBS&0x310F) + (FSS&0x330F) + (FGS&0x0007) + (FICD&0xC003)) #### Note the following details of the code protection feature on Microchip devices: - · Microchip products meet the specification contained in their particular Microchip Data Sheet. - Microchip believes that its family of products is one of the most secure families of its kind on the market today, when used in the intended manner and under normal conditions. - There are dishonest and possibly illegal methods used to breach the code protection feature. All of these methods, to our knowledge, require using the Microchip products in a manner outside the operating specifications contained in Microchip's Data Sheets. Most likely, the person doing so is engaged in theft of intellectual property. - Microchip is willing to work with the customer who is concerned about the integrity of their code. - Neither Microchip nor any other semiconductor manufacturer can guarantee the security of their code. Code protection does not mean that we are guaranteeing the product as "unbreakable." Code protection is constantly evolving. We at Microchip are committed to continuously improving the code protection features of our products. Attempts to break Microchip's code protection feature may be a violation of the Digital Millennium Copyright Act. If such acts allow unauthorized access to your software or other copyrighted work, you may have a right to sue for relief under that Act. Information contained in this publication regarding device applications and the like is provided only for your convenience and may be superseded by updates. It is your responsibility to ensure that your application meets with your specifications. MICROCHIP MAKES NO REPRESENTATIONS OR WARRANTIES OF ANY KIND WHETHER EXPRESS OR IMPLIED, WRITTEN OR ORAL, STATUTORY OR OTHERWISE, RELATED TO THE INFORMATION, INCLUDING BUT NOT LIMITED TO ITS CONDITION, QUALITY, PERFORMANCE, MERCHANTABILITY OR FITNESS FOR PURPOSE. Microchip disclaims all liability arising from this information and its use. Use of Microchip devices in life support and/or safety applications is entirely at the buyer's risk, and the buyer agrees to defend, indemnify and hold harmless Microchip from any and all damages, claims, suits, or expenses resulting from such use. No licenses are conveyed, implicitly or otherwise, under any Microchip intellectual property rights. #### **Trademarks** The Microchip name and logo, the Microchip logo, dsPIC, Keeloq, Keeloq logo, MPLAB, PIC, PICmicro, PICSTART, PIC<sup>32</sup> logo, rfPIC and UNI/O are registered trademarks of Microchip Technology Incorporated in the U.S.A. and other countries. FilterLab, Hampshire, HI-TECH C, Linear Active Thermistor, MXDEV, MXLAB, SEEVAL and The Embedded Control Solutions Company are registered trademarks of Microchip Technology Incorporated in the U.S.A. Analog-for-the-Digital Age, Application Maestro, CodeGuard, dsPICDEM, dsPICDEM.net, dsPICworks, dsSPEAK, ECAN, ECONOMONITOR, FanSense, HI-TIDE, In-Circuit Serial Programming, ICSP, Mindi, MiWi, MPASM, MPLAB Certified logo, MPLIB, MPLINK, mTouch, Omniscient Code Generation, PICC, PICC-18, PICDEM, PICDEM.net, PICkit, PICtail, REAL ICE, rfLAB, Select Mode, Total Endurance, TSHARC, UniWinDriver, WiperLock and ZENA are trademarks of Microchip Technology Incorporated in the U.S.A. and other countries. SQTP is a service mark of Microchip Technology Incorporated in the U.S.A. All other trademarks mentioned herein are property of their respective companies. © 2010, Microchip Technology Incorporated, Printed in the U.S.A., All Rights Reserved. Printed on recycled paper. ISBN: 978-1-60932-636-4 Microchip received ISO/TS-16949:2002 certification for its worldwide headquarters, design and wafer fabrication facilities in Chandler and Tempe, Arizona; Gresham, Oregon and design centers in California and India. The Company's quality system processes and procedures are for its PIC® MCUs and dsPIC® DSCs, KEELOQ® code hopping devices, Serial EEPROMs, microperipherals, nonvolatile memory and analog products. In addition, Microchip's quality system for the design and manufacture of development systems is ISO 9001:2000 certified. # QUALITY MANAGEMENT SYSTEM CERTIFIED BY DNV ISO/TS 16949:2002