Welcome to **E-XFL.COM** What is "Embedded - Microcontrollers"? "Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications. Applications of "<u>Embedded - Microcontrollers</u>" | Details | | |----------------------------|----------------------------------------------------------------------| | Product Status | Obsolete | | Core Processor | HC08 | | Core Size | 8-Bit | | Speed | 8MHz | | Connectivity | SCI, SPI | | Peripherals | LVD, POR, PWM | | Number of I/O | 33 | | Program Memory Size | 32KB (32K x 8) | | Program Memory Type | FLASH | | EEPROM Size | - | | RAM Size | 512 x 8 | | Voltage - Supply (Vcc/Vdd) | 2.7V ~ 5.5V | | Data Converters | A/D 8x8b | | Oscillator Type | Internal | | Operating Temperature | -40°C ~ 85°C (TA) | | Mounting Type | Through Hole | | Package / Case | 40-DIP (0.600", 15.24mm) | | Supplier Device Package | 40-PDIP | | Purchase URL | https://www.e-xfl.com/product-detail/nxp-semiconductors/mc908gp32cpe | Email: info@E-XFL.COM Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong ## **List of Chapters** | Chapter 1 General Description | | |---------------------------------------------------------|-----| | Chapter 2 Memory | 29 | | Chapter 3 Low-Power Modes | 47 | | Chapter 4 Analog-to-Digital Converter (ADC) | | | Chapter 5 Clock Generator Module (CGM) | 61 | | Chapter 6 Configuration Register (CONFIG) | | | Chapter 7 Computer Operating Properly (COP) | 85 | | Chapter 8 Central Processor Unit (CPU) | 89 | | Chapter 9 External Interrupt (IRQ) | 101 | | Chapter 10 Keyboard Interrupt (KBI) Module | 105 | | Chapter 11 Low-Voltage Inhibit (LVI) | | | Chapter 12 Input/Output (I/O) Ports | 115 | | Chapter 13 Serial Communications Interface Module (SCI) | 131 | | Chapter 14 System Integration Module (SIM) | 157 | | Chapter 15 Serial Peripheral Interface Module (SPI) | 175 | | Chapter 16 Timebase Module (TBM) | 195 | | Chapter 17 Timer Interface Module (TIM) | 199 | | Chapter 18 Development Support | 215 | | Chapter 19 Electrical Specifications | 233 | | Chapter 20 Mechanical Specifications | 255 | | Chapter 21 Ordering Information | 262 | | Table of Contents | | | | | | | | | | |-------------------|-----------|--|--|--|--|--|--|--|--| | 10.6.1 | Wait Mode | | | | | | | | | | 1062 | Ston Mode | | | | | | | | | | 10.6.1 | wait Mode | | |--------|-------------------------------------------------|-----| | 10.6.2 | Stop Mode | | | 10.7 | KBI During Break Interrupts | 107 | | 10.8 | I/O Signals | 108 | | 10.8.1 | KBI Input Pins (KBI7:KBI0) | 108 | | 10.9 | Registers | 108 | | 10.9.1 | Keyboard Status and Control Register (INTKBSCR) | | | 10.9.2 | Keyboard Interrupt Enable Register (INTKBIER) | | | | Chapter 11 | | | | Low-Voltage Inhibit (LVI) | | | 11.1 | Introduction | 111 | | 11.2 | Features | 111 | | 11.3 | Functional Description | 111 | | 11.3.1 | Polled LVI Operation | 112 | | 11.3.2 | Forced Reset Operation | 112 | | 11.3.3 | Voltage Hysteresis Protection | 113 | | 11.3.4 | LVI Trip Selection | 113 | | 11.4 | LVI Status Register | 113 | | 11.5 | LVI Interrupts | 113 | | 11.6 | Low-Power Modes | 114 | | 11.6.1 | Wait Mode | 114 | | 11.6.2 | Stop Mode | 114 | | | Chapter 12 | | | | Input/Output (I/O) Ports | | | 12.1 | Introduction | 115 | | 12.2 | Port A | 118 | | 12.2.1 | Port A Data Register | | | 12.2.2 | Data Direction Register A | | | 12.2.3 | Port A Input Pullup Enable Register | 119 | | 12.3 | Port B | 120 | | 12.3.1 | Port B Data Register | 120 | | 12.3.2 | Data Direction Register B | 120 | | 12.4 | Port C | 122 | | 12.4.1 | Port C Data Register | 122 | | 12.4.2 | Data Direction Register C | 122 | | 12.4.3 | Port C Input Pullup Enable Register | 124 | | 12.5 | Port D | | | 12.5.1 | Port D Data Register | | | 12.5.2 | Data Direction Register D | | | 12.5.3 | Port D Input Pullup Enable Register | 127 | | 12.6 | Port E | | | 12.6.1 | Port E Data Register | | | 12.6.2 | Data Direction Register E | 128 | | _ | | _ | _ | - | - | |----|-----|----|----|-----|-----| | Tа | hle | of | Co | nte | nte | | 17.8<br>17.9<br>17.9.1<br>17.9.2 | I/O Signals | 208<br>208 | |----------------------------------|-------------------------------------|------------| | 17.9.3<br>17.9.4<br>17.9.5 | TIM Counter Modulo Registers | 210<br>211 | | | Chapter 18 | | | | Development Support | | | 18.1 | Introduction | | | 18.2 | Break Module (BRK) | | | 18.2.1<br>18.2.1. | Functional Description | | | 18.2.1.<br>18.2.1. | 3 | | | 18.2.1. | | | | 18.2.2 | Break Module Registers | | | 18.2.2. | | | | 18.2.2. | | | | 18.2.2. | 3 SIM Break Status Register | 219 | | 18.2.2. | 3 | | | 18.2.3 | Low-Power Modes | | | 18.3 | Monitor Module (MON) | | | 18.3.1 | Functional Description | | | 18.3.1. | | | | 18.3.1.<br>18.3.1. | | | | 18.3.1. | | | | 18.3.1. | | | | 18.3.1. | 9 | | | 18.3.1. | | | | 18.3.2 | Security | 231 | | | Chapter 19 | | | | Electrical Specifications | | | 19.1 | Introduction | 233 | | 19.2 | Absolute Maximum Ratings | | | 19.3 | Functional Operating Range | | | 19.4 | Thermal Characteristics | | | 19.5 | 5.0-V DC Electrical Characteristics | | | 19.6 | 3.0-V DC Electrical Characteristics | | | 19.7 | | | | | 5.0-V Control Timing | | | 19.8 | 3.0-V Control Timing | | | 19.9 | Output High-Voltage Characteristics | | | 19.10 | Output Low-Voltage Characteristics | | | 19.11 | Typical Supply Currents | 245 | MC68HC908GP32 Data Sheet, Rev. 10 #### **General Description** Figure 1-4. 44-Pin QFP Pin Assignments #### 1.5 Pin Functions Descriptions of the pin functions are provided here. ## 1.5.1 Power Supply Pins (V<sub>DD</sub> and V<sub>SS</sub>) V<sub>DD</sub> and V<sub>SS</sub> are the power supply and ground pins. The MCU operates from a single power supply. Fast signal transitions on MCU pins place high, short-duration current demands on the power supply. To prevent noise problems, take special care to provide power supply bypassing at the MCU as Figure 1-5 shows. Place the C1 bypass capacitor as close to the MCU as possible. Use a high-frequency-response ceramic capacitor for C1. C2 is an optional bulk current bypass capacitor for use in applications that require the port pins to source high current levels. # Chapter 2 Memory #### 2.1 Introduction The CPU08 can address 64 Kbytes of memory space. The memory map, shown in Figure 2-1, includes: - 32,256 bytes of user FLASH memory - 512 bytes of random-access memory (RAM) - 36 bytes of user-defined vectors - 307 bytes of monitor ROM ## 2.2 Unimplemented Memory Locations Accessing an unimplemented location can cause an illegal address reset. In the memory map (Figure 2-1) and in register figures in this document, unimplemented locations are shaded. ## 2.3 Reserved Memory Locations Accessing a reserved location can have unpredictable effects on MCU operation. In the Figure 2-1 and in register figures in this document, reserved locations are marked with the word Reserved or with the letter R. ## 2.4 Input/Output (I/O) Section Most of the control, status, and data registers are in the zero page area of \$0000–\$003F. Additional I/O registers have these addresses: - \$FE00; SIM break status register, SBSR - \$FE01; SIM reset status register, SRSR - \$FE02; reserved, SUBAR - \$FE03; SIM break flag control register, SBFCR - \$FE04; interrupt status register 1, INT1 - \$FE05; interrupt status register 2, INT2 - \$FE06; interrupt status register 3, INT3 - \$FE07; reserved - \$FE08; FLASH control register, FLCR - \$FE09; break address register high, BRKH - \$FE0A; break address register low, BRKL - \$FE0B; break status and control register, BRKSCR - \$FE0C; LVI status register, LVISR - \$FF7E; FLASH block protect register, FLBPR - \$FFFF; COP control register, COPCTL Data registers are shown in Figure 2-2. Table 2-1 is a list of vector locations. MC68HC908GP32 Data Sheet, Rev. 10 #### Memory | Addr. | Register Name | | Bit 7 | 6 | 5 | 4 | 3 | 2 | 1 | Bit 0 | |-----------|---------------------------------|-----------------|---------------------------------------------|--------------------------|--------|--------------|--------------|--------|--------|--------| | | FLASH Control Register | Read: | 0 | 0 | 0 | 0 | HVEN | MASS | ERASE | PGM | | \$FE08 | \$FE08 (FLCR) | | | | | | IIVLIN | IVIAGG | LITAGE | I GIVI | | | (1 2011) | Reset: | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | \$FE09 | Break Address<br>Register High | Read:<br>Write: | Bit 15 | 14 | 13 | 12 | 11 | 10 | 9 | Bit 8 | | | (BRKH) | Reset: | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | \$FE0A | Break Address<br>Register Low | Read:<br>Write: | Bit 7 | 6 | 5 | 4 | 3 | 2 | 1 | Bit 0 | | | (BRKL) | Reset: | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | Break Status and Control | Read: | BRKE | BRKA | 0 | 0 | 0 | 0 | 0 | 0 | | \$FE0B | Register | Write: | | | | | | | | | | | (BRKSCR) | Reset: | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | Read: | LVIOUT | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | \$FE0C | LVI Status Register (LVISR) | Write: | | | | | | | | | | | | Reset: | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | \$FF7E | FLASH Block Protect<br>Register | Read:<br>Write: | BPR7 | BPR6 | BPR5 | BPR4 | BPR3 | BPR2 | BPR1 | BPR0 | | | (FLBPR) <sup>T</sup> | Reset: | U | U | U | U | U | U | U | U | | | \$FFFF COP Control Register | | | Low byte of reset vector | | | | | | | | \$FFFF | | | | | Writin | g clears COP | counter (any | value) | | | | | (COPCTL) Reset | | | Unaffected by reset | | | | | | | | † Non-vol | atile FLASH register | | | | | | | | | | | | | | = Unimplemented R = Reserved U = Unaffected | | | | | | | | Figure 2-2. Control, Status, and Data Registers (Sheet 6 of 6) ## Chapter 3 Low-Power Modes #### 3.1 Introduction The MCU may enter two low-power modes: wait mode and stop mode. They are common to all HC08 MCUs and are entered through instruction execution. This section describes how each module acts in the low-power modes. #### 3.1.1 Wait Mode The WAIT instruction puts the MCU in a low-power standby mode in which the CPU clock is disabled but the bus clock continues to run. Power consumption can be further reduced by disabling the LVI module and/or the timebase module through bits in the CONFIG register. (See Chapter 6 Configuration Register (CONFIG).) #### 3.1.2 Stop Mode Stop mode is entered when a STOP instruction is executed. The CPU clock is disabled and the bus clock is disabled if the OSCSTOPENB bit in the CONFIG register is at a logic 0. (See Chapter 6 Configuration Register (CONFIG).) ## 3.2 Analog-to-Digital Converter (ADC) #### 3.2.1 Wait Mode The ADC continues normal operation during wait mode. Any enabled CPU interrupt request from the ADC can bring the MCU out of wait mode. If the ADC is not required to bring the MCU out of wait mode, power down the ADC by setting ADCH4–ADCH0 bits in the ADC status and control register before executing the WAIT instruction. #### 3.2.2 Stop Mode The ADC module is inactive after the execution of a STOP instruction. Any pending conversion is aborted. ADC conversions resume when the MCU exits stop mode after an external interrupt. Allow one conversion cycle to stabilize the analog circuitry. ## 3.3 Break Module (BRK) #### 3.3.1 Wait Mode If enabled, the break module is active in wait mode. In the break routine, the user can subtract one from the return address on the stack if the SBSW bit in the break status register is set. Clock Generator Module (CGM) ## 5.8 Acquisition/Lock Time Specifications The acquisition and lock times of the PLL are, in many applications, the most critical PLL design parameters. Proper design and use of the PLL ensures the highest stability and lowest acquisition/lock times. #### 5.8.1 Acquisition/Lock Time Definitions Typical control systems refer to the acquisition time or lock time as the reaction time, within specified tolerances, of the system to a step input. In a PLL, the step input occurs when the PLL is turned on or when it suffers a noise hit. The tolerance is usually specified as a percent of the step input or when the output settles to the desired value plus or minus a percent of the frequency change. Therefore, the reaction time is constant in this definition, regardless of the size of the step input. For example, consider a system with a 5 percent acquisition time tolerance. If a command instructs the system to change from 0 Hz to 1 MHz, the acquisition time is the time taken for the frequency to reach 1 MHz ±50 kHz. Fifty kHz = 5% of the 1-MHz step input. If the system is operating at 1 MHz and suffers a -100-kHz noise hit, the acquisition time is the time taken to return from 900 kHz to 1 MHz $\pm$ 5 kHz. Five kHz = 5% of the 100-kHz step input. Other systems refer to acquisition and lock times as the time the system takes to reduce the error between the actual output and the desired output to within specified tolerances. Therefore, the acquisition or lock time varies according to the original error in the output. Minor errors may not even be registered. Typical PLL applications prefer to use this definition because the system requires the output frequency to be within a certain tolerance of the desired frequency regardless of the size of the initial error. #### 5.8.2 Parametric Influences on Reaction Time Acquisition and lock times are designed to be as short as possible while still providing the highest possible stability. These reaction times are not constant, however. Many factors directly and indirectly affect the acquisition time. The most critical parameter which affects the reaction times of the PLL is the reference frequency, f<sub>RDV</sub>. This frequency is the input to the phase detector and controls how often the PLL makes corrections. For stability, the corrections must be small compared to the desired frequency, so several corrections are required to reduce the frequency error. Therefore, the slower the reference the longer it takes to make these corrections. This parameter is under user control via the choice of crystal frequency fxcl k and the R value programmed in the reference divider. (See 5.3.3 PLL Circuits, 5.3.6 Programming the PLL, and 5.5.6 PLL Reference Divider Select Register.) Another critical parameter is the external filter network. The PLL modifies the voltage on the VCO by adding or subtracting charge from capacitors in this network. Therefore, the rate at which the voltage changes for a given frequency error (thus change in charge) is proportional to the capacitance. The size of the capacitor also is related to the stability of the PLL. If the capacitor is too small, the PLL cannot make small enough adjustments to the voltage and the system cannot lock. If the capacitor is too large, the PLL may not be able to adjust the voltage in a reasonable time. (See 5.8.3 Choosing a Filter.) Also important is the operating voltage potential applied to V<sub>DDA</sub>. The power supply potential alters the characteristics of the PLL. A fixed value is best. Variable supplies, such as batteries, are acceptable if they vary within a known range at very slow speeds. Noise on the power supply is not acceptable, because it causes small frequency errors which continually change the acquisition time of the PLL. #### **Computer Operating Properly (COP)** The COP counter is a free-running 6-bit counter preceded by a 12-bit prescaler counter. If not cleared by software, the COP counter overflows and generates an asynchronous reset after 262,128 or 8176 CGMXCLK cycles, depending on the state of the COP rate select bit, COPRS, in the configuration register. With a 8176 CGMXCLK cycle overflow option, a 32.768-kHz crystal gives a COP timeout period of 250 ms. Writing any value to location \$FFFF before an overflow occurs prevents a COP reset by clearing the COP counter and stages 12 through 5 of the prescaler. #### NOTE Service the COP immediately after reset and before entering or after exiting stop mode to guarantee the maximum time before the first COP counter overflow. A COP reset pulls the $\overline{RST}$ pin low for 32 CGMXCLK cycles and sets the COP bit in the reset status register (RSR). In monitor mode, the COP is disabled if the $\overline{RST}$ pin or the $\overline{IRQ}$ is held at $V_{TST}$ . During the break state, $V_{TST}$ on the $\overline{RST}$ pin disables the COP. #### NOTE Place COP clearing instructions in the main program and not in an interrupt subroutine. Such an interrupt subroutine could keep the COP from generating a reset even while the main program is not working properly. ## 7.3 I/O Signals The following paragraphs describe the signals shown in Figure 7-1. #### 7.3.1 CGMXCLK CGMXCLK is the crystal oscillator output signal. CGMXCLK frequency is equal to the crystal frequency. #### 7.3.2 STOP Instruction The STOP instruction clears the COP prescaler. #### 7.3.3 COPCTL Write Writing any value to the COP control register (COPCTL) (see 7.4 COP Control Register) clears the COP counter and clears bits 12 through 5 of the prescaler. Reading the COP control register returns the low byte of the reset vector. #### 7.3.4 Power-On Reset The power-on reset (POR) circuit clears the COP prescaler 4096 CGMXCLK cycles after power-up. #### 7.3.5 Internal Reset An internal reset clears the COP prescaler and the COP counter. #### 7.3.6 Reset Vector Fetch A reset vector fetch occurs when the vector address appears on the data bus. A reset vector fetch clears the COP prescaler. MC68HC908GP32 Data Sheet, Rev. 10 #### 11.3.3 Voltage Hysteresis Protection Once the LVI has triggered (by having $V_{DD}$ fall below $V_{TRIPF}$ ), the LVI will maintain a reset condition until $V_{DD}$ rises above the rising trip point voltage, $V_{TRIPR}$ . This prevents a condition in which the MCU is continually entering and exiting reset if $V_{DD}$ is approximately equal to $V_{TRIPF}$ . $V_{TRIPR}$ is greater than $V_{TRIPF}$ by the hysteresis voltage, $V_{HYS}$ . #### 11.3.4 LVI Trip Selection The LVI5OR3 bit in the configuration register selects whether the LVI is configured for 5-V or 3-V protection. #### NOTE The microcontroller is guaranteed to operate at a minimum supply voltage. The trip point ( $V_{TRIPF}$ [5 V] or $V_{TRIPF}$ [3 V]) may be lower than this. (See Chapter 19 Electrical Specifications for the actual trip point voltages.) ## 11.4 LVI Status Register The LVI status register (LVISR) indicates if the V<sub>DD</sub> voltage was detected below the V<sub>TRIPF</sub> level. Figure 11-3. LVI Status Register (LVISR) #### LVIOUT — LVI Output Bit This read-only flag becomes set when the $V_{DD}$ voltage falls below the $V_{TRIPF}$ trip voltage. (See Table 11-1.) Reset clears the LVIOUT bit. Table 11-1. LVIOUT Bit Indication | V <sub>DD</sub> | LVIOUT | |-----------------------------------------------------------|----------------| | V <sub>DD</sub> > V <sub>TRIPR</sub> | 0 | | V <sub>DD</sub> < V <sub>TRIPF</sub> | 1 | | V <sub>TRIPF</sub> < V <sub>DD</sub> < V <sub>TRIPR</sub> | Previous value | ## 11.5 LVI Interrupts The LVI module does not generate interrupt requests. ## Input/Output (I/O) Ports | Addr. | Register Name | | Bit 7 | 6 | 5 | 4 | 3 | 2 | 1 | Bit 0 | |--------|----------------------------------------|-----------------|-----------------|---------|---------|-----------|---------|---------|---------|---------| | \$0004 | Data Direction Register A<br>(DDRA) | Read:<br>Write: | DDRA7 | DDRA6 | DDRA5 | DDRA4 | DDRA3 | DDRA2 | DDRA1 | DDRA0 | | | (==: y | Reset: | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | \$0005 | Data Direction Register B<br>(DDRB) | Read:<br>Write: | DDRB7 | DDRB6 | DDRB5 | DDRB4 | DDRB3 | DDRB2 | DDRB1 | DDRB0 | | | , | Reset: | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | \$0006 | Data Direction Register C (DDRC) | Read:<br>Write: | 0 | DDRC6 | DDRC5 | DDRC4 | DDRC3 | DDRC2 | DDRC1 | DDRC0 | | | (==::0) | Reset: | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | \$0007 | Data Direction Register D (DDRD) | | DDRD7 | DDRD6 | DDRD5 | DDRD4 | DDRD3 | DDRD2 | DDRD1 | DDRD0 | | | | | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | Read: | 0 | 0 | 0 | 0 | 0 | 0 | PTE1 | PTE0 | | \$0008 | Port E Data Register (PTE) | | | | | | | | PIEI | FIEU | | | , | Reset: | | | | Unaffecte | | | | | | | | Read: | 0 | 0 | 0 | 0 | 0 | 0 | DDRE1 | DDRE0 | | \$000C | Data Direction Register E (DDRE) | Write: | | | | | | | DONE | DDITEO | | | | Reset: | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | \$000D | Port A Input Pullup Enable<br>Register | Read:<br>Write: | PTAPUE7 | PTAPUE6 | PTAPUE5 | PTAPUE4 | PTAPUE3 | PTAPUE2 | PTAPUE1 | PTAPUE0 | | | (PTAPUE) | Reset: | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | \$000E | Port C Input Pullup Enable<br>Register | Read:<br>Write: | 0 | PTCPUE6 | PTCPUE5 | PTCPUE4 | PTCPUE3 | PTCPUE2 | PTCPUE1 | PTCPUE0 | | | (PTCPUE) | | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | \$000F | Port D Input Pullup Enable Register | Read:<br>Write: | PTDPUE7 | PTDPUE6 | PTDPUE5 | PTDPUE4 | PTDPUE3 | PTDPUE2 | PTDPUE1 | PTDPUE0 | | | (PTDPUE) | Reset: | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | | = Unimplemented | | | | | | | | Figure 12-1. I/O Port Register Summary (Continued) 116 Freescale Semiconductor **Table 12-1. Port Control Register Bits Summary** | Port | Bit | DDR | Modu | ıle Control | Pin | |------|-----|-------|----------|-------------|------------| | | 0 | DDRA0 | | KBIE0 | PTA0/KBD0 | | | 1 | DDRA1 | | KBIE1 | PTA1/KBD1 | | | 2 | DDRA2 | | KBIE2 | PTA2/KBD2 | | Α | 3 | DDRA3 | KDD | KBIE3 | PTA3/KBD3 | | | 4 | DDRA4 | KBD | KBIE4 | PTA4/KBD4 | | | 5 | DDRA5 | | KBIE5 | PTA5/KBD5 | | | 6 | DDRA6 | KBIE6 | PTA6/KBD6 | | | | 7 | DDRA7 | | KBIE7 | PTA7/KBD7 | | | 0 | DDRB0 | | | PTB0/AD0 | | | 1 | DDRB1 | | | PTB1/AD1 | | | 2 | DDRB2 | | ADCH4-ADCH0 | PTB2/AD2 | | В | 3 | DDRB3 | ADC | | PTB3/AD3 | | В | 4 | DDRB4 | ADC | | PTB4/AD4 | | | 5 | DDRB5 | | | PTB5/AD5 | | | 6 | DDRB6 | | | PTB6/AD6 | | | 7 | DDRB7 | | | PTB7/AD7 | | | 0 | DDRC0 | | | PTC0 | | | 1 | DDRC1 | | | PTC1 | | | 2 | DDRC2 | | | PTC2 | | С | 3 | DDRC3 | | | PTC3 | | | 4 | DDRC4 | | | PTC4 | | | 5 | DDRC5 | | | PTC5 | | | 6 | DDRC6 | | | PTC6 | | | 0 | DDRD0 | | | PTD0/SS | | | 1 | DDRD1 | SPI | QDE | PTD1/MISO | | | 2 | DDRD2 | 371 | SPE | PTD2/MOSI | | D | 3 | DDRD3 | | | PTD3/SPSCK | | ۵ ا | 4 | DDRD4 | TIM1 | ELS0B:ELS0A | PTD4/T1CH0 | | | 5 | DDRD5 | I IIVI I | ELS1B:ELS1A | PTD5/T1CH1 | | | 6 | DDRD6 | TIMO | ELS0B:ELS0A | PTD6/T2CH0 | | | 7 | DDRD7 | TIM2 | ELS1B:ELS1A | PTD7/T2CH1 | | Г | 0 | DDRE0 | 601 | ENICOL | PTE0/TxD | | E | 1 | DDRE1 | SCI | ENSCI | PTE1/RxD | Figure 13-1. SCI Module Block Diagram | | Control Bits | Character Format | | | | | | | |---------------|--------------|------------------|-----------|--------|-----------|------------------|--|--| | M PEN and PTY | | Start Bits | Data Bits | Parity | Stop Bits | Character Length | | | | 0 | 0X | 1 | 8 | None | 1 | 10 bits | | | | 1 | 0X | 1 | 9 | None | 1 | 11 bits | | | | 0 | 10 | 1 | 7 | Even | 1 | 10 bits | | | | 0 | 11 | 1 | 7 | Odd | 1 | 10 bits | | | | 1 | 10 | 1 | 8 | Even | 1 | 11 bits | | | | 1 | 11 | 1 | 8 | Odd | 1 | 11 bits | | | **Table 13-5. Character Format Selection** ### 13.8.2 SCI Control Register 2 SCI control register 2: - Enables the following CPU interrupt requests: - Enables the SCTE bit to generate transmitter CPU interrupt requests - Enables the TC bit to generate transmitter CPU interrupt requests - Enables the SCRF bit to generate receiver CPU interrupt requests - Enables the IDLE bit to generate receiver CPU interrupt requests - Enables the transmitter - Enables the receiver - Enables SCI wakeup - Transmits SCI break characters Figure 13-10. SCI Control Register 2 (SCC2) #### SCTIE — SCI Transmit Interrupt Enable Bit This read/write bit enables the SCTE bit to generate SCI transmitter CPU interrupt requests. Reset clears the SCTIE bit. - 1 = SCTE enabled to generate CPU interrupt - 0 = SCTE not enabled to generate CPU interrupt #### TCIE — Transmission Complete Interrupt Enable Bit This read/write bit enables the TC bit to generate SCI transmitter CPU interrupt requests. Reset clears the TCIE bit. - 1 = TC enabled to generate CPU interrupt requests - 0 = TC not enabled to generate CPU interrupt requests ### SCRIE — SCI Receive Interrupt Enable Bit This read/write bit enables the SCRF bit to generate SCI receiver CPU interrupt requests. Reset clears the SCRIE bit. - 1 = SCRF enabled to generate CPU interrupt - 0 = SCRF not enabled to generate CPU interrupt MC68HC908GP32 Data Sheet, Rev. 10 #### 14.5.1.3 Interrupt Status Registers **Priority** The flags in the interrupt status registers identify maskable interrupt sources. Table 14-3 summarizes the interrupt sources and the interrupt status register flags that they set. The interrupt status registers can be useful for debugging. **Interrupt Status Interrupt Source Register Flag** Highest Reset SWI instruction IRQ pin IF1 PLL IF2 TIM1 channel 0 IF3 TIM1 channel 1 IF4 TIM1 overflow IF5 TIM2 channel 0 IF6 TIM2 channel 1 IF7 TIM2 overflow IF8 SPI receiver full IF9 IF10 SPI transmitter empty SCI receive error IF11 SCI receive IF12 SCI transmit IF13 IF14 Keyboard ADC conversion complete IF15 IF16 **Table 14-3. Interrupt Sources** #### Interrupt Status Register 1 Lowest Timebase module Figure 14-12. Interrupt Status Register 1 (INT1) ## IF6-IF1 — Interrupt Flags 1-6 These flags indicate the presence of interrupt requests from the sources shown in Table 14-3. - 1 = Interrupt request present - 0 = No interrupt request present MC68HC908GP32 Data Sheet, Rev. 10 Freescale Semiconductor 167 # **Chapter 15 Serial Peripheral Interface Module (SPI)** #### 15.1 Introduction This section describes the serial peripheral interface (SPI) module, which allows full-duplex, synchronous, serial communications with peripheral devices. #### 15.2 Features Features of the SPI module include: - Full-duplex operation - Master and slave modes - Double-buffered operation with separate transmit and receive registers - Four master mode frequencies (maximum = bus frequency ÷ 2) - Maximum slave mode frequency = bus frequency - Serial clock with programmable polarity and phase - Two separately enabled interrupts: - SPRF (SPI receiver full) - SPTE (SPI transmitter empty) - Mode fault error flag with CPU interrupt capability - Overflow error flag with CPU interrupt capability - Programmable wired-OR mode - I/O (input/output) port bit(s) software configurable with pullup device(s) if configured as input port bit(s) ## 15.3 Pin Name Conventions The text that follows describes the SPI. The SPI I/O pin names are $\overline{SS}$ (slave select), SPSCK (SPI serial clock), CGND (clock ground), MOSI (master out slave in), and MISO (master in/slave out). The SPI shares four I/O pins with four parallel I/O ports. The full names of the SPI I/O pins are shown in Table 15-1. The generic pin names appear in the text that follows. **Table 15-1. Pin Name Conventions** | SPI Generic<br>Pin Names: | | MISO | MOSI | SS | SPSCK | CGND | |---------------------------|-----|-----------|-----------|---------|------------|-----------------| | Full SPI<br>Pin Names: | SPI | PTD1/MISO | PTD2/MOSI | PTD0/SS | PTD3/SPSCK | V <sub>SS</sub> | #### Serial Peripheral Interface Module (SPI) Reading the SPI status and control register with SPRF set and then reading the receive data register clears SPRF. The clearing mechanism for the SPTE flag is always just a write to the transmit data register. The SPI transmitter interrupt enable bit (SPTIE) enables the SPTE flag to generate transmitter CPU interrupt requests, provided that the SPI is enabled (SPE = 1). The SPI receiver interrupt enable bit (SPRIE) enables the SPRF bit to generate receiver CPU interrupt requests, regardless of the state of the SPE bit. (See Figure 15-11.) The error interrupt enable bit (ERRIE) enables both the MODF and OVRF bits to generate a receiver/error CPU interrupt request. The mode fault enable bit (MODFEN) can prevent the MODF flag from being set so that only the OVRF bit is enabled by the ERRIE bit to generate receiver/error CPU interrupt requests. Figure 15-11. SPI Interrupt Request Generation The following sources in the SPI status and control register can generate CPU interrupt requests: - SPI receiver full bit (SPRF) The SPRF bit becomes set every time a byte transfers from the shift register to the receive data register. If the SPI receiver interrupt enable bit, SPRIE, is also set, SPRF generates an SPI receiver/error CPU interrupt request. - SPI transmitter empty (SPTE) The SPTE bit becomes set every time a byte transfers from the transmit data register to the shift register. If the SPI transmit interrupt enable bit, SPTIE, is also set, SPTE generates an SPTE CPU interrupt request. ## Chapter 16 Timebase Module (TBM) #### 16.1 Introduction This section describes the timebase module (TBM). The TBM will generate periodic interrupts at user selectable rates using a counter clocked by the external crystal clock. This TBM version uses 15 divider stages, eight of which are user selectable. #### 16.2 Features Features of the TBM module include: - Software programmable 1-Hz, 4-Hz, 16-Hz, 256-Hz, 512-Hz, 1024-Hz, 2048-Hz, and 4096-Hz periodic interrupt using external 32.768-kHz crystal - Configurable for operation during stop mode to allow periodic wakeup from stop ## 16.3 Functional Description #### NOTE This module is designed for a 32.768-kHz oscillator. This module can generate a periodic interrupt by dividing the crystal frequency, CGMXCLK. The counter is initialized to all 0s when TBON bit is cleared. The counter, shown in Figure 16-1, starts counting when the TBON bit is set. When the counter overflows at the tap selected by TBR2:TBR0, the TBIF bit gets set. If the TBIE bit is set, an interrupt request is sent to the CPU. The TBIF flag is cleared by writing a 1 to the TACK bit. The first time the TBIF flag is set after enabling the timebase module, the interrupt is generated at approximately half of the overflow period. Subsequent events occur at the exact period. #### **Electrical Specifications** Figure 19-5. Typical High-Side Driver Characteristics – Port PTC4–PTC0 (V<sub>DD</sub> = 2.7 Vdc) Figure 19-6. Typical High-Side Driver Characteristics – Ports PTB7–PTB0, PTC6–PTC5, PTD7–PTD0, and PTE1–PTE0 (V<sub>DD</sub> = 5.5 Vdc) Figure 19-7. Typical High-Side Driver Characteristics – Ports PTB7–PTB0, PTC6–PTC5, PTD7–PTD0, and PTE1–PTE0 (V<sub>DD</sub> = 2.7 Vdc) **Ordering Information**