



Welcome to **E-XFL.COM** 

## Understanding <u>Embedded - FPGAs (Field Programmable Gate Array)</u>

Embedded - FPGAs, or Field Programmable Gate Arrays, are advanced integrated circuits that offer unparalleled flexibility and performance for digital systems. Unlike traditional fixed-function logic devices, FPGAs can be programmed and reprogrammed to execute a wide array of logical operations, enabling customized functionality tailored to specific applications. This reprogrammability allows developers to iterate designs quickly and implement complex functions without the need for custom hardware.

### **Applications of Embedded - FPGAs**

The versatility of Embedded - FPGAs makes them indispensable in numerous fields. In telecommunications.

| Details                        |                                                            |
|--------------------------------|------------------------------------------------------------|
| Product Status                 | Obsolete                                                   |
| Number of LABs/CLBs            | 624                                                        |
| Number of Logic Elements/Cells | 4992                                                       |
| Total RAM Bits                 | 49152                                                      |
| Number of I/O                  | 333                                                        |
| Number of Gates                | 257000                                                     |
| Voltage - Supply               | 2.375V ~ 2.625V                                            |
| Mounting Type                  | Surface Mount                                              |
| Operating Temperature          | 0°C ~ 70°C (TA)                                            |
| Package / Case                 | 484-BBGA                                                   |
| Supplier Device Package        | 484-FBGA (23x23)                                           |
| Purchase URL                   | https://www.e-xfl.com/product-detail/intel/ep1k100fc484-1n |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

### ...and More Features

- -1 speed grade devices are compliant with *PCI Local Bus Specification, Revision 2.2* for 5.0-V operation
- Built-in Joint Test Action Group (JTAG) boundary-scan test (BST) circuitry compliant with IEEE Std. 1149.1-1990, available without consuming additional device logic.
- Operate with a 2.5-V internal supply voltage
- In-circuit reconfigurability (ICR) via external configuration devices, intelligent controller, or JTAG port
- ClockLock™ and ClockBoost™ options for reduced clock delay, clock skew, and clock multiplication
- Built-in, low-skew clock distribution trees
- 100% functional testing of all devices; test vectors or scan chains are not required
- Pull-up on I/O pins before and during configuration

### ■ Flexible interconnect

- FastTrack® Interconnect continuous routing structure for fast, predictable interconnect delays
- Dedicated carry chain that implements arithmetic functions such as fast adders, counters, and comparators (automatically used by software tools and megafunctions)
- Dedicated cascade chain that implements high-speed, high-fan-in logic functions (automatically used by software tools and megafunctions)
- Tri-state emulation that implements internal tri-state buses
- Up to six global clock signals and four global clear signals

### Powerful I/O pins

- Individual tri-state output enable control for each pin
- Open-drain option on each I/O pin
- Programmable output slew-rate control to reduce switching noise
- Clamp to V<sub>CCIO</sub> user-selectable on a pin-by-pin basis
- Supports hot-socketing

The logic array consists of logic array blocks (LABs). Each LAB contains eight LEs and a local interconnect. An LE consists of a 4-input LUT, a programmable flipflop, and dedicated signal paths for carry and cascade functions. The eight LEs can be used to create medium-sized blocks of logic—such as 8-bit counters, address decoders, or state machines—or combined across LABs to create larger logic blocks. Each LAB represents about 96 usable logic gates.

Signal interconnections within ACEX 1K devices (as well as to and from device pins) are provided by the FastTrack Interconnect routing structure, which is a series of fast, continuous row and column channels that run the entire length and width of the device.

Each I/O pin is fed by an I/O element (IOE) located at the end of each row and column of the FastTrack Interconnect routing structure. Each IOE contains a bidirectional I/O buffer and a flipflop that can be used as either an output or input register to feed input, output, or bidirectional signals. When used with a dedicated clock pin, these registers provide exceptional performance. As inputs, they provide setup times as low as 1.1 ns and hold times of 0 ns. As outputs, these registers provide clock-to-output times as low as 2.5 ns. IOEs provide a variety of features, such as JTAG BST support, slew-rate control, tri-state buffers, and open-drain outputs.

Figure 1 shows a block diagram of the ACEX 1K device architecture. Each group of LEs is combined into an LAB; groups of LABs are arranged into rows and columns. Each row also contains a single EAB. The LABs and EABs are interconnected by the FastTrack Interconnect routing structure. IOEs are located at the end of each row and column of the FastTrack Interconnect routing structure.

Figure 3. ACEX 1K EAB in Dual-Port RAM Mode



Figure 4. ACEX 1K Device in Single-Port RAM Mode



#### Note

(1) EP1K10, EP1K30, and EP1K50 devices have 88 EAB local interconnect channels; EP1K100 devices have 104 EAB local interconnect channels.

### Cascade Chain

With the cascade chain, the ACEX 1K architecture can implement functions that have a very wide fan-in. Adjacent LUTs can be used to compute portions of the function in parallel; the cascade chain serially connects the intermediate values. The cascade chain can use a logical  ${\tt AND}$  or logical  ${\tt OR}$  (via De Morgan's inversion) to connect the outputs of adjacent LEs. With a delay as low as 0.6 ns per LE, each additional LE provides four more inputs to the effective width of a function. Cascade chain logic can be created automatically by the compiler during design processing, or manually by the designer during design entry.

Cascade chains longer than eight bits are implemented automatically by linking several LABs together. For easier routing, a long cascade chain skips every other LAB in a row. A cascade chain longer than one LAB skips either from even-numbered LAB to even-numbered LAB, or from odd-numbered LAB to odd-numbered LAB (e.g., the last LE of the first LAB in a row cascades to the first LE of the third LAB). The cascade chain does not cross the center of the row (e.g., in the EP1K50 device, the cascade chain stops at the eighteenth LAB, and a new one begins at the nineteenth LAB). This break is due to the EAB's placement in the middle of the row.

Figure 10 shows how the cascade function can connect adjacent LEs to form functions with a wide fan-in. These examples show functions of 4n variables implemented with n LEs. The LE delay is 1.3 ns; the cascade chain delay is 0.6 ns. With the cascade chain, decoding a 16-bit address requires 3.1 ns.

Figure 10. ACEX 1K Cascade Chain Operation



### **Asynchronous Clear**

The flipflop can be cleared by either LABCTRL1 or LABCTRL2. In this mode, the preset signal is tied to VCC to deactivate it.

### **Asynchronous Preset**

An asynchronous preset is implemented as an asynchronous load, or with an asynchronous clear. If DATA3 is tied to VCC, asserting LABCTRL1 asynchronously loads a one into the register. Alternatively, the Altera software can provide preset control by using the clear and inverting the register's input and output. Inversion control is available for the inputs to both LEs and IOEs. Therefore, if a register is preset by only one of the two LABCTRL signals, the DATA3 input is not needed and can be used for one of the LE operating modes.

### **Asynchronous Preset & Clear**

When implementing asynchronous clear and preset, LABCTRL1 controls the preset, and LABCTRL2 controls the clear. DATA3 is tied to VCC, so that asserting LABCTRL1 asynchronously loads a one into the register, effectively presetting the register. Asserting LABCTRL2 clears the register.

### **Asynchronous Load with Clear**

When implementing an asynchronous load in conjunction with the clear, LABCTRL1 implements the asynchronous load of DATA3 by controlling the register preset and clear. LABCTRL2 implements the clear by controlling the register clear; LABCTRL2 does not have to feed the preset circuits.

### **Asynchronous Load with Preset**

When implementing an asynchronous load in conjunction with preset, the Altera software provides preset control by using the clear and inverting the input and output of the register. Asserting LABCTRL2 presets the register, while asserting LABCTRL1 loads the register. The Altera software inverts the signal that drives DATA3 to account for the inversion of the register's output.

### Asynchronous Load without Preset or Clear

When implementing an asynchronous load without preset or clear, LABCTRL1 implements the asynchronous load of DATA3 by controlling the register preset and clear.

For improved routing, the row interconnect consists of a combination of full-length and half-length channels. The full-length channels connect to all LABs in a row; the half-length channels connect to the LABs in half of the row. The EAB can be driven by the half-length channels in the left half of the row and by the full-length channels. The EAB drives out to the full-length channels. In addition to providing a predictable, row-wide interconnect, this architecture provides increased routing resources. Two neighboring LABs can be connected using a half-row channel, thereby saving the other half of the channel for the other half of the row.

Table 6 summarizes the FastTrack Interconnect routing structure resources available in each ACEX 1K device.

| Table 6. ACEX 1K FastTrack Interconnect Resources |      |                     |         |                        |  |
|---------------------------------------------------|------|---------------------|---------|------------------------|--|
| Device                                            | Rows | Channels per<br>Row | Columns | Channels per<br>Column |  |
| EP1K10                                            | 3    | 144                 | 24      | 24                     |  |
| EP1K30                                            | 6    | 216                 | 36      | 24                     |  |
| EP1K50                                            | 10   | 216                 | 36      | 24                     |  |
| EP1K100                                           | 12   | 312                 | 52      | 24                     |  |

In addition to general-purpose I/O pins, ACEX 1K devices have six dedicated input pins that provide low-skew signal distribution across the device. These six inputs can be used for global clock, clear, preset, and peripheral output-enable and clock-enable control signals. These signals are available as control signals for all LABs and IOEs in the device. The dedicated inputs can also be used as general-purpose data inputs because they can feed the local interconnect of each LAB in the device.

Figure 14 shows the interconnection of adjacent LABs and EABs, with row, column, and local interconnects, as well as the associated cascade and carry chains. Each LAB is labeled according to its location: a letter represents the row and a number represents the column. For example, LAB B3 is in row B, column 3.

## SameFrame Pin-Outs

ACEX 1K devices support the SameFrame pin-out feature for FineLine BGA packages. The SameFrame pin-out feature is the arrangement of balls on FineLine BGA packages such that the lower-ball-count packages form a subset of the higher-ball-count packages. SameFrame pin-outs provide the flexibility to migrate not only from device to device within the same package, but also from one package to another. A given printed circuit board (PCB) layout can support multiple device density/package combinations. For example, a single board layout can support a range of devices from an EP1K10 device in a 256-pin FineLine BGA package to an EP1K100 device in a 484-pin FineLine BGA package.

The Altera software provides support to design PCBs with SameFrame pin-out devices. Devices can be defined for present and future use. The Altera software generates pin-outs describing how to lay out a board that takes advantage of this migration. Figure 18 shows an example of SameFrame pin-out.

Figure 18. SameFrame Pin-Out Example



Table 10 shows the ACEX 1K device/package combinations that support SameFrame pin-outs for ACEX 1K devices. All FineLine BGA packages support SameFrame pin-outs, providing the flexibility to migrate not only from device to device within the same package, but also from one package to another. The I/O count will vary from device to device.



For more information, search for "SameFrame" in MAX+PLUS II Help.

| Table 10. ACEX 1K SameFrame Pin-Out Support |                            |                            |  |  |
|---------------------------------------------|----------------------------|----------------------------|--|--|
| Device                                      | 256-Pin<br>FineLine<br>BGA | 484-Pin<br>FineLine<br>BGA |  |  |
| EP1K10                                      | ✓                          | (1)                        |  |  |
| EP1K30                                      | ✓                          | (1)                        |  |  |
| EP1K50                                      | ✓                          | ✓                          |  |  |
| EP1K100                                     | ✓                          | ✓                          |  |  |

### Note:

 This option is supported with a 256-pin FineLine BGA package and SameFrame migration.

### ClockLock & ClockBoost Features

To support high-speed designs, -1 and -2 speed grade ACEX 1K devices offer ClockLock and ClockBoost circuitry containing a phase-locked loop (PLL) that is used to increase design speed and reduce resource usage. The ClockLock circuitry uses a synchronizing PLL that reduces the clock delay and skew within a device. This reduction minimizes clock-to-output and setup times while maintaining zero hold times. The ClockBoost circuitry, which provides a clock multiplier, allows the designer to enhance device area efficiency by sharing resources within the device. The ClockBoost feature allows the designer to distribute a low-speed clock and multiply that clock on-device. Combined, the ClockLock and ClockBoost features provide significant improvements in system performance and bandwidth.

The ClockLock and ClockBoost features in ACEX 1K devices are enabled through the Altera software. External devices are not required to use these features. The output of the ClockLock and ClockBoost circuits is not available at any of the device pins.

The ClockLock and ClockBoost circuitry lock onto the rising edge of the incoming clock. The circuit output can drive the clock inputs of registers only; the generated clock cannot be gated or inverted.

The dedicated clock pin (GCLK1) supplies the clock to the ClockLock and ClockBoost circuitry. When the dedicated clock pin is driving the ClockLock or ClockBoost circuitry, it cannot drive elsewhere in the device.

For designs that require both a multiplied and non-multiplied clock, the clock trace on the board can be connected to the GCLK1 pin. In the Altera software, the GCLK1 pin can feed both the ClockLock and ClockBoost circuitry in the ACEX 1K device. However, when both circuits are used, the other clock pin cannot be used.

### ClockLock & ClockBoost Timing Parameters

For the ClockLock and ClockBoost circuitry to function properly, the incoming clock must meet certain requirements. If these specifications are not met, the circuitry may not lock onto the incoming clock, which generates an erroneous clock within the device. The clock generated by the ClockLock and ClockBoost circuitry must also meet certain specifications. If the incoming clock meets these requirements during configuration, the ClockLock and ClockBoost circuitry will lock onto the clock during configuration. The circuit will be ready for use immediately after configuration. Figure 19 shows the incoming and generated clock specifications.

Figure 19. Specifications for the Incoming & Generated Clocks Note (1)



### Note:

(1) The  $\mathbf{t_I}$  parameter refers to the nominal input clock period; the  $\mathbf{t_O}$  parameter refers to the nominal output clock period.

| Table 12.             | Table 12. ClockLock & ClockBoost Parameters for -2 Speed-Grade Devices  |                            |     |     |                |      |  |
|-----------------------|-------------------------------------------------------------------------|----------------------------|-----|-----|----------------|------|--|
| Symbol                | Parameter                                                               | Condition                  | Min | Тур | Max            | Unit |  |
| $t_R$                 | Input rise time                                                         |                            |     |     | 5              | ns   |  |
| $t_{\digamma}$        | Input fall time                                                         |                            |     |     | 5              | ns   |  |
| t <sub>INDUTY</sub>   | Input duty cycle                                                        |                            | 40  |     | 60             | %    |  |
| f <sub>CLK1</sub>     | Input clock frequency (ClockBoost clock multiplication factor equals 1) |                            | 25  |     | 80             | MHz  |  |
| f <sub>CLK2</sub>     | Input clock frequency (ClockBoost clock multiplication factor equals 2) |                            | 16  |     | 40             | MHz  |  |
| f <sub>CLKDEV</sub>   | Input deviation from user specification in the software (1)             |                            |     |     | 25,000         | PPM  |  |
| t <sub>INCLKSTB</sub> | Input clock stability (measured between adjacent clocks)                |                            |     |     | 100            | ps   |  |
| t <sub>LOCK</sub>     | Time required for ClockLock or ClockBoost to acquire lock (3)           |                            |     |     | 10             | μs   |  |
| t <sub>JITTER</sub>   | Jitter on ClockLock or ClockBoost-                                      | $t_{INCLKSTB}$ < 100       |     |     | 250 <i>(4)</i> | ps   |  |
|                       | generated clock (4)                                                     | t <sub>INCLKSTB</sub> < 50 |     |     | 200 (4)        | ps   |  |
| toutduty              | Duty cycle for ClockLock or ClockBoost-<br>generated clock              |                            | 40  | 50  | 60             | %    |  |

### Notes to tables:

- (1) To implement the ClockLock and ClockBoost circuitry with the Altera software, designers must specify the input frequency. The Altera software tunes the PLL in the ClockLock and ClockBoost circuitry to this frequency. The f<sub>CLKDEV</sub> parameter specifies how much the incoming clock can differ from the specified frequency during device operation. Simulation does not reflect this parameter.
- (2) Twenty-five thousand parts per million (PPM) equates to 2.5% of input clock period.
- (3) During device configuration, the ClockLock and ClockBoost circuitry is configured before the rest of the device. If the incoming clock is supplied during configuration, the ClockLock and ClockBoost circuitry locks during configuration because the  $t_{LOCK}$  value is less than the time required for configuration.
- (4) The  $t_{IITTER}$  specification is measured under long-term observation. The maximum value for  $t_{IITTER}$  is 200 ps if  $t_{INCLKSTB}$  is lower than 50 ps.

# I/O Configuration

This section discusses the PCI pull-up clamping diode option, slew-rate control, open-drain output option, and MultiVolt I/O interface for ACEX 1K devices. The PCI pull-up clamping diode, slew-rate control, and open-drain output options are controlled pin-by-pin via Altera software logic options. The MultiVolt I/O interface is controlled by connecting  $V_{\rm CCIO}$  to a different voltage than  $V_{\rm CCINT}$ . Its effect can be simulated in the Altera software via the **Global Project Device Options** dialog box (Assign menu).

The VCCINT pins must always be connected to a 2.5-V power supply. With a 2.5-V  $V_{\rm CCINT}$  level, input voltages are compatible with 2.5-V, 3.3-V, and 5.0-V inputs. The VCCIO pins can be connected to either a 2.5-V or 3.3-V power supply, depending on the output requirements. When the VCCIO pins are connected to a 2.5-V power supply, the output levels are compatible with 2.5-V systems. When the VCCIO pins are connected to a 3.3-V power supply, the output high is at 3.3 V and is therefore compatible with 3.3-V or 5.0-V systems. Devices operating with  $V_{\rm CCIO}$  levels higher than 3.0 V achieve a faster timing delay of  $t_{OD2}$  instead of  $t_{OD1}$ .

Table 13 summarizes ACEX 1K MultiVolt I/O support.

| Table 13. ACEX 1K MultiVolt I/O Support |                                    |              |              |              |          |          |
|-----------------------------------------|------------------------------------|--------------|--------------|--------------|----------|----------|
| V <sub>CCIO</sub> (V)                   | Input Signal (V) Output Signal (V) |              |              |              |          |          |
|                                         | 2.5                                | 3.3          | 5.0          | 2.5          | 3.3      | 5.0      |
| 2.5                                     | <b>✓</b>                           | <b>√</b> (1) | <b>√</b> (1) | ✓            |          |          |
| 3.3                                     | <b>✓</b>                           | <b>✓</b>     | <b>√</b> (1) | <b>√</b> (2) | <b>✓</b> | <b>✓</b> |

### Notes:

- (1) The PCI clamping diode must be disabled on an input which is driven with a voltage higher than  $V_{\rm CCIO}$ .
- (2) When  $V_{\rm CCIO}$  = 3.3 V, an ACEX 1K device can drive a 2.5-V device that has 3.3-V tolerant inputs.

Open-drain output pins on ACEX 1K devices (with a pull-up resistor to the 5.0-V supply) can drive 5.0-V CMOS input pins that require a higher  $V_{IH}$  than LVTTL. When the open-drain pin is active, it will drive low. When the pin is inactive, the resistor will pull up the trace to 5.0 V, thereby meeting the CMOS  $V_{OH}$  requirement. The open-drain pin will only drive low or tri-state; it will never drive high. The rise time is dependent on the value of the pull-up resistor and load impedance. The  $I_{OL}$  current specification should be considered when selecting a pull-up resistor.

## Power Sequencing & Hot-Socketing

Because ACEX 1K devices can be used in a mixed-voltage environment, they have been designed specifically to tolerate any possible power-up sequence. The  $V_{\rm CCIO}$  and  $V_{\rm CCINT}$  power planes can be powered in any order.

Signals can be driven into ACEX 1K devices before and during power up without damaging the device. Additionally, ACEX 1K devices do not drive out during power up. Once operating conditions are reached, ACEX 1K devices operate as specified by the user.

| Table 16. 32-Bit IDCODE for ACEX 1K Devices Note (1) |                     |                       |                                      |               |  |  |
|------------------------------------------------------|---------------------|-----------------------|--------------------------------------|---------------|--|--|
| Device                                               |                     | IDCODE (32 Bits)      |                                      |               |  |  |
|                                                      | Version<br>(4 Bits) | Part Number (16 Bits) | Manufacturer's<br>Identity (11 Bits) | 1 (1 Bit) (2) |  |  |
| EP1K10                                               | 0001                | 0001 0000 0001 0000   | 00001101110                          | 1             |  |  |
| EP1K30                                               | 0001                | 0001 0000 0011 0000   | 00001101110                          | 1             |  |  |
| EP1K50                                               | 0001                | 0001 0000 0101 0000   | 00001101110                          | 1             |  |  |
| EP1K100                                              | 0010                | 0000 0001 0000 0000   | 00001101110                          | 1             |  |  |

### Notes to tables:

- (1) The most significant bit (MSB) is on the left.
- (2) The least significant bit (LSB) for all JTAG IDCODEs is 1.

ACEX 1K devices include weak pull-up resistors on the JTAG pins.



For more information, see the following documents:

- Application Note 39 (IEEE Std. 1149.1 (JTAG) Boundary-Scan Testing in Altera Devices)
- ByteBlasterMV Parallel Port Download Cable Data Sheet
- BitBlaster Serial Download Cable Data Sheet
- Jam Programming & Test Language Specification

Figure 20 shows the timing requirements for the JTAG signals.

| Table 22. LE Timing Microparameters (Part 2 of 2) Note (1) |                                                                                                                                      |            |  |  |
|------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------|------------|--|--|
| Symbol                                                     | Parameter                                                                                                                            | Conditions |  |  |
| t <sub>CASC</sub>                                          | Cascade-in to cascade-out delay                                                                                                      |            |  |  |
| $t_{C}$                                                    | LE register control signal delay                                                                                                     |            |  |  |
| $t_{CO}$                                                   | LE register clock-to-output delay                                                                                                    |            |  |  |
| t <sub>COMB</sub>                                          | Combinatorial delay                                                                                                                  |            |  |  |
| t <sub>SU</sub>                                            | LE register setup time for data and enable signals before clock; LE register recovery time after asynchronous clear, preset, or load |            |  |  |
| $t_H$                                                      | LE register hold time for data and enable signals after clock                                                                        |            |  |  |
| t <sub>PRE</sub>                                           | LE register preset delay                                                                                                             |            |  |  |
| t <sub>CLR</sub>                                           | LE register clear delay                                                                                                              |            |  |  |
| t <sub>CH</sub>                                            | Minimum clock high time from clock pin                                                                                               |            |  |  |
| $t_{CL}$                                                   | Minimum clock low time from clock pin                                                                                                |            |  |  |

| Table 23. IOE Timing Microparameters Note (1) |                                                                                                                       |                |  |  |
|-----------------------------------------------|-----------------------------------------------------------------------------------------------------------------------|----------------|--|--|
| Symbol                                        | Parameter                                                                                                             | Conditions     |  |  |
| t <sub>IOD</sub>                              | IOE data delay                                                                                                        |                |  |  |
| $t_{IOC}$                                     | IOE register control signal delay                                                                                     |                |  |  |
| t <sub>IOCO</sub>                             | IOE register clock-to-output delay                                                                                    |                |  |  |
| t <sub>IOCOMB</sub>                           | IOE combinatorial delay                                                                                               |                |  |  |
| t <sub>IOSU</sub>                             | IOE register setup time for data and enable signals before clock; IOE register recovery time after asynchronous clear |                |  |  |
| t <sub>IOH</sub>                              | IOE register hold time for data and enable signals after clock                                                        |                |  |  |
| t <sub>IOCLR</sub>                            | IOE register clear time                                                                                               |                |  |  |
| t <sub>OD1</sub>                              | Output buffer and pad delay, slow slew rate = off, V <sub>CCIO</sub> = 3.3 V                                          | C1 = 35 pF (2) |  |  |
| t <sub>OD2</sub>                              | Output buffer and pad delay, slow slew rate = off, V <sub>CCIO</sub> = 2.5 V                                          | C1 = 35 pF (3) |  |  |
| t <sub>OD3</sub>                              | Output buffer and pad delay, slow slew rate = on                                                                      | C1 = 35 pF (4) |  |  |
| $t_{XZ}$                                      | IOE output buffer disable delay                                                                                       |                |  |  |
| $t_{ZX1}$                                     | IOE output buffer enable delay, slow slew rate = off, V <sub>CCIO</sub> = 3.3 V                                       | C1 = 35 pF (2) |  |  |
| $t_{ZX2}$                                     | IOE output buffer enable delay, slow slew rate = off, V <sub>CCIO</sub> = 2.5 V                                       | C1 = 35 pF (3) |  |  |
| t <sub>ZX3</sub>                              | IOE output buffer enable delay, slow slew rate = on                                                                   | C1 = 35 pF (4) |  |  |
| t <sub>INREG</sub>                            | IOE input pad and buffer to IOE register delay                                                                        |                |  |  |
| t <sub>IOFD</sub>                             | IOE register feedback delay                                                                                           |                |  |  |
| t <sub>INCOMB</sub>                           | IOE input pad and buffer to FastTrack Interconnect delay                                                              |                |  |  |

| Symbol                 | Parameter                                                        | Conditions |
|------------------------|------------------------------------------------------------------|------------|
| t <sub>EABDATA1</sub>  | Data or address delay to EAB for combinatorial input             |            |
| t <sub>EABDATA2</sub>  | Data or address delay to EAB for registered input                |            |
| t <sub>EABWE1</sub>    | Write enable delay to EAB for combinatorial input                |            |
| t <sub>EABWE2</sub>    | Write enable delay to EAB for registered input                   |            |
| t <sub>EABRE1</sub>    | Read enable delay to EAB for combinatorial input                 |            |
| t <sub>EABRE2</sub>    | Read enable delay to EAB for registered input                    |            |
| t <sub>EABCLK</sub>    | EAB register clock delay                                         |            |
| t <sub>EABCO</sub>     | EAB register clock-to-output delay                               |            |
| t <sub>EABBYPASS</sub> | Bypass register delay                                            |            |
| t <sub>EABSU</sub>     | EAB register setup time before clock                             |            |
| t <sub>EABH</sub>      | EAB register hold time after clock                               |            |
| t <sub>EABCLR</sub>    | EAB register asynchronous clear time to output delay             |            |
| $t_{AA}$               | Address access delay (including the read enable to output delay) |            |
| $t_{WP}$               | Write pulse width                                                |            |
| $t_{RP}$               | Read pulse width                                                 |            |
| t <sub>WDSU</sub>      | Data setup time before falling edge of write pulse               | (5)        |
| t <sub>WDH</sub>       | Data hold time after falling edge of write pulse                 | (5)        |
| t <sub>WASU</sub>      | Address setup time before rising edge of write pulse             | (5)        |
| t <sub>WAH</sub>       | Address hold time after falling edge of write pulse              | (5)        |
| t <sub>RASU</sub>      | Address setup time before rising edge of read pulse              |            |
| t <sub>RAH</sub>       | Address hold time after falling edge of read pulse               |            |
| $t_{WO}$               | Write enable to data output valid delay                          |            |
| $t_{DD}$               | Data-in to data-out valid delay                                  |            |
| t <sub>EABOUT</sub>    | Data-out delay                                                   |            |
| t <sub>EABCH</sub>     | Clock high time                                                  |            |
| t <sub>EABCL</sub>     | Clock low time                                                   |            |

Tables 27 through 29 describe the ACEX 1K external timing parameters and their symbols.

| Table 27. External Reference Timing Parameters Note (1) |                                                                                                |            |  |  |
|---------------------------------------------------------|------------------------------------------------------------------------------------------------|------------|--|--|
| Symbol                                                  | Parameter                                                                                      | Conditions |  |  |
| t <sub>DRR</sub>                                        | Register-to-register delay via four LEs, three row interconnects, and four local interconnects | (2)        |  |  |

| Table 28. External Timing Parameters |                                                                           |            |  |
|--------------------------------------|---------------------------------------------------------------------------|------------|--|
| Symbol                               | Parameter                                                                 | Conditions |  |
| t <sub>INSU</sub>                    | Setup time with global clock at IOE register                              | (3)        |  |
| t <sub>INH</sub>                     | Hold time with global clock at IOE register                               | (3)        |  |
| tоитсо                               | Clock-to-output delay with global clock at IOE register                   | (3)        |  |
| t <sub>PCISU</sub>                   | Setup time with global clock for registers used in PCI designs            | (3), (4)   |  |
| t <sub>PCIH</sub>                    | Hold time with global clock for registers used in PCI designs             | (3), (4)   |  |
| t <sub>PCICO</sub>                   | Clock-to-output delay with global clock for registers used in PCI designs | (3), (4)   |  |

| Table 29. External Bidirectional Timing Parameters Note (3) |                                                                                            |            |  |  |
|-------------------------------------------------------------|--------------------------------------------------------------------------------------------|------------|--|--|
| Symbol                                                      | Parameter                                                                                  | Conditions |  |  |
| t <sub>INSUBIDIR</sub>                                      | Setup time for bidirectional pins with global clock at same-row or same-column LE register |            |  |  |
| t <sub>INHBIDIR</sub>                                       | Hold time for bidirectional pins with global clock at same-row or same-column LE register  |            |  |  |
| toutcobidir                                                 | Clock-to-output delay for bidirectional pins with global clock at IOE register             | CI = 35 pF |  |  |
| t <sub>XZBIDIR</sub>                                        | Synchronous IOE output buffer disable delay                                                | CI = 35 pF |  |  |
| t <sub>ZXBIDIR</sub>                                        | Synchronous IOE output buffer enable delay, slow slew rate = off                           | CI = 35 pF |  |  |

### Notes to tables:

- (1) External reference timing parameters are factory-tested, worst-case values specified by Altera. A representative subset of signal paths is tested to approximate typical device applications.
- (2) Contact Altera Applications for test circuit specifications and test conditions.
- (3) These timing parameters are sample-tested only.
- (4) This parameter is measured with the measurement and test conditions, including load, specified in the *PCI Local Bus Specification, Revision 2.2.*

| Table 37. EP1K30 Device LE Timing Microparameters (Part 2 of 2) Note (1) |     |      |     |     |     |     |    |
|--------------------------------------------------------------------------|-----|------|-----|-----|-----|-----|----|
| Symbol                                                                   |     | Unit |     |     |     |     |    |
|                                                                          | -1  |      | -2  |     | -3  |     |    |
|                                                                          | Min | Max  | Min | Max | Min | Max |    |
| t <sub>COMB</sub>                                                        |     | 0.4  |     | 0.4 |     | 0.6 | ns |
| t <sub>SU</sub>                                                          | 0.4 |      | 0.6 |     | 0.6 |     | ns |
| t <sub>H</sub>                                                           | 0.7 |      | 1.0 |     | 1.3 |     | ns |
| t <sub>PRE</sub>                                                         |     | 0.8  |     | 0.9 |     | 1.2 | ns |
| $t_{CLR}$                                                                |     | 0.8  |     | 0.9 |     | 1.2 | ns |
| t <sub>CH</sub>                                                          | 2.0 |      | 2.5 |     | 2.5 |     | ns |
| $t_{CL}$                                                                 | 2.0 |      | 2.5 |     | 2.5 |     | ns |

| Symbol              | Speed Grade |     |     |     |     |     |    |
|---------------------|-------------|-----|-----|-----|-----|-----|----|
|                     | -1          |     | -2  |     | -3  |     |    |
|                     | Min         | Max | Min | Max | Min | Max |    |
| $t_{IOD}$           |             | 2.4 |     | 2.8 |     | 3.8 | ns |
| t <sub>IOC</sub>    |             | 0.3 |     | 0.4 |     | 0.5 | ns |
| t <sub>IOCO</sub>   |             | 1.0 |     | 1.1 |     | 1.6 | ns |
| t <sub>IOCOMB</sub> |             | 0.0 |     | 0.0 |     | 0.0 | ns |
| t <sub>iosu</sub>   | 1.2         |     | 1.4 |     | 1.9 |     | ns |
| t <sub>IOH</sub>    | 0.3         |     | 0.4 |     | 0.5 |     | ns |
| t <sub>IOCLR</sub>  |             | 1.0 |     | 1.1 |     | 1.6 | ns |
| t <sub>OD1</sub>    |             | 1.9 |     | 2.3 |     | 3.0 | ns |
| t <sub>OD2</sub>    |             | 1.4 |     | 1.8 |     | 2.5 | ns |
| t <sub>OD3</sub>    |             | 4.4 |     | 5.2 |     | 7.0 | ns |
| $t_{XZ}$            |             | 2.7 |     | 3.1 |     | 4.3 | ns |
| t <sub>ZX1</sub>    |             | 2.7 |     | 3.1 |     | 4.3 | ns |
| $t_{ZX2}$           |             | 2.2 |     | 2.6 |     | 3.8 | ns |
| t <sub>ZX3</sub>    |             | 5.2 |     | 6.0 |     | 8.3 | ns |
| t <sub>INREG</sub>  |             | 3.4 |     | 4.1 |     | 5.5 | ns |
| t <sub>IOFD</sub>   |             | 0.8 |     | 1.3 |     | 2.4 | ns |
| t <sub>INCOMB</sub> |             | 0.8 |     | 1.3 |     | 2.4 | ns |

| Symbol                     | Speed Grade |     |     |     |     |      |    |
|----------------------------|-------------|-----|-----|-----|-----|------|----|
|                            | -1          |     | -2  |     | -3  |      |    |
|                            | Min         | Max | Min | Max | Min | Max  |    |
| t <sub>INSUBIDIR</sub> (2) | 2.7         |     | 3.2 |     | 4.3 |      | ns |
| t <sub>INHBIDIR</sub> (2)  | 0.0         |     | 0.0 |     | 0.0 |      | ns |
| t <sub>INSUBIDIR</sub> (3) | 3.7         |     | 4.2 |     | -   |      | ns |
| t <sub>INHBIDIR</sub> (3)  | 0.0         |     | 0.0 |     | -   |      | ns |
| toutcobidir (2)            | 2.0         | 4.5 | 2.0 | 5.2 | 2.0 | 7.3  | ns |
| t <sub>XZBIDIR</sub> (2)   |             | 6.8 |     | 7.8 |     | 10.1 | ns |
| t <sub>ZXBIDIR</sub> (2)   |             | 6.8 |     | 7.8 |     | 10.1 | ns |
| toutcobidir (3)            | 0.5         | 3.5 | 0.5 | 4.2 | -   | -    |    |
| t <sub>XZBIDIR</sub> (3)   |             | 6.8 |     | 8.4 |     | -    | ns |
| t <sub>ZXBIDIR</sub> (3)   |             | 6.8 |     | 8.4 |     | _    | ns |

### Notes to tables:

- All timing parameters are described in Tables 22 through 29. This parameter is measured without use of the ClockLock or ClockBoost circuits. (2)
- This parameter is measured with use of the ClockLock or ClockBoost circuits (3)

| Symbol              | Speed Grade |     |     |     |     |     |    |
|---------------------|-------------|-----|-----|-----|-----|-----|----|
|                     | -1          |     | -2  |     | -3  |     |    |
|                     | Min         | Max | Min | Max | Min | Max |    |
| $t_{IOD}$           |             | 1.7 |     | 2.0 |     | 2.6 | ns |
| t <sub>IOC</sub>    |             | 0.0 |     | 0.0 |     | 0.0 | ns |
| t <sub>IOCO</sub>   |             | 1.4 |     | 1.6 |     | 2.1 | ns |
| t <sub>IOCOMB</sub> |             | 0.5 |     | 0.7 |     | 0.9 | ns |
| t <sub>IOSU</sub>   | 0.8         |     | 1.0 |     | 1.3 |     | ns |
| t <sub>IOH</sub>    | 0.7         |     | 0.9 |     | 1.2 |     | ns |
| t <sub>IOCLR</sub>  |             | 0.5 |     | 0.7 |     | 0.9 | ns |
| t <sub>OD1</sub>    |             | 3.0 |     | 4.2 |     | 5.6 | ns |
| t <sub>OD2</sub>    |             | 3.0 |     | 4.2 |     | 5.6 | ns |
| t <sub>OD3</sub>    |             | 4.0 |     | 5.5 |     | 7.3 | ns |
| $t_{XZ}$            |             | 3.5 |     | 4.6 |     | 6.1 | ns |
| $t_{ZX1}$           |             | 3.5 |     | 4.6 |     | 6.1 | ns |
| $t_{ZX2}$           |             | 3.5 |     | 4.6 |     | 6.1 | ns |
| $t_{ZX3}$           |             | 4.5 |     | 5.9 |     | 7.8 | ns |
| t <sub>INREG</sub>  |             | 2.0 |     | 2.6 |     | 3.5 | ns |
| t <sub>IOFD</sub>   |             | 0.5 |     | 0.8 |     | 1.2 | ns |
| t <sub>INCOMB</sub> |             | 0.5 |     | 0.8 |     | 1.2 | ns |

The I<sub>CCACTIVE</sub> value can be calculated with the following equation:

$$I_{CCACTIVE} = K \times f_{MAX} \times N \times tog_{LC} (\mu A)$$

Where:

**f**<sub>MAX</sub> = Maximum operating frequency in MHz N = Total number of LEs used in the device

tog<sub>LC</sub> = Average percent of LEs toggling at each clock

(typically 12.5%)

K = Constant

Table 58 provides the constant (K) values for ACEX 1K devices.

| Table 58. ACEX 1K Constant Values |         |  |  |  |  |  |
|-----------------------------------|---------|--|--|--|--|--|
| Device                            | K Value |  |  |  |  |  |
| EP1K10                            | 4.5     |  |  |  |  |  |
| EP1K30                            | 4.5     |  |  |  |  |  |
| EP1K50                            | 4.5     |  |  |  |  |  |
| EP1K100                           | 4.5     |  |  |  |  |  |

This supply power calculation provides an  $I_{CC}$  estimate based on typical conditions with no output load. The actual  $I_{CC}$  should be verified during operation because this measurement is sensitive to the actual pattern in the device and the environmental operating conditions.

To better reflect actual designs, the power model (and the constant K in the power calculation equations) for continuous interconnect ACEX 1K devices assumes that LEs drive FastTrack Interconnect channels. In contrast, the power model of segmented FPGAs assumes that all LEs drive only one short interconnect segment. This assumption may lead to inaccurate results when compared to measured power consumption for actual designs in segmented FPGAs.

Figure 31 shows the relationship between the current and operating frequency of ACEX 1K devices. For information on other ACEX 1K devices, contact Altera Applications at (800) 800-EPLD.



101 Innovation Drive San Jose, CA 95134 (408) 544-7000 www.altera.com Applications Hotline: (800) 800-EPLD Literature Services: lit\_req@altera.com

Copyright © 2003 Altera Corporation. All rights reserved. Altera, The Programmable Solutions Company, the stylized Altera logo, specific device designations, and all other words and logos that are identified as trademarks and/or service marks are, unless noted otherwise, the trademarks and service marks of Altera Corporation in the U.S. and other countries. All other product or service names are the property of their respective holders. Altera products are protected under numerous U.S. and foreign patents and pending applications, maskwork rights, and copyrights. Altera warrants performance of its semiconductor products to current specifications in accordance with Altera's standard warranty, but reserves the right to make changes to any products and services at any time without notice. Altera assumes no responsibility or liability arising out of the application or use of any information, product, or service described

herein except as expressly agreed to in writing by Altera Corporation. Altera customers are advised to obtain the latest version of device specifications before relying on any published information and before placing orders for products or services.

I.S. EN ISO 9001

