



Welcome to **E-XFL.COM** 

# Understanding <u>Embedded - FPGAs (Field Programmable Gate Array)</u>

Embedded - FPGAs, or Field Programmable Gate Arrays, are advanced integrated circuits that offer unparalleled flexibility and performance for digital systems. Unlike traditional fixed-function logic devices, FPGAs can be programmed and reprogrammed to execute a wide array of logical operations, enabling customized functionality tailored to specific applications. This reprogrammability allows developers to iterate designs quickly and implement complex functions without the need for custom hardware.

# **Applications of Embedded - FPGAs**

The versatility of Embedded - FPGAs makes them indispensable in numerous fields. In telecommunications.

| Details                        |                                                            |
|--------------------------------|------------------------------------------------------------|
| Product Status                 | Obsolete                                                   |
| Number of LABs/CLBs            | 624                                                        |
| Number of Logic Elements/Cells | 4992                                                       |
| Total RAM Bits                 | 49152                                                      |
| Number of I/O                  | 333                                                        |
| Number of Gates                | 257000                                                     |
| Voltage - Supply               | 2.375V ~ 2.625V                                            |
| Mounting Type                  | Surface Mount                                              |
| Operating Temperature          | 0°C ~ 70°C (TA)                                            |
| Package / Case                 | 484-BBGA                                                   |
| Supplier Device Package        | 484-FBGA (23x23)                                           |
| Purchase URL                   | https://www.e-xfl.com/product-detail/intel/ep1k100fc484-2n |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

The logic array consists of logic array blocks (LABs). Each LAB contains eight LEs and a local interconnect. An LE consists of a 4-input LUT, a programmable flipflop, and dedicated signal paths for carry and cascade functions. The eight LEs can be used to create medium-sized blocks of logic—such as 8-bit counters, address decoders, or state machines—or combined across LABs to create larger logic blocks. Each LAB represents about 96 usable logic gates.

Signal interconnections within ACEX 1K devices (as well as to and from device pins) are provided by the FastTrack Interconnect routing structure, which is a series of fast, continuous row and column channels that run the entire length and width of the device.

Each I/O pin is fed by an I/O element (IOE) located at the end of each row and column of the FastTrack Interconnect routing structure. Each IOE contains a bidirectional I/O buffer and a flipflop that can be used as either an output or input register to feed input, output, or bidirectional signals. When used with a dedicated clock pin, these registers provide exceptional performance. As inputs, they provide setup times as low as 1.1 ns and hold times of 0 ns. As outputs, these registers provide clock-to-output times as low as 2.5 ns. IOEs provide a variety of features, such as JTAG BST support, slew-rate control, tri-state buffers, and open-drain outputs.

Figure 1 shows a block diagram of the ACEX 1K device architecture. Each group of LEs is combined into an LAB; groups of LABs are arranged into rows and columns. Each row also contains a single EAB. The LABs and EABs are interconnected by the FastTrack Interconnect routing structure. IOEs are located at the end of each row and column of the FastTrack Interconnect routing structure.

Figure 1. ACEX 1K Device Block Diagram



ACEX 1K devices provide six dedicated inputs that drive the flipflops' control inputs and ensure the efficient distribution of high-speed, low-skew (less than 1.0 ns) control signals. These signals use dedicated routing channels that provide shorter delays and lower skews than the FastTrack Interconnect routing structure. Four of the dedicated inputs drive four global signals. These four global signals can also be driven by internal logic, providing an ideal solution for a clock divider or an internally generated asynchronous clear signal that clears many registers in the device.

Figure 3. ACEX 1K EAB in Dual-Port RAM Mode



Figure 4. ACEX 1K Device in Single-Port RAM Mode



#### Note

(1) EP1K10, EP1K30, and EP1K50 devices have 88 EAB local interconnect channels; EP1K100 devices have 104 EAB local interconnect channels.

Figure 8. ACEX 1K Logic Element



The programmable flipflop in the LE can be configured for D, T, JK, or SR operation. The clock, clear, and preset control signals on the flipflop can be driven by global signals, general-purpose I/O pins, or any internal logic. For combinatorial functions, the flipflop is bypassed and the LUT's output drives the LE's output.

The LE has two outputs that drive the interconnect: one drives the local interconnect, and the other drives either the row or column FastTrack Interconnect routing structure. The two outputs can be controlled independently. For example, the LUT can drive one output while the register drives the other output. This feature, called register packing, can improve LE utilization because the register and the LUT can be used for unrelated functions.

The ACEX 1K architecture provides two types of dedicated high-speed data paths that connect adjacent LEs without using local interconnect paths: carry chains and cascade chains. The carry chain supports high-speed counters and adders, and the cascade chain implements wide-input functions with minimum delay. Carry and cascade chains connect all LEs in a LAB and all LABs in the same row. Intensive use of carry and cascade chains can reduce routing flexibility. Therefore, the use of these chains should be limited to speed-critical portions of a design.

On all ACEX 1K devices, the input path from the I/O pad to the FastTrack Interconnect has a programmable delay element that can be used to guarantee a zero hold time. Depending on the placement of the IOE relative to what it is driving, the designer may choose to turn on the programmable delay to ensure a zero hold time or turn it off to minimize setup time. This feature is used to reduce setup time for complex pin-to-register paths (e.g., PCI designs).

Each IOE selects the clock, clear, clock enable, and output enable controls from a network of I/O control signals called the peripheral control bus. The peripheral control bus uses high-speed drivers to minimize signal skew across devices and provides up to 12 peripheral control signals that can be allocated as follows:

- Up to eight output enable signals
- Up to six clock enable signals
- Up to two clock signals
- Up to two clear signals

If more than six clock-enable or eight output-enable signals are required, each IOE on the device can be controlled by clock enable and output enable signals driven by specific LEs. In addition to the two clock signals available on the peripheral control bus, each IOE can use one of two dedicated clock pins. Each peripheral control signal can be driven by any of the dedicated input pins or the first LE of each LAB in a particular row. In addition, a LE in a different row can drive a column interconnect, which causes a row interconnect to drive the peripheral control signal. The chipwide reset signal resets all IOE registers, overriding any other control signals.

When a dedicated clock pin drives IOE registers, it can be inverted for all IOEs in the device. All IOEs must use the same sense of the clock. For example, if any IOE uses the inverted clock, all IOEs must use the inverted clock, and no IOE can use the non-inverted clock. However, LEs can still use the true or complement of the clock on an LAB-by-LAB basis.

The incoming signal may be inverted at the dedicated clock pin and will drive all IOEs. For the true and complement of a clock to be used to drive IOEs, drive it into both global clock pins. One global clock pin will supply the true, and the other will supply the complement.

When the true and complement of a dedicated input drives IOE clocks, two signals on the peripheral control bus are consumed, one for each sense of the clock.

#### Column-to-IOE Connections

When an IOE is used as an input, it can drive up to two separate column channels. When an IOE is used as an output, the signal is driven by a multiplexer that selects a signal from the column channels. Two IOEs connect to each side of the column channels. Each IOE can be driven by column channels via a multiplexer. The set of column channels is different for each IOE (see Figure 17).

Each IOE is driven by a m-to-1 multiplexer

Column Interconnect

Figure 17. ACEX 1K Column-to-IOE Connections Note (1)

## Note:

The values for m and n are shown in Table 9.

Table 9 lists the ACEX 1K column-to-IOE interconnect resources.

Each IOE can drive two column channels.

| Table 9. ACEX 1K | able 9. ACEX 1K Column-to-IOE Interconnect Resources |                             |  |  |  |  |  |
|------------------|------------------------------------------------------|-----------------------------|--|--|--|--|--|
| Device           | Channels per Column (n)                              | Column Channels per Pin (m) |  |  |  |  |  |
| EP1K10           | 24                                                   | 16                          |  |  |  |  |  |
| EP1K30           | 24                                                   | 16                          |  |  |  |  |  |
| EP1K50           | 24                                                   | 16                          |  |  |  |  |  |
| EP1K100          | 24                                                   | 16                          |  |  |  |  |  |

# SameFrame Pin-Outs

ACEX 1K devices support the SameFrame pin-out feature for FineLine BGA packages. The SameFrame pin-out feature is the arrangement of balls on FineLine BGA packages such that the lower-ball-count packages form a subset of the higher-ball-count packages. SameFrame pin-outs provide the flexibility to migrate not only from device to device within the same package, but also from one package to another. A given printed circuit board (PCB) layout can support multiple device density/package combinations. For example, a single board layout can support a range of devices from an EP1K10 device in a 256-pin FineLine BGA package to an EP1K100 device in a 484-pin FineLine BGA package.

The Altera software provides support to design PCBs with SameFrame pin-out devices. Devices can be defined for present and future use. The Altera software generates pin-outs describing how to lay out a board that takes advantage of this migration. Figure 18 shows an example of SameFrame pin-out.

Figure 18. SameFrame Pin-Out Example



Table 10 shows the ACEX 1K device/package combinations that support SameFrame pin-outs for ACEX 1K devices. All FineLine BGA packages support SameFrame pin-outs, providing the flexibility to migrate not only from device to device within the same package, but also from one package to another. The I/O count will vary from device to device.

For designs that require both a multiplied and non-multiplied clock, the clock trace on the board can be connected to the GCLK1 pin. In the Altera software, the GCLK1 pin can feed both the ClockLock and ClockBoost circuitry in the ACEX 1K device. However, when both circuits are used, the other clock pin cannot be used.

## ClockLock & ClockBoost Timing Parameters

For the ClockLock and ClockBoost circuitry to function properly, the incoming clock must meet certain requirements. If these specifications are not met, the circuitry may not lock onto the incoming clock, which generates an erroneous clock within the device. The clock generated by the ClockLock and ClockBoost circuitry must also meet certain specifications. If the incoming clock meets these requirements during configuration, the ClockLock and ClockBoost circuitry will lock onto the clock during configuration. The circuit will be ready for use immediately after configuration. Figure 19 shows the incoming and generated clock specifications.

Figure 19. Specifications for the Incoming & Generated Clocks Note (1)



#### Note:

(1) The  $\mathbf{t_I}$  parameter refers to the nominal input clock period; the  $\mathbf{t_O}$  parameter refers to the nominal output clock period.

# IEEE Std. 1149.1 (JTAG) Boundary-Scan Support

All ACEX 1K devices provide JTAG BST circuitry that complies with the IEEE Std. 1149.1-1990 specification. ACEX 1K devices can also be configured using the JTAG pins through the ByteBlasterMV or BitBlaster download cable, or via hardware that uses the Jam<sup>TM</sup> Standard Test and Programming Language (STAPL), JEDEC standard JESD-71. JTAG boundary-scan testing can be performed before or after configuration, but not during configuration. ACEX 1K devices support the JTAG instructions shown in Table 14.

| Table 14. ACEX 1K J | TAG Instructions                                                                                                                                                                                                               |
|---------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| JTAG Instruction    | Description                                                                                                                                                                                                                    |
| SAMPLE/PRELOAD      | Allows a snapshot of signals at the device pins to be captured and examined during normal device operation and permits an initial data pattern to be output at the device pins.                                                |
| EXTEST              | Allows the external circuitry and board-level interconnections to be tested by forcing a test pattern at the output pins and capturing test results at the input pins.                                                         |
| BYPASS              | Places the 1-bit bypass register between the TDI and TDO pins, allowing the BST data to pass synchronously through a selected device to adjacent devices during normal operation.                                              |
| USERCODE            | Selects the user electronic signature (USERCODE) register and places it between the TDI and TDO pins, allowing the USERCODE to be serially shifted out of TDO.                                                                 |
| IDCODE              | Selects the IDCODE register and places it between TDI and TDO, allowing the IDCODE to be serially shifted out of TDO.                                                                                                          |
| ICR Instructions    | These instructions are used when configuring an ACEX 1K device via JTAG ports using a MasterBlaster, ByteBlasterMV, or BitBlaster download cable, or a Jam File (.jam) or Jam Byte-Code File (.jbc) via an embedded processor. |

The instruction register length of ACEX 1K devices is 10 bits. The USERCODE register length in ACEX 1K devices is 32 bits; 7 bits are determined by the user, and 25 bits are pre-determined. Tables 15 and 16 show the boundary-scan register length and device IDCODE information for ACEX 1K devices.

| Table 15. ACEX 1K Boundary-Scan Register Length |                               |  |  |  |  |  |
|-------------------------------------------------|-------------------------------|--|--|--|--|--|
| Device                                          | Boundary-Scan Register Length |  |  |  |  |  |
| EP1K10                                          | 438                           |  |  |  |  |  |
| EP1K30                                          | 690                           |  |  |  |  |  |
| EP1K50                                          | 798                           |  |  |  |  |  |
| EP1K100                                         | 1,050                         |  |  |  |  |  |

| Table 2           | 0. ACEX 1K Device DC Operatii            | ng Conditions (Part 2 of a                                       | <b>2)</b> Notes (6 | 6), (7) |                         |      |
|-------------------|------------------------------------------|------------------------------------------------------------------|--------------------|---------|-------------------------|------|
| Symbol            | Parameter                                | Conditions                                                       | Min                | Тур     | Max                     | Unit |
| V <sub>OL</sub>   | 3.3-V low-level TTL output voltage       | I <sub>OL</sub> = 12 mA DC,<br>V <sub>CCIO</sub> = 3.00 V (10)   |                    |         | 0.45                    | V    |
|                   | 3.3-V low-level CMOS output voltage      | I <sub>OL</sub> = 0.1 mA DC,<br>V <sub>CCIO</sub> = 3.00 V (10)  |                    |         | 0.2                     | V    |
|                   | 3.3-V low-level PCI output voltage       | $I_{OL}$ = 1.5 mA DC,<br>$V_{CCIO}$ = 3.00 to 3.60 V<br>(10)     |                    |         | 0.1 × V <sub>CCIO</sub> | V    |
|                   | 2.5-V low-level output voltage           | I <sub>OL</sub> = 0.1 mA DC,<br>V <sub>CCIO</sub> = 2.375 V (10) |                    |         | 0.2                     | V    |
|                   |                                          | I <sub>OL</sub> = 1 mA DC,<br>V <sub>CCIO</sub> = 2.375 V (10)   |                    |         | 0.4                     | V    |
|                   |                                          | I <sub>OL</sub> = 2 mA DC,<br>V <sub>CCIO</sub> = 2.375 V (10)   |                    |         | 0.7                     | V    |
| I <sub>I</sub>    | Input pin leakage current                | $V_I = 5.3 \text{ to } -0.3 \text{ V } (11)$                     | -10                |         | 10                      | μΑ   |
| I <sub>OZ</sub>   | Tri-stated I/O pin leakage current       | $V_0 = 5.3 \text{ to } -0.3 \text{ V } (11)$                     | -10                |         | 10                      | μΑ   |
| I <sub>CC0</sub>  | V <sub>CC</sub> supply current (standby) | V <sub>I</sub> = ground, no load,<br>no toggling inputs          |                    | 5       |                         | mA   |
|                   |                                          | V <sub>I</sub> = ground, no load,<br>no toggling inputs (12)     |                    | 10      |                         | mA   |
| R <sub>CONF</sub> | Value of I/O pin pull-up                 | V <sub>CCIO</sub> = 3.0 V (13)                                   | 20                 |         | 50                      | kΩ   |
|                   | resistor before and during configuration | V <sub>CCIO</sub> = 2.375 V (13)                                 | 30                 |         | 80                      | kΩ   |

| Table 2            | 1. ACEX 1K Device Capacitan              | ce Note (14)                        |     |     |      |
|--------------------|------------------------------------------|-------------------------------------|-----|-----|------|
| Symbol             | Parameter                                | Conditions                          | Min | Max | Unit |
| C <sub>IN</sub>    | Input capacitance                        | V <sub>IN</sub> = 0 V, f = 1.0 MHz  |     | 10  | pF   |
| C <sub>INCLK</sub> | Input capacitance on dedicated clock pin | V <sub>IN</sub> = 0 V, f = 1.0 MHz  |     | 12  | pF   |
| C <sub>OUT</sub>   | Output capacitance                       | V <sub>OUT</sub> = 0 V, f = 1.0 MHz |     | 10  | pF   |

#### Notes to tables:

- (1) See the Operating Requirements for Altera Devices Data Sheet.
- (2) Minimum DC input voltage is -0.5 V. During transitions, the inputs may undershoot to -2.0 V for input currents less than 100 mA and periods shorter than 20 ns.
- (3) Numbers in parentheses are for industrial- and extended-temperature-range devices.
- (4) Maximum  $V_{CC}$  rise time is 100 ms, and  $V_{CC}$  must rise monotonically.
- (5) All pins, including dedicated inputs, clock, I/O, and JTAG pins, may be driven before V<sub>CCINT</sub> and V<sub>CCIO</sub> are powered.
- (6) Typical values are for  $T_A = 25^{\circ}$  C,  $V_{CCINT} = 2.5$  V, and  $V_{CCIO} = 2.5$  V or 3.3 V.
- (7) These values are specified under the ACEX 1K Recommended Operating Conditions shown in Table 19 on page 46.
- (8) The ACEX 1K input buffers are compatible with 2.5-V, 3.3-V (LVTTL and LVCMOS), and 5.0-V TTL and CMOS signals. Additionally, the input buffers are 3.3-V PCI compliant when V<sub>CCIO</sub> and V<sub>CCINT</sub> meet the relationship shown in Figure 22.
- The I<sub>OH</sub> parameter refers to high-level TTL, PCI, or CMOS output current.
- (10) The  $I_{OL}$  parameter refers to low-level TTL, PCI, or CMOS output current. This parameter applies to open-drain pins as well as output pins.
- (11) This value is specified for normal device operation. The value may vary during power-up.
- (12) This parameter applies to -1 speed grade commercial temperature devices and -2 speed grade industrial and extended temperature devices.
- (13) Pin pull-up resistance values will be lower if the pin is driven higher than V<sub>CCIO</sub> by an external source.
- (14) Capacitance is sample-tested only.

Figure 22 shows the required relationship between  $V_{CCIO}$  and  $V_{CCINT}$  to satisfy 3.3-V PCI compliance.



Figure 22. Relationship between  $V_{CCIO}$  &  $V_{CCINT}$  for 3.3-V PCI Compliance

Figure 23 shows the typical output drive characteristics of ACEX 1K devices with 3.3-V and 2.5-V  $V_{\rm CCIO}$ . The output driver is compliant to the 3.3-V *PCI Local Bus Specification, Revision 2.2* (when VCCIO pins are connected to 3.3 V). ACEX 1K devices with a -1 speed grade also comply with the drive strength requirements of the *PCI Local Bus Specification, Revision 2.2* (when VCCINT pins are powered with a minimum supply of 2.375 V, and VCCIO pins are connected to 3.3 V). Therefore, these devices can be used in open 5.0-V PCI systems.



Figure 23. Output Drive Characteristics of ACEX 1K Devices

# **Timing Model**

The continuous, high-performance FastTrack Interconnect routing resources ensure accurate simulation and timing analysis as well as predictable performance. This predictable performance contrasts with that of FPGAs, which use a segmented connection scheme and, therefore, have an unpredictable performance.

Device performance can be estimated by following the signal path from a source, through the interconnect, to the destination. For example, the registered performance between two LEs on the same row can be calculated by adding the following parameters:

- LE register clock-to-output delay  $(t_{CO})$
- Interconnect delay (*t<sub>SAMEROW</sub>*)
- LE look-up table delay ( $t_{LUT}$ )
- LE register setup time  $(t_{SI})$

The routing delay depends on the placement of the source and destination LEs. A more complex registered path may involve multiple combinatorial LEs between the source and destination LEs.

Timing simulation and delay prediction are available with the simulator and Timing Analyzer, or with industry-standard EDA tools. The Simulator offers both pre-synthesis functional simulation to evaluate logic design accuracy and post-synthesis timing simulation with 0.1-ns resolution. The Timing Analyzer provides point-to-point timing delay information, setup and hold time analysis, and device-wide performance analysis.

Figure 24 shows the overall timing model, which maps the possible paths to and from the various elements of the ACEX 1K device.

Figure 24. ACEX 1K Device Timing Model



Figures 25 through 28 show the delays that correspond to various paths and functions within the LE, IOE, EAB, and bidirectional timing models.

Figure 25. ACEX 1K Device LE Timing Model



Figure 30. EAB Synchronous Timing Waveforms

## **EAB Synchronous Read**



## EAB Synchronous Write (EAB Output Registers Used)



Tables 22 through 26 describe the ACEX 1K device internal timing parameters.

| Table 22. LE        | Timing Microparameters (Part 1 of 2) Note (1) |            |
|---------------------|-----------------------------------------------|------------|
| Symbol              | Parameter                                     | Conditions |
| $t_{LUT}$           | LUT delay for data-in                         |            |
| t <sub>CLUT</sub>   | LUT delay for carry-in                        |            |
| t <sub>RLUT</sub>   | LUT delay for LE register feedback            |            |
| t <sub>PACKED</sub> | Data-in to packed register delay              |            |
| t <sub>EN</sub>     | LE register enable delay                      |            |
| t <sub>CICO</sub>   | Carry-in to carry-out delay                   |            |
| t <sub>CGEN</sub>   | Data-in to carry-out delay                    |            |
| t <sub>CGENR</sub>  | LE register feedback to carry-out delay       |            |

Tables 30 through 36 show EP1K10 device internal and external timing parameters.

| Symbol              |     |     | Speed | Grade |     |     | Unit |
|---------------------|-----|-----|-------|-------|-----|-----|------|
|                     | -   | 1   | -     | -2    |     | 3   |      |
|                     | Min | Max | Min   | Max   | Min | Max |      |
| $t_{LUT}$           |     | 0.7 |       | 0.8   |     | 1.1 | ns   |
| t <sub>CLUT</sub>   |     | 0.5 |       | 0.6   |     | 0.8 | ns   |
| t <sub>RLUT</sub>   |     | 0.6 |       | 0.7   |     | 1.0 | ns   |
| t <sub>PACKED</sub> |     | 0.4 |       | 0.4   |     | 0.5 | ns   |
| t <sub>EN</sub>     |     | 0.9 |       | 1.0   |     | 1.3 | ns   |
| t <sub>CICO</sub>   |     | 0.1 |       | 0.1   |     | 0.2 | ns   |
| t <sub>CGEN</sub>   |     | 0.4 |       | 0.5   |     | 0.7 | ns   |
| t <sub>CGENR</sub>  |     | 0.1 |       | 0.1   |     | 0.2 | ns   |
| t <sub>CASC</sub>   |     | 0.7 |       | 0.9   |     | 1.1 | ns   |
| $t_C$               |     | 1.1 |       | 1.3   |     | 1.7 | ns   |
| $t_{CO}$            |     | 0.5 |       | 0.7   |     | 0.9 | ns   |
| t <sub>COMB</sub>   |     | 0.4 |       | 0.5   |     | 0.7 | ns   |
| t <sub>SU</sub>     | 0.7 |     | 0.8   |       | 1.0 |     | ns   |
| t <sub>H</sub>      | 0.9 |     | 1.0   |       | 1.1 |     | ns   |
| t <sub>PRE</sub>    |     | 0.8 |       | 1.0   |     | 1.4 | ns   |
| t <sub>CLR</sub>    |     | 0.9 |       | 1.0   |     | 1.4 | ns   |
| t <sub>CH</sub>     | 2.0 |     | 2.5   |       | 2.5 |     | ns   |
| $t_{CL}$            | 2.0 |     | 2.5   |       | 2.5 |     | ns   |

| Table 37. EP1K3   | 0 Device LE 1 | Timing Micr | oparameters | (Part 2 of . | <b>2)</b> Note | (1) |    |
|-------------------|---------------|-------------|-------------|--------------|----------------|-----|----|
| Symbol            |               | Unit        |             |              |                |     |    |
|                   | -1            |             | -           | -2           |                | -3  |    |
|                   | Min           | Max         | Min         | Max          | Min            | Max |    |
| t <sub>COMB</sub> |               | 0.4         |             | 0.4          |                | 0.6 | ns |
| $t_{SU}$          | 0.4           |             | 0.6         |              | 0.6            |     | ns |
| t <sub>H</sub>    | 0.7           |             | 1.0         |              | 1.3            |     | ns |
| t <sub>PRE</sub>  |               | 0.8         |             | 0.9          |                | 1.2 | ns |
| $t_{CLR}$         |               | 0.8         |             | 0.9          |                | 1.2 | ns |
| t <sub>CH</sub>   | 2.0           |             | 2.5         |              | 2.5            |     | ns |
| $t_{CL}$          | 2.0           |             | 2.5         |              | 2.5            |     | ns |

| Symbol              | Speed Grade |     |     |     |     |     |    |  |
|---------------------|-------------|-----|-----|-----|-----|-----|----|--|
|                     | -           | 1   | -2  |     | -3  |     |    |  |
|                     | Min         | Max | Min | Max | Min | Max |    |  |
| t <sub>IOD</sub>    |             | 2.4 |     | 2.8 |     | 3.8 | ns |  |
| t <sub>ioc</sub>    |             | 0.3 |     | 0.4 |     | 0.5 | ns |  |
| t <sub>IOCO</sub>   |             | 1.0 |     | 1.1 |     | 1.6 | ns |  |
| t <sub>IOCOMB</sub> |             | 0.0 |     | 0.0 |     | 0.0 | ns |  |
| t <sub>iosu</sub>   | 1.2         |     | 1.4 |     | 1.9 |     | ns |  |
| <sup>t</sup> ioн    | 0.3         |     | 0.4 |     | 0.5 |     | ns |  |
| t <sub>IOCLR</sub>  |             | 1.0 |     | 1.1 |     | 1.6 | ns |  |
| t <sub>OD1</sub>    |             | 1.9 |     | 2.3 |     | 3.0 | ns |  |
| OD2                 |             | 1.4 |     | 1.8 |     | 2.5 | ns |  |
| t <sub>OD3</sub>    |             | 4.4 |     | 5.2 |     | 7.0 | ns |  |
| t <sub>XZ</sub>     |             | 2.7 |     | 3.1 | •   | 4.3 | ns |  |
| t <sub>ZX1</sub>    |             | 2.7 |     | 3.1 | •   | 4.3 | ns |  |
| t <sub>ZX2</sub>    |             | 2.2 |     | 2.6 | •   | 3.8 | ns |  |
| tzx3                |             | 5.2 |     | 6.0 |     | 8.3 | ns |  |
| INREG               |             | 3.4 |     | 4.1 | •   | 5.5 | ns |  |
| IOFD                |             | 0.8 |     | 1.3 |     | 2.4 | ns |  |
| t <sub>INCOMB</sub> |             | 0.8 |     | 1.3 |     | 2.4 | ns |  |

| Symbol                 | Speed Grade |     |     |     |     |     |    |  |
|------------------------|-------------|-----|-----|-----|-----|-----|----|--|
|                        | _           | 1   | -   | 2   | -   | 3   |    |  |
|                        | Min         | Max | Min | Max | Min | Max |    |  |
| t <sub>EABDATA1</sub>  |             | 1.7 |     | 2.4 |     | 3.2 | ns |  |
| t <sub>EABDATA2</sub>  |             | 0.4 |     | 0.6 |     | 0.8 | ns |  |
| t <sub>EABWE1</sub>    |             | 1.0 |     | 1.4 |     | 1.9 | ns |  |
| t <sub>EABWE2</sub>    |             | 0.0 |     | 0.0 |     | 0.0 | ns |  |
| t <sub>EABRE1</sub>    |             | 0.0 |     | 0.0 |     | 0.0 |    |  |
| t <sub>EABRE2</sub>    |             | 0.4 |     | 0.6 |     | 0.8 |    |  |
| t <sub>EABCLK</sub>    |             | 0.0 |     | 0.0 |     | 0.0 | ns |  |
| t <sub>EABCO</sub>     |             | 0.8 |     | 1.1 |     | 1.5 | ns |  |
| t <sub>EABBYPASS</sub> |             | 0.0 |     | 0.0 |     | 0.0 | ns |  |
| t <sub>EABSU</sub>     | 0.7         |     | 1.0 |     | 1.3 |     | ns |  |
| t <sub>EABH</sub>      | 0.4         |     | 0.6 |     | 0.8 |     | ns |  |
| t <sub>EABCLR</sub>    | 0.8         |     | 1.1 |     | 1.5 |     |    |  |
| $t_{AA}$               |             | 2.0 |     | 2.8 |     | 3.8 | ns |  |
| $t_{WP}$               | 2.0         |     | 2.8 |     | 3.8 |     | ns |  |
| t <sub>RP</sub>        | 1.0         |     | 1.4 |     | 1.9 |     |    |  |
| t <sub>WDSU</sub>      | 0.5         |     | 0.7 |     | 0.9 |     | ns |  |
| t <sub>WDH</sub>       | 0.1         |     | 0.1 |     | 0.2 |     | ns |  |
| t <sub>WASU</sub>      | 1.0         |     | 1.4 |     | 1.9 |     | ns |  |
| t <sub>WAH</sub>       | 1.5         |     | 2.1 |     | 2.9 |     | ns |  |
| t <sub>RASU</sub>      | 1.5         |     | 2.1 |     | 2.8 |     |    |  |
| t <sub>RAH</sub>       | 0.1         |     | 0.1 |     | 0.2 |     |    |  |
| $t_{WO}$               |             | 2.1 |     | 2.9 |     | 4.0 | ns |  |
| t <sub>DD</sub>        |             | 2.1 |     | 2.9 |     | 4.0 | ns |  |
| t <sub>EABOUT</sub>    |             | 0.0 |     | 0.0 |     | 0.0 | ns |  |
| t <sub>EABCH</sub>     | 1.5         |     | 2.0 |     | 2.5 |     | ns |  |
| t <sub>EABCL</sub>     | 1.5         |     | 2.0 |     | 2.5 |     | ns |  |

| Symbol                   |     |     | Speed | Grade |     |     | Unit |
|--------------------------|-----|-----|-------|-------|-----|-----|------|
|                          | _   | 1   | -2    |       | -3  |     |      |
|                          | Min | Max | Min   | Max   | Min | Max |      |
| t <sub>DIN2IOE</sub>     |     | 3.1 |       | 3.7   |     | 4.6 | ns   |
| t <sub>DIN2LE</sub>      |     | 1.7 |       | 2.1   |     | 2.7 | ns   |
| t <sub>DIN2DATA</sub>    |     | 2.7 |       | 3.1   |     | 5.1 | ns   |
| t <sub>DCLK2IOE</sub>    |     | 1.6 |       | 1.9   |     | 2.6 | ns   |
| t <sub>DCLK2LE</sub>     |     | 1.7 |       | 2.1   |     | 2.7 | ns   |
| t <sub>SAMELAB</sub>     |     | 0.1 |       | 0.1   |     | 0.2 | ns   |
| t <sub>SAMEROW</sub>     |     | 1.5 |       | 1.7   |     | 2.4 | ns   |
| t <sub>SAME</sub> COLUMN |     | 1.0 |       | 1.3   |     | 2.1 | ns   |
| t <sub>DIFFROW</sub>     |     | 2.5 |       | 3.0   |     | 4.5 | ns   |
| t <sub>TWOROWS</sub>     |     | 4.0 |       | 4.7   |     | 6.9 | ns   |
| t <sub>LEPERIPH</sub>    |     | 2.6 |       | 2.9   |     | 3.4 | ns   |
| t <sub>LABCARRY</sub>    |     | 0.1 |       | 0.2   |     | 0.2 | ns   |
| t <sub>LABCASC</sub>     |     | 0.8 |       | 1.0   |     | 1.3 | ns   |

| Table 49. EP1K50       | External Tin | ming Paramo | eters No | te (1) |     |      |    |
|------------------------|--------------|-------------|----------|--------|-----|------|----|
| Symbol                 |              | Unit        |          |        |     |      |    |
|                        | -1           |             | -2       |        | -3  |      |    |
|                        | Min          | Max         | Min      | Max    | Min | Max  |    |
| t <sub>DRR</sub>       |              | 8.0         |          | 9.5    |     | 12.5 | ns |
| t <sub>INSU</sub> (2)  | 2.4          |             | 2.9      |        | 3.9 |      | ns |
| t <sub>INH</sub> (2)   | 0.0          |             | 0.0      |        | 0.0 |      | ns |
| t <sub>оитсо</sub> (2) | 2.0          | 4.3         | 2.0      | 5.2    | 2.0 | 7.3  | ns |
| t <sub>INSU</sub> (3)  | 2.4          |             | 2.9      |        | -   |      | ns |
| t <sub>INH</sub> (3)   | 0.0          |             | 0.0      |        | -   |      | ns |
| t <sub>оитсо</sub> (3) | 0.5          | 3.3         | 0.5      | 4.1    | -   | -    | ns |
| t <sub>PCISU</sub>     | 2.4          |             | 2.9      |        | -   |      | ns |
| t <sub>PCIH</sub>      | 0.0          |             | 0.0      |        | -   |      | ns |
| t <sub>PCICO</sub>     | 2.0          | 6.0         | 2.0      | 7.7    | -   | -    | ns |

| Symbol              | Speed Grade |     |     |     |     |     |    |  |
|---------------------|-------------|-----|-----|-----|-----|-----|----|--|
|                     | -1          |     | -2  |     | -3  |     |    |  |
|                     | Min         | Max | Min | Max | Min | Max |    |  |
| $t_{IOD}$           |             | 1.7 |     | 2.0 |     | 2.6 | ns |  |
| t <sub>IOC</sub>    |             | 0.0 |     | 0.0 |     | 0.0 | ns |  |
| t <sub>IOCO</sub>   |             | 1.4 |     | 1.6 |     | 2.1 | ns |  |
| t <sub>IOCOMB</sub> |             | 0.5 |     | 0.7 |     | 0.9 | ns |  |
| t <sub>IOSU</sub>   | 0.8         |     | 1.0 |     | 1.3 |     | ns |  |
| t <sub>IOH</sub>    | 0.7         |     | 0.9 |     | 1.2 |     | ns |  |
| t <sub>IOCLR</sub>  |             | 0.5 |     | 0.7 |     | 0.9 | ns |  |
| t <sub>OD1</sub>    |             | 3.0 |     | 4.2 |     | 5.6 | ns |  |
| t <sub>OD2</sub>    |             | 3.0 |     | 4.2 |     | 5.6 | ns |  |
| t <sub>OD3</sub>    |             | 4.0 |     | 5.5 |     | 7.3 | ns |  |
| $t_{XZ}$            |             | 3.5 |     | 4.6 |     | 6.1 | ns |  |
| $t_{ZX1}$           |             | 3.5 |     | 4.6 |     | 6.1 | ns |  |
| $t_{ZX2}$           |             | 3.5 |     | 4.6 |     | 6.1 | ns |  |
| $t_{ZX3}$           |             | 4.5 |     | 5.9 |     | 7.8 | ns |  |
| t <sub>INREG</sub>  |             | 2.0 |     | 2.6 |     | 3.5 | ns |  |
| t <sub>IOFD</sub>   |             | 0.5 |     | 0.8 |     | 1.2 | ns |  |
| t <sub>INCOMB</sub> |             | 0.5 |     | 0.8 |     | 1.2 | ns |  |