



Welcome to **E-XFL.COM** 

# Understanding <u>Embedded - FPGAs (Field Programmable Gate Array)</u>

Embedded - FPGAs, or Field Programmable Gate Arrays, are advanced integrated circuits that offer unparalleled flexibility and performance for digital systems. Unlike traditional fixed-function logic devices, FPGAs can be programmed and reprogrammed to execute a wide array of logical operations, enabling customized functionality tailored to specific applications. This reprogrammability allows developers to iterate designs quickly and implement complex functions without the need for custom hardware.

# **Applications of Embedded - FPGAs**

The versatility of Embedded - FPGAs makes them indispensable in numerous fields. In telecommunications.

| Details                        |                                                            |
|--------------------------------|------------------------------------------------------------|
| Product Status                 | Obsolete                                                   |
| Number of LABs/CLBs            | 624                                                        |
| Number of Logic Elements/Cells | 4992                                                       |
| Total RAM Bits                 | 49152                                                      |
| Number of I/O                  | 147                                                        |
| Number of Gates                | 257000                                                     |
| Voltage - Supply               | 2.375V ~ 2.625V                                            |
| Mounting Type                  | Surface Mount                                              |
| Operating Temperature          | 0°C ~ 70°C (TA)                                            |
| Package / Case                 | 208-BFQFP                                                  |
| Supplier Device Package        | 208-PQFP (28x28)                                           |
| Purchase URL                   | https://www.e-xfl.com/product-detail/intel/ep1k100qc208-2n |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong



For more information on the configuration of ACEX 1K devices, see the following documents:

- Configuration Devices for ACEX, APEX, FLEX, & Mercury Devices Data Sheet
- MasterBlaster Serial/USB Communications Cable Data Sheet
- ByteBlasterMV Parallel Port Download Cable Data Sheet
- BitBlaster Serial Download Cable Data Sheet

ACEX 1K devices are supported by Altera development systems, which are integrated packages that offer schematic, text (including AHDL), and waveform design entry, compilation and logic synthesis, full simulation and worst-case timing analysis, and device configuration. The software provides EDIF 2 0 0 and 3 0 0, LPM, VHDL, Verilog HDL, and other interfaces for additional design entry and simulation support from other industry-standard PC- and UNIX workstation-based EDA tools.

The Altera software works easily with common gate array EDA tools for synthesis and simulation. For example, the Altera software can generate Verilog HDL files for simulation with tools such as Cadence Verilog-XL. Additionally, the Altera software contains EDA libraries that use device-specific features such as carry chains, which are used for fast counter and arithmetic functions. For instance, the Synopsys Design Compiler library supplied with the Altera development system includes DesignWare functions that are optimized for the ACEX 1K device architecture.

The Altera development systems run on Windows-based PCs and Sun SPARCstation, and HP 9000 Series 700/800 workstations.



For more information, see the MAX+PLUS II Programmable Logic Development System & Software Data Sheet and the Quartus Programmable Logic Development System & Software Data Sheet.

# Functional Description

Each ACEX 1K device contains an enhanced embedded array that implements memory and specialized logic functions, and a logic array that implements general logic.

The embedded array consists of a series of EABs. When implementing memory functions, each EAB provides 4,096 bits, which can be used to create RAM, ROM, dual-port RAM, or first-in first-out (FIFO) functions. When implementing logic, each EAB can contribute 100 to 600 gates towards complex logic functions such as multipliers, microcontrollers, state machines, and DSP functions. EABs can be used independently, or multiple EABs can be combined to implement larger functions.

Figure 7. ACEX 1K LAB



#### Notes:

- (1) EP1K10, EP1K30, and EP1K50 devices have 22 inputs to the LAB local interconnect channel from the row; EP1K100 devices have 26.
- (2) EP1K10, EP1K30, and EP1K50 devices have 30 LAB local interconnect channels; EP1K100 devices have 34.

Each LAB provides four control signals with programmable inversion that can be used in all eight LEs. Two of these signals can be used as clocks, the other two can be used for clear/preset control. The LAB clocks can be driven by the dedicated clock input pins, global signals, I/O signals, or internal signals via the LAB local interconnect. The LAB preset and clear control signals can be driven by the global signals, I/O signals, or internal signals via the LAB local interconnect. The global control signals are typically used for global clock, clear, or preset signals because they provide asynchronous control with very low skew across the device. If logic is required on a control signal, it can be generated in one or more LEs in any LAB and driven into the local interconnect of the target LAB. In addition, the global control signals can be generated from LE outputs.

# Logic Element

The LE, the smallest unit of logic in the ACEX 1K architecture, has a compact size that provides efficient logic utilization. Each LE contains a 4-input LUT, which is a function generator that can quickly compute any function of four variables. In addition, each LE contains a programmable flipflop with a synchronous clock enable, a carry chain, and a cascade chain. Each LE drives both the local and the FastTrack Interconnect routing structure. Figure 8 shows the ACEX 1K LE.

Figure 11. ACEX 1K LE Operating Modes

## **Normal Mode**



#### **Arithmetic Mode**



# **Up/Down Counter Mode**



#### **Clearable Counter Mode**



## **Asynchronous Clear**

The flipflop can be cleared by either LABCTRL1 or LABCTRL2. In this mode, the preset signal is tied to VCC to deactivate it.

## **Asynchronous Preset**

An asynchronous preset is implemented as an asynchronous load, or with an asynchronous clear. If DATA3 is tied to VCC, asserting LABCTRL1 asynchronously loads a one into the register. Alternatively, the Altera software can provide preset control by using the clear and inverting the register's input and output. Inversion control is available for the inputs to both LEs and IOEs. Therefore, if a register is preset by only one of the two LABCTRL signals, the DATA3 input is not needed and can be used for one of the LE operating modes.

## **Asynchronous Preset & Clear**

When implementing asynchronous clear and preset, LABCTRL1 controls the preset, and LABCTRL2 controls the clear. DATA3 is tied to VCC, so that asserting LABCTRL1 asynchronously loads a one into the register, effectively presetting the register. Asserting LABCTRL2 clears the register.

## **Asynchronous Load with Clear**

When implementing an asynchronous load in conjunction with the clear, LABCTRL1 implements the asynchronous load of DATA3 by controlling the register preset and clear. LABCTRL2 implements the clear by controlling the register clear; LABCTRL2 does not have to feed the preset circuits.

## **Asynchronous Load with Preset**

When implementing an asynchronous load in conjunction with preset, the Altera software provides preset control by using the clear and inverting the input and output of the register. Asserting LABCTRL2 presets the register, while asserting LABCTRL1 loads the register. The Altera software inverts the signal that drives DATA3 to account for the inversion of the register's output.

#### Asynchronous Load without Preset or Clear

When implementing an asynchronous load without preset or clear, LABCTRL1 implements the asynchronous load of DATA3 by controlling the register preset and clear.

# FastTrack Interconnect Routing Structure

In the ACEX 1K architecture, connections between LEs, EABs, and device I/O pins are provided by the FastTrack Interconnect routing structure, which is a series of continuous horizontal and vertical routing channels that traverse the device. This global routing structure provides predictable performance, even in complex designs. In contrast, the segmented routing in FPGAs requires switch matrices to connect a variable number of routing paths, increasing the delays between logic resources and reducing performance.

The FastTrack Interconnect routing structure consists of row and column interconnect channels that span the entire device. Each row of LABs is served by a dedicated row interconnect. The row interconnect can drive I/O pins and feed other LABs in the row. The column interconnect routes signals between rows and can drive I/O pins.

Row channels drive into the LAB or EAB local interconnect. The row signal is buffered at every LAB or EAB to reduce the effect of fan-out on delay. A row channel can be driven by an LE or by one of three column channels. These four signals feed dual 4-to-1 multiplexers that connect to two specific row channels. These multiplexers, which are connected to each LE, allow column channels to drive row channels even when all eight LEs in a LAB drive the row interconnect.

Each column of LABs or EABs is served by a dedicated column interconnect. The column interconnect that serves the EABs has twice as many channels as other column interconnects. The column interconnect can then drive I/O pins or another row's interconnect to route the signals to other LABs or EABs in the device. A signal from the column interconnect, which can be either the output of a LE or an input from an I/O pin, must be routed to the row interconnect before it can enter a LAB or EAB. Each row channel that is driven by an IOE or EAB can drive one specific column channel.

Access to row and column channels can be switched between LEs in adjacent pairs of LABs. For example, a LE in one LAB can drive the row and column channels normally driven by a particular LE in the adjacent LAB in the same row, and vice versa. This flexibility enables routing resources to be used more efficiently. Figure 13 shows the ACEX 1K LAB.

# SameFrame Pin-Outs

ACEX 1K devices support the SameFrame pin-out feature for FineLine BGA packages. The SameFrame pin-out feature is the arrangement of balls on FineLine BGA packages such that the lower-ball-count packages form a subset of the higher-ball-count packages. SameFrame pin-outs provide the flexibility to migrate not only from device to device within the same package, but also from one package to another. A given printed circuit board (PCB) layout can support multiple device density/package combinations. For example, a single board layout can support a range of devices from an EP1K10 device in a 256-pin FineLine BGA package to an EP1K100 device in a 484-pin FineLine BGA package.

The Altera software provides support to design PCBs with SameFrame pin-out devices. Devices can be defined for present and future use. The Altera software generates pin-outs describing how to lay out a board that takes advantage of this migration. Figure 18 shows an example of SameFrame pin-out.

Figure 18. SameFrame Pin-Out Example



Table 10 shows the ACEX 1K device/package combinations that support SameFrame pin-outs for ACEX 1K devices. All FineLine BGA packages support SameFrame pin-outs, providing the flexibility to migrate not only from device to device within the same package, but also from one package to another. The I/O count will vary from device to device.



For more information, search for "SameFrame" in MAX+PLUS II Help.

| Table 10. ACEX 1K SameFrame Pin-Out Support |                            |                            |  |  |  |  |  |
|---------------------------------------------|----------------------------|----------------------------|--|--|--|--|--|
| Device                                      | 256-Pin<br>FineLine<br>BGA | 484-Pin<br>FineLine<br>BGA |  |  |  |  |  |
| EP1K10                                      | ✓                          | (1)                        |  |  |  |  |  |
| EP1K30                                      | ✓                          | (1)                        |  |  |  |  |  |
| EP1K50                                      | ✓                          | ✓                          |  |  |  |  |  |
| EP1K100                                     | ✓                          | ✓                          |  |  |  |  |  |

#### Note:

 This option is supported with a 256-pin FineLine BGA package and SameFrame migration.

# ClockLock & ClockBoost Features

To support high-speed designs, -1 and -2 speed grade ACEX 1K devices offer ClockLock and ClockBoost circuitry containing a phase-locked loop (PLL) that is used to increase design speed and reduce resource usage. The ClockLock circuitry uses a synchronizing PLL that reduces the clock delay and skew within a device. This reduction minimizes clock-to-output and setup times while maintaining zero hold times. The ClockBoost circuitry, which provides a clock multiplier, allows the designer to enhance device area efficiency by sharing resources within the device. The ClockBoost feature allows the designer to distribute a low-speed clock and multiply that clock on-device. Combined, the ClockLock and ClockBoost features provide significant improvements in system performance and bandwidth.

The ClockLock and ClockBoost features in ACEX 1K devices are enabled through the Altera software. External devices are not required to use these features. The output of the ClockLock and ClockBoost circuits is not available at any of the device pins.

The ClockLock and ClockBoost circuitry lock onto the rising edge of the incoming clock. The circuit output can drive the clock inputs of registers only; the generated clock cannot be gated or inverted.

The dedicated clock pin (GCLK1) supplies the clock to the ClockLock and ClockBoost circuitry. When the dedicated clock pin is driving the ClockLock or ClockBoost circuitry, it cannot drive elsewhere in the device.

The VCCINT pins must always be connected to a 2.5-V power supply. With a 2.5-V  $V_{\rm CCINT}$  level, input voltages are compatible with 2.5-V, 3.3-V, and 5.0-V inputs. The VCCIO pins can be connected to either a 2.5-V or 3.3-V power supply, depending on the output requirements. When the VCCIO pins are connected to a 2.5-V power supply, the output levels are compatible with 2.5-V systems. When the VCCIO pins are connected to a 3.3-V power supply, the output high is at 3.3 V and is therefore compatible with 3.3-V or 5.0-V systems. Devices operating with  $V_{\rm CCIO}$  levels higher than 3.0 V achieve a faster timing delay of  $t_{OD2}$  instead of  $t_{OD1}$ .

Table 13 summarizes ACEX 1K MultiVolt I/O support.

| Table 13. ACEX 1K MultiVolt I/O Support |                                                          |              |              |              |          |          |  |  |
|-----------------------------------------|----------------------------------------------------------|--------------|--------------|--------------|----------|----------|--|--|
| V <sub>CCIO</sub> (V)                   | V <sub>CCIO</sub> (V) Input Signal (V) Output Signal (V) |              |              |              |          |          |  |  |
|                                         | 2.5                                                      | 3.3          | 5.0          | 2.5          | 3.3      | 5.0      |  |  |
| 2.5                                     | <b>✓</b>                                                 | <b>✓</b> (1) | <b>√</b> (1) | ✓            |          |          |  |  |
| 3.3                                     | <b>✓</b>                                                 | <b>✓</b>     | <b>√</b> (1) | <b>√</b> (2) | <b>✓</b> | <b>✓</b> |  |  |

#### Notes:

- (1) The PCI clamping diode must be disabled on an input which is driven with a voltage higher than  $V_{\rm CCIO}$ .
- (2) When  $V_{\rm CCIO}$  = 3.3 V, an ACEX 1K device can drive a 2.5-V device that has 3.3-V tolerant inputs.

Open-drain output pins on ACEX 1K devices (with a pull-up resistor to the 5.0-V supply) can drive 5.0-V CMOS input pins that require a higher  $V_{IH}$  than LVTTL. When the open-drain pin is active, it will drive low. When the pin is inactive, the resistor will pull up the trace to 5.0 V, thereby meeting the CMOS  $V_{OH}$  requirement. The open-drain pin will only drive low or tri-state; it will never drive high. The rise time is dependent on the value of the pull-up resistor and load impedance. The  $I_{OL}$  current specification should be considered when selecting a pull-up resistor.

# Power Sequencing & Hot-Socketing

Because ACEX 1K devices can be used in a mixed-voltage environment, they have been designed specifically to tolerate any possible power-up sequence. The  $V_{\rm CCIO}$  and  $V_{\rm CCINT}$  power planes can be powered in any order.

Signals can be driven into ACEX 1K devices before and during power up without damaging the device. Additionally, ACEX 1K devices do not drive out during power up. Once operating conditions are reached, ACEX 1K devices operate as specified by the user.

# **Generic Testing**

Each ACEX 1K device is functionally tested. Complete testing of each configurable static random access memory (SRAM) bit and all logic functionality ensures 100% yield. AC test measurements for ACEX 1K devices are made under conditions equivalent to those shown in Figure 21. Multiple test patterns can be used to configure devices during all stages of the production flow.

Figure 21. ACEX 1K AC Test Conditions

Power supply transients can affect AC measurements. Simultaneous transitions of multiple outputs should be avoided for accurate measurement. Threshold tests must not be performed under AC conditions. Large-amplitude, fast-groundcurrent transients normally occur as the device outputs discharge the load capacitances. When these transients flow through the parasitic inductance between the device ground pin and the test system ground, significant reductions in observable noise immunity can result. Numbers in brackets are for 2.5-V devices or outputs. Numbers without brackets are for 3.3-V devices or outputs.



# Operating Conditions

Tables 18 through 21 provide information on absolute maximum ratings, recommended operating conditions, DC operating conditions, and capacitance for 2.5-V ACEX 1K devices.

| Table 18. ACEX 1K Device Absolute Maximum Ratings Note (1) |                            |                                          |      |      |      |  |  |  |
|------------------------------------------------------------|----------------------------|------------------------------------------|------|------|------|--|--|--|
| Symbol                                                     | Parameter                  | Conditions                               | Min  | Max  | Unit |  |  |  |
| V <sub>CCINT</sub>                                         | Supply voltage             | With respect to ground (2)               | -0.5 | 3.6  | V    |  |  |  |
| V <sub>CCIO</sub>                                          |                            |                                          | -0.5 | 4.6  | V    |  |  |  |
| VI                                                         | DC input voltage           |                                          | -2.0 | 5.75 | V    |  |  |  |
| I <sub>OUT</sub>                                           | DC output current, per pin |                                          | -25  | 25   | mA   |  |  |  |
| T <sub>STG</sub>                                           | Storage temperature        | No bias                                  | -65  | 150  | ° C  |  |  |  |
| T <sub>AMB</sub>                                           | Ambient temperature        | Under bias                               | -65  | 135  | ° C  |  |  |  |
| TJ                                                         | Junction temperature       | PQFP, TQFP, and BGA packages, under bias |      | 135  | ° C  |  |  |  |

| Table 19           | Table 19. ACEX 1K Device Recommended Operating Conditions |                  |                  |                   |      |  |  |  |  |  |
|--------------------|-----------------------------------------------------------|------------------|------------------|-------------------|------|--|--|--|--|--|
| Symbol             | Parameter                                                 | Conditions       | Min              | Max               | Unit |  |  |  |  |  |
| V <sub>CCINT</sub> | Supply voltage for internal logic and input buffers       | (3), (4)         | 2.375<br>(2.375) | 2.625<br>(2.625)  | V    |  |  |  |  |  |
| V <sub>CCIO</sub>  | Supply voltage for output buffers, 3.3-V operation        | (3), (4)         | 3.00 (3.00)      | 3.60 (3.60)       | V    |  |  |  |  |  |
|                    | Supply voltage for output buffers, 2.5-V operation        | (3), (4)         | 2.375<br>(2.375) | 2.625<br>(2.625)  | V    |  |  |  |  |  |
| V <sub>I</sub>     | Input voltage                                             | (2), (5)         | -0.5             | 5.75              | V    |  |  |  |  |  |
| Vo                 | Output voltage                                            |                  | 0                | V <sub>CCIO</sub> | V    |  |  |  |  |  |
| T <sub>A</sub>     | Ambient temperature                                       | Commercial range | 0                | 70                | ° C  |  |  |  |  |  |
|                    |                                                           | Industrial range | -40              | 85                | ۰C   |  |  |  |  |  |
| T <sub>J</sub>     | Junction temperature                                      | Commercial range | 0                | 85                | ۰C   |  |  |  |  |  |
|                    |                                                           | Industrial range | -40              | 100               | ۰C   |  |  |  |  |  |
|                    |                                                           | Extended range   | -40              | 125               | ° C  |  |  |  |  |  |
| t <sub>R</sub>     | Input rise time                                           |                  |                  | 40                | ns   |  |  |  |  |  |
| t <sub>F</sub>     | Input fall time                                           |                  |                  | 40                | ns   |  |  |  |  |  |

| Table 2         | Table 20. ACEX 1K Device DC Operating Conditions (Part 1 of 2)Notes (6), (7) |                                                                                       |                                     |     |                                     |      |  |  |  |  |
|-----------------|------------------------------------------------------------------------------|---------------------------------------------------------------------------------------|-------------------------------------|-----|-------------------------------------|------|--|--|--|--|
| Symbol          | Parameter                                                                    | Conditions                                                                            | Min                                 | Тур | Max                                 | Unit |  |  |  |  |
| V <sub>IH</sub> | High-level input voltage                                                     |                                                                                       | 1.7,<br>0.5 × V <sub>CCIO</sub> (8) |     | 5.75                                | V    |  |  |  |  |
| V <sub>IL</sub> | Low-level input voltage                                                      |                                                                                       | -0.5                                |     | 0.8,<br>0.3 × V <sub>CCIO</sub> (8) | V    |  |  |  |  |
| V <sub>OH</sub> | 3.3-V high-level TTL output voltage                                          | $I_{OH} = -8 \text{ mA DC},$<br>$V_{CCIO} = 3.00 \text{ V } (9)$                      | 2.4                                 |     |                                     | V    |  |  |  |  |
|                 | 3.3-V high-level CMOS output voltage                                         | $I_{OH} = -0.1 \text{ mA DC},$<br>$V_{CCIO} = 3.00 \text{ V } (9)$                    | V <sub>CCIO</sub> - 0.2             |     |                                     | V    |  |  |  |  |
|                 | 3.3-V high-level PCI output voltage                                          | $I_{OH} = -0.5 \text{ mA DC},$<br>$V_{CCIO} = 3.00 \text{ to } 3.60 \text{ V}$<br>(9) | 0.9 ׆V <sub>CCIO</sub>              |     |                                     | V    |  |  |  |  |
|                 | 2.5-V high-level output voltage                                              | $I_{OH} = -0.1 \text{ mA DC},$<br>$V_{CCIO} = 2.375 \text{ V } (9)$                   | 2.1                                 |     |                                     | V    |  |  |  |  |
|                 |                                                                              | $I_{OH} = -1 \text{ mA DC},$<br>$V_{CCIO} = 2.375 \text{ V } (9)$                     | 2.0                                 |     |                                     | V    |  |  |  |  |
|                 |                                                                              | $I_{OH} = -2 \text{ mA DC},$<br>$V_{CCIO} = 2.375 \text{ V } (9)$                     | 1.7                                 |     |                                     | V    |  |  |  |  |



Figure 23. Output Drive Characteristics of ACEX 1K Devices

# **Timing Model**

The continuous, high-performance FastTrack Interconnect routing resources ensure accurate simulation and timing analysis as well as predictable performance. This predictable performance contrasts with that of FPGAs, which use a segmented connection scheme and, therefore, have an unpredictable performance.

Device performance can be estimated by following the signal path from a source, through the interconnect, to the destination. For example, the registered performance between two LEs on the same row can be calculated by adding the following parameters:

- LE register clock-to-output delay  $(t_{CO})$
- Interconnect delay (*t<sub>SAMEROW</sub>*)
- LE look-up table delay ( $t_{LUT}$ )
- LE register setup time  $(t_{SI})$

The routing delay depends on the placement of the source and destination LEs. A more complex registered path may involve multiple combinatorial LEs between the source and destination LEs.

Timing simulation and delay prediction are available with the simulator and Timing Analyzer, or with industry-standard EDA tools. The Simulator offers both pre-synthesis functional simulation to evaluate logic design accuracy and post-synthesis timing simulation with 0.1-ns resolution. The Timing Analyzer provides point-to-point timing delay information, setup and hold time analysis, and device-wide performance analysis.

Figure 28. Synchronous Bidirectional Pin External Timing Model



Tables 29 and 30 show the asynchronous and synchronous timing waveforms, respectively, for the EAB macroparameters in Table 24.

Figure 29. EAB Asynchronous Timing Waveforms





#### **EAB Asynchronous Write**



Figure 30. EAB Synchronous Timing Waveforms

# **EAB Synchronous Read**



# EAB Synchronous Write (EAB Output Registers Used)



Tables 22 through 26 describe the ACEX 1K device internal timing parameters.

| Table 22. LE Timing Microparameters (Part 1 of 2) Note (1) |                                         |                       |  |  |  |  |  |  |
|------------------------------------------------------------|-----------------------------------------|-----------------------|--|--|--|--|--|--|
| Symbol                                                     | Parameter Conditions                    |                       |  |  |  |  |  |  |
| $t_{LUT}$                                                  | LUT delay for data-in                   | LUT delay for data-in |  |  |  |  |  |  |
| t <sub>CLUT</sub>                                          | LUT delay for carry-in                  |                       |  |  |  |  |  |  |
| t <sub>RLUT</sub>                                          | LUT delay for LE register feedback      |                       |  |  |  |  |  |  |
| t <sub>PACKED</sub>                                        | Data-in to packed register delay        |                       |  |  |  |  |  |  |
| $t_{EN}$                                                   | LE register enable delay                |                       |  |  |  |  |  |  |
| t <sub>CICO</sub>                                          | Carry-in to carry-out delay             |                       |  |  |  |  |  |  |
| t <sub>CGEN</sub>                                          | Data-in to carry-out delay              |                       |  |  |  |  |  |  |
| t <sub>CGENR</sub>                                         | LE register feedback to carry-out delay |                       |  |  |  |  |  |  |

| Table 22. LE Timing Microparameters (Part 2 of 2) Note (1) |                                                                                                                                      |            |  |  |  |  |
|------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------|------------|--|--|--|--|
| Symbol                                                     | Parameter                                                                                                                            | Conditions |  |  |  |  |
| t <sub>CASC</sub>                                          | Cascade-in to cascade-out delay                                                                                                      |            |  |  |  |  |
| $t_{C}$                                                    | LE register control signal delay                                                                                                     |            |  |  |  |  |
| $t_{CO}$                                                   | LE register clock-to-output delay                                                                                                    |            |  |  |  |  |
| t <sub>COMB</sub>                                          | Combinatorial delay                                                                                                                  |            |  |  |  |  |
| t <sub>SU</sub>                                            | LE register setup time for data and enable signals before clock; LE register recovery time after asynchronous clear, preset, or load |            |  |  |  |  |
| $t_H$                                                      | LE register hold time for data and enable signals after clock                                                                        |            |  |  |  |  |
| t <sub>PRE</sub>                                           | LE register preset delay                                                                                                             |            |  |  |  |  |
| t <sub>CLR</sub>                                           | LE register clear delay                                                                                                              |            |  |  |  |  |
| t <sub>CH</sub>                                            | Minimum clock high time from clock pin                                                                                               |            |  |  |  |  |
| $t_{CL}$                                                   | Minimum clock low time from clock pin                                                                                                |            |  |  |  |  |

| Table 23. IOE Timing Microparameters Note (1) |                                                                                                                       |                |  |  |  |  |
|-----------------------------------------------|-----------------------------------------------------------------------------------------------------------------------|----------------|--|--|--|--|
| Symbol                                        | Parameter                                                                                                             | Conditions     |  |  |  |  |
| $t_{IOD}$                                     | IOE data delay                                                                                                        |                |  |  |  |  |
| $t_{IOC}$                                     | IOE register control signal delay                                                                                     |                |  |  |  |  |
| t <sub>IOCO</sub>                             | IOE register clock-to-output delay                                                                                    |                |  |  |  |  |
| t <sub>IOCOMB</sub>                           | IOE combinatorial delay                                                                                               |                |  |  |  |  |
| t <sub>IOSU</sub>                             | IOE register setup time for data and enable signals before clock; IOE register recovery time after asynchronous clear |                |  |  |  |  |
| t <sub>IOH</sub>                              | IOE register hold time for data and enable signals after clock                                                        |                |  |  |  |  |
| t <sub>IOCLR</sub>                            | IOE register clear time                                                                                               |                |  |  |  |  |
| t <sub>OD1</sub>                              | Output buffer and pad delay, slow slew rate = off, V <sub>CCIO</sub> = 3.3 V                                          | C1 = 35 pF (2) |  |  |  |  |
| t <sub>OD2</sub>                              | Output buffer and pad delay, slow slew rate = off, V <sub>CCIO</sub> = 2.5 V                                          | C1 = 35 pF (3) |  |  |  |  |
| t <sub>OD3</sub>                              | Output buffer and pad delay, slow slew rate = on                                                                      | C1 = 35 pF (4) |  |  |  |  |
| $t_{XZ}$                                      | IOE output buffer disable delay                                                                                       |                |  |  |  |  |
| $t_{ZX1}$                                     | IOE output buffer enable delay, slow slew rate = off, V <sub>CCIO</sub> = 3.3 V                                       | C1 = 35 pF (2) |  |  |  |  |
| $t_{ZX2}$                                     | IOE output buffer enable delay, slow slew rate = off, V <sub>CCIO</sub> = 2.5 V                                       | C1 = 35 pF (3) |  |  |  |  |
| t <sub>ZX3</sub>                              | IOE output buffer enable delay, slow slew rate = on                                                                   | C1 = 35 pF (4) |  |  |  |  |
| t <sub>INREG</sub>                            | IOE input pad and buffer to IOE register delay                                                                        |                |  |  |  |  |
| t <sub>IOFD</sub>                             | IOE register feedback delay                                                                                           |                |  |  |  |  |
| t <sub>INCOMB</sub>                           | IOE input pad and buffer to FastTrack Interconnect delay                                                              |                |  |  |  |  |

| Table 26. Interconnect Timing Microparameters Note (1) |                                                                                                                      |     |  |  |  |  |
|--------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------|-----|--|--|--|--|
| Symbol                                                 | Conditions                                                                                                           |     |  |  |  |  |
| t <sub>DIN2IOE</sub>                                   | Delay from dedicated input pin to IOE control input                                                                  | (7) |  |  |  |  |
| t <sub>DIN2LE</sub>                                    | Delay from dedicated input pin to LE or EAB control input                                                            | (7) |  |  |  |  |
| t <sub>DIN2DATA</sub>                                  | Delay from dedicated input or clock to LE or EAB data                                                                | (7) |  |  |  |  |
| t <sub>DCLK2IOE</sub>                                  | Delay from dedicated clock pin to IOE clock                                                                          | (7) |  |  |  |  |
| t <sub>DCLK2LE</sub>                                   | Delay from dedicated clock pin to LE or EAB clock (7)                                                                |     |  |  |  |  |
| t <sub>SAMELAB</sub>                                   | Routing delay for an LE driving another LE in the same LAB                                                           | (7) |  |  |  |  |
| t <sub>SAMEROW</sub>                                   | Routing delay for a row IOE, LE, or EAB driving a row IOE, LE, or EAB in the same row                                | (7) |  |  |  |  |
| t <sub>SAME</sub> COLUMN                               | Routing delay for an LE driving an IOE in the same column                                                            | (7) |  |  |  |  |
| t <sub>DIFFROW</sub>                                   | Routing delay for a column IOE, LE, or EAB driving an LE or EAB in a different row                                   | (7) |  |  |  |  |
| t <sub>TWOROWS</sub>                                   | Routing delay for a row IOE or EAB driving an LE or EAB in a different row                                           | (7) |  |  |  |  |
| t <sub>LEPERIPH</sub>                                  | Routing delay for an LE driving a control signal of an IOE via the peripheral control bus                            | (7) |  |  |  |  |
| t <sub>LABCARRY</sub>                                  | Routing delay for the carry-out signal of an LE driving the carry-in signal of a different LE in a different LAB     |     |  |  |  |  |
| t <sub>LABCASC</sub>                                   | Routing delay for the cascade-out signal of an LE driving the cascade-in signal of a different LE in a different LAB |     |  |  |  |  |

#### Notes to tables:

- Microparameters are timing delays contributed by individual architectural elements. These parameters cannot be measured explicitly.
- Operating conditions:  $V_{CCIO} = 3.3 \text{ V} \pm 10\%$  for commercial or industrial and extended use in ACEX 1K devices
- Operating conditions:  $V_{CCIO} = 2.5 \text{ V} \pm 5\%$  for commercial or industrial and extended use in ACEX 1K devices. Operating conditions:  $V_{CCIO} = 2.5 \text{ V} \text{ or } 3.3 \text{ V}$ . (3)
- (4)
- Because the RAM in the EAB is self-timed, this parameter can be ignored when the WE signal is registered.
- EAB macroparameters are internal parameters that can simplify predicting the behavior of an EAB at its boundary; these parameters are calculated by summing selected microparameters.
- These parameters are worst-case values for typical applications. Post-compilation timing simulation and timing analysis are required to determine actual worst-case performance.

Tables 30 through 36 show EP1K10 device internal and external timing parameters.

| Table 30. EP1K10 Device LE Timing Microparameters Note (1) |     |     |       |       |     |     |      |
|------------------------------------------------------------|-----|-----|-------|-------|-----|-----|------|
| Symbol                                                     |     |     | Speed | Grade |     |     | Unit |
|                                                            | -   | 1   | -     | 2     | -   | -3  |      |
|                                                            | Min | Max | Min   | Max   | Min | Max |      |
| $t_{LUT}$                                                  |     | 0.7 |       | 0.8   |     | 1.1 | ns   |
| $t_{CLUT}$                                                 |     | 0.5 |       | 0.6   |     | 0.8 | ns   |
| t <sub>RLUT</sub>                                          |     | 0.6 |       | 0.7   |     | 1.0 | ns   |
| t <sub>PACKED</sub>                                        |     | 0.4 |       | 0.4   |     | 0.5 | ns   |
| $t_{EN}$                                                   |     | 0.9 |       | 1.0   |     | 1.3 | ns   |
| $t_{CICO}$                                                 |     | 0.1 |       | 0.1   |     | 0.2 | ns   |
| t <sub>CGEN</sub>                                          |     | 0.4 |       | 0.5   |     | 0.7 | ns   |
| t <sub>CGENR</sub>                                         |     | 0.1 |       | 0.1   |     | 0.2 | ns   |
| t <sub>CASC</sub>                                          |     | 0.7 |       | 0.9   |     | 1.1 | ns   |
| $t_{C}$                                                    |     | 1.1 |       | 1.3   |     | 1.7 | ns   |
| $t_{\rm CO}$                                               |     | 0.5 |       | 0.7   |     | 0.9 | ns   |
| t <sub>COMB</sub>                                          |     | 0.4 |       | 0.5   |     | 0.7 | ns   |
| t <sub>SU</sub>                                            | 0.7 |     | 0.8   |       | 1.0 |     | ns   |
| t <sub>H</sub>                                             | 0.9 |     | 1.0   |       | 1.1 |     | ns   |
| t <sub>PRE</sub>                                           |     | 0.8 |       | 1.0   |     | 1.4 | ns   |
| t <sub>CLR</sub>                                           |     | 0.9 |       | 1.0   |     | 1.4 | ns   |
| t <sub>CH</sub>                                            | 2.0 |     | 2.5   |       | 2.5 |     | ns   |
| $t_{CL}$                                                   | 2.0 |     | 2.5   |       | 2.5 |     | ns   |

| Table 37. EP1K30 Device LE Timing Microparameters (Part 2 of 2) Note (1) |                    |     |     |     |     |     |      |
|--------------------------------------------------------------------------|--------------------|-----|-----|-----|-----|-----|------|
| Symbol                                                                   | Symbol Speed Grade |     |     |     |     |     | Unit |
|                                                                          | -1 -2 -3           |     |     |     |     |     |      |
|                                                                          | Min                | Max | Min | Max | Min | Max |      |
| t <sub>COMB</sub>                                                        |                    | 0.4 |     | 0.4 |     | 0.6 | ns   |
| $t_{SU}$                                                                 | 0.4                |     | 0.6 |     | 0.6 |     | ns   |
| t <sub>H</sub>                                                           | 0.7                |     | 1.0 |     | 1.3 |     | ns   |
| t <sub>PRE</sub>                                                         |                    | 0.8 |     | 0.9 |     | 1.2 | ns   |
| $t_{CLR}$                                                                |                    | 0.8 |     | 0.9 |     | 1.2 | ns   |
| t <sub>CH</sub>                                                          | 2.0                |     | 2.5 |     | 2.5 |     | ns   |
| $t_{CL}$                                                                 | 2.0                |     | 2.5 |     | 2.5 |     | ns   |

| Symbol              | Speed Grade |     |     |     |     |     |    |  |
|---------------------|-------------|-----|-----|-----|-----|-----|----|--|
|                     | -1          |     | -2  |     | -3  |     |    |  |
|                     | Min         | Max | Min | Max | Min | Max |    |  |
| t <sub>IOD</sub>    |             | 2.4 |     | 2.8 |     | 3.8 | ns |  |
| t <sub>ioc</sub>    |             | 0.3 |     | 0.4 |     | 0.5 | ns |  |
| t <sub>IOCO</sub>   |             | 1.0 |     | 1.1 |     | 1.6 | ns |  |
| t <sub>IOCOMB</sub> |             | 0.0 |     | 0.0 |     | 0.0 | ns |  |
| t <sub>iosu</sub>   | 1.2         |     | 1.4 |     | 1.9 |     | ns |  |
| t <sub>IOH</sub>    | 0.3         |     | 0.4 |     | 0.5 |     | ns |  |
| t <sub>IOCLR</sub>  |             | 1.0 |     | 1.1 |     | 1.6 | ns |  |
| t <sub>OD1</sub>    |             | 1.9 |     | 2.3 |     | 3.0 | ns |  |
| t <sub>OD2</sub>    |             | 1.4 |     | 1.8 |     | 2.5 | ns |  |
| t <sub>OD3</sub>    |             | 4.4 |     | 5.2 |     | 7.0 | ns |  |
| $t_{XZ}$            |             | 2.7 |     | 3.1 | •   | 4.3 | ns |  |
| t <sub>ZX1</sub>    |             | 2.7 |     | 3.1 | •   | 4.3 | ns |  |
| $t_{ZX2}$           |             | 2.2 |     | 2.6 |     | 3.8 | ns |  |
| tzx3                |             | 5.2 |     | 6.0 | •   | 8.3 | ns |  |
| <sup>†</sup> INREG  |             | 3.4 |     | 4.1 | •   | 5.5 | ns |  |
| IOFD                |             | 0.8 |     | 1.3 |     | 2.4 | ns |  |
| t <sub>INCOMB</sub> |             | 0.8 |     | 1.3 |     | 2.4 | ns |  |

**ACEX 1K Programmable Logic Device Family Data Sheet** 

| Symbol                  | Speed Grade |     |     |     |     |     |    |  |
|-------------------------|-------------|-----|-----|-----|-----|-----|----|--|
|                         | -1          |     | -2  |     | -3  |     |    |  |
|                         | Min         | Max | Min | Max | Min | Max |    |  |
| t <sub>EABAA</sub>      |             | 6.4 |     | 7.6 |     | 8.8 | ns |  |
| t <sub>EABRCOMB</sub>   | 6.4         |     | 7.6 |     | 8.8 |     | ns |  |
| t <sub>EABRCREG</sub>   | 4.4         |     | 5.1 |     | 6.0 |     | ns |  |
| t <sub>EABWP</sub>      | 2.5         |     | 2.9 |     | 3.3 |     | ns |  |
| t <sub>EABWCOMB</sub>   | 6.0         |     | 7.0 |     | 8.0 |     | ns |  |
| t <sub>EABWCREG</sub>   | 6.8         |     | 7.8 |     | 9.0 |     | ns |  |
| t <sub>EABDD</sub>      |             | 5.7 |     | 6.7 |     | 7.7 | ns |  |
| t <sub>EABDATA</sub> CO |             | 0.8 |     | 0.9 |     | 1.1 | ns |  |
| t <sub>EABDATASU</sub>  | 1.5         |     | 1.7 |     | 2.0 |     | ns |  |
| t <sub>EABDATAH</sub>   | 0.0         |     | 0.0 |     | 0.0 |     | ns |  |
| t <sub>EABWESU</sub>    | 1.3         |     | 1.4 |     | 1.7 |     | ns |  |
| t <sub>EABWEH</sub>     | 0.0         |     | 0.0 |     | 0.0 |     | ns |  |
| t <sub>EABWDSU</sub>    | 1.5         |     | 1.7 |     | 2.0 |     | ns |  |
| t <sub>EABWDH</sub>     | 0.0         |     | 0.0 |     | 0.0 |     | ns |  |
| t <sub>EABWASU</sub>    | 3.0         |     | 3.6 |     | 4.3 |     | ns |  |
| t <sub>EABWAH</sub>     | 0.5         |     | 0.5 |     | 0.4 |     | ns |  |
| t <sub>EABWO</sub>      |             | 5.1 |     | 6.0 |     | 6.8 | ns |  |

| Symbol                   | Speed Grade |     |     |     |     |     |    |  |
|--------------------------|-------------|-----|-----|-----|-----|-----|----|--|
|                          | -1          |     | -2  |     | -3  |     |    |  |
|                          | Min         | Max | Min | Max | Min | Max |    |  |
| t <sub>DIN2IOE</sub>     |             | 3.1 |     | 3.7 |     | 4.6 | ns |  |
| t <sub>DIN2LE</sub>      |             | 1.7 |     | 2.1 |     | 2.7 | ns |  |
| t <sub>DIN2DATA</sub>    |             | 2.7 |     | 3.1 |     | 5.1 | ns |  |
| t <sub>DCLK2IOE</sub>    |             | 1.6 |     | 1.9 |     | 2.6 | ns |  |
| t <sub>DCLK2LE</sub>     |             | 1.7 |     | 2.1 |     | 2.7 | ns |  |
| t <sub>SAMELAB</sub>     |             | 0.1 |     | 0.1 |     | 0.2 | ns |  |
| t <sub>SAMEROW</sub>     |             | 1.5 |     | 1.7 |     | 2.4 | ns |  |
| t <sub>SAME</sub> COLUMN |             | 1.0 |     | 1.3 |     | 2.1 | ns |  |
| t <sub>DIFFROW</sub>     |             | 2.5 |     | 3.0 |     | 4.5 | ns |  |
| t <sub>TWOROWS</sub>     |             | 4.0 |     | 4.7 |     | 6.9 | ns |  |
| t <sub>LEPERIPH</sub>    |             | 2.6 |     | 2.9 |     | 3.4 | ns |  |
| t <sub>LABCARRY</sub>    |             | 0.1 |     | 0.2 |     | 0.2 | ns |  |
| LABCASC                  |             | 0.8 |     | 1.0 |     | 1.3 | ns |  |

| Table 49. EP1K50 External Timing Parameters Note (1) |     |      |     |     |     |      |    |  |  |
|------------------------------------------------------|-----|------|-----|-----|-----|------|----|--|--|
| Symbol                                               |     | Unit |     |     |     |      |    |  |  |
|                                                      | -1  |      | -2  |     | -3  |      |    |  |  |
|                                                      | Min | Max  | Min | Max | Min | Max  |    |  |  |
| t <sub>DRR</sub>                                     |     | 8.0  |     | 9.5 |     | 12.5 | ns |  |  |
| t <sub>INSU</sub> (2)                                | 2.4 |      | 2.9 |     | 3.9 |      | ns |  |  |
| t <sub>INH</sub> (2)                                 | 0.0 |      | 0.0 |     | 0.0 |      | ns |  |  |
| t <sub>оитсо</sub> (2)                               | 2.0 | 4.3  | 2.0 | 5.2 | 2.0 | 7.3  | ns |  |  |
| t <sub>INSU</sub> (3)                                | 2.4 |      | 2.9 |     | -   |      | ns |  |  |
| t <sub>INH</sub> (3)                                 | 0.0 |      | 0.0 |     | -   |      | ns |  |  |
| t <sub>оитсо</sub> (3)                               | 0.5 | 3.3  | 0.5 | 4.1 | -   | -    | ns |  |  |
| t <sub>PCISU</sub>                                   | 2.4 |      | 2.9 |     | -   |      | ns |  |  |
| t <sub>PCIH</sub>                                    | 0.0 |      | 0.0 |     | -   |      | ns |  |  |
| t <sub>PCICO</sub>                                   | 2.0 | 6.0  | 2.0 | 7.7 | -   | -    | ns |  |  |