### Altera - EP1K10FC256-1 Datasheet





Welcome to <u>E-XFL.COM</u>

### Understanding <u>Embedded - FPGAs (Field</u> <u>Programmable Gate Array)</u>

Embedded - FPGAs, or Field Programmable Gate Arrays, are advanced integrated circuits that offer unparalleled flexibility and performance for digital systems. Unlike traditional fixed-function logic devices, FPGAs can be programmed and reprogrammed to execute a wide array of logical operations, enabling customized functionality tailored to specific applications. This reprogrammability allows developers to iterate designs quickly and implement complex functions without the need for custom hardware.

### **Applications of Embedded - FPGAs**

The versatility of Embedded - FPGAs makes them indispensable in numerous fields. In telecommunications.

### Details

| Product Status                 | Active                                                     |
|--------------------------------|------------------------------------------------------------|
| Number of LABs/CLBs            | 72                                                         |
| Number of Logic Elements/Cells | 576                                                        |
| Total RAM Bits                 | -                                                          |
| Number of I/O                  | 136                                                        |
| Number of Gates                | -                                                          |
| Voltage - Supply               | 2.375V ~ 2.625V                                            |
| Mounting Type                  | Surface Mount                                              |
| Operating Temperature          | 0°C ~ 70°C (TA)                                            |
| Package / Case                 | 256-BBGA                                                   |
| Supplier Device Package        | 256-FBGA (17x17)                                           |
| Purchase URL                   | https://www.e-xfl.com/pro/item?MUrl=&PartUrl=ep1k10fc256-1 |
|                                |                                                            |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

### General Description

Altera® ACEX 1K devices provide a die-efficient, low-cost architecture by combining look-up table (LUT) architecture with EABs. LUT-based logic provides optimized performance and efficiency for data-path, register intensive, mathematical, or digital signal processing (DSP) designs, while EABs implement RAM, ROM, dual-port RAM, or first-in first-out (FIFO) functions. These elements make ACEX 1K suitable for complex logic functions and memory functions such as digital signal processing, wide data-path manipulation, data transformation and microcontrollers, as required in high-performance communications applications. Based on reconfigurable CMOS SRAM elements, the ACEX 1K architecture incorporates all features necessary to implement common gate array megafunctions, along with a high pin count to enable an effective interface with system components. The advanced process and the low voltage requirement of the 2.5-V core allow ACEX 1K devices to meet the requirements of low-cost, high-volume applications ranging from DSL modems to low-cost switches.

The ability to reconfigure ACEX 1K devices enables complete testing prior to shipment and allows the designer to focus on simulation and design verification. ACEX 1K device reconfigurability eliminates inventory management for gate array designs and test vector generation for fault coverage.

Table 4 shows ACEX 1K device performance for some common designs. All performance results were obtained with Synopsys DesignWare or LPM functions. Special design techniques are not required to implement the applications; the designer simply infers or instantiates a function in a Verilog HDL, VHDL, Altera Hardware Description Language (AHDL), or schematic design file.

| Table 4. ACEX 1K Device Performance        |            |             |             |             |     |       |  |  |  |  |
|--------------------------------------------|------------|-------------|-------------|-------------|-----|-------|--|--|--|--|
| Application                                | Reso<br>Us | urces<br>ed | Performance |             |     |       |  |  |  |  |
|                                            | LEs        | EABs        |             | Speed Grade |     | Units |  |  |  |  |
|                                            |            |             | -1          | -2          | -3  |       |  |  |  |  |
| 16-bit loadable counter                    | 16         | 0           | 285         | 232         | 185 | MHz   |  |  |  |  |
| 16-bit accumulator                         | 16         | 0           | 285         | 232         | 185 | MHz   |  |  |  |  |
| 16-to-1 multiplexer (1)                    | 10         | 0           | 3.5         | 4.5         | 6.6 | ns    |  |  |  |  |
| 16-bit multiplier with 3-stage pipeline(2) | 592        | 0           | 156         | 131         | 93  | MHz   |  |  |  |  |
| $256 \times 16$ RAM read cycle speed (2)   | 0          | 1           | 278         | 196         | 143 | MHz   |  |  |  |  |
| $256 \times 16$ RAM write cycle speed (2)  | 0          | 1           | 185         | 143         | 111 | MHz   |  |  |  |  |

#### Notes:

(1)This application uses combinatorial inputs and outputs.

(2)This application uses registered inputs and outputs. The logic array consists of logic array blocks (LABs). Each LAB contains eight LEs and a local interconnect. An LE consists of a 4-input LUT, a programmable flipflop, and dedicated signal paths for carry and cascade functions. The eight LEs can be used to create medium-sized blocks of logic—such as 8-bit counters, address decoders, or state machines—or combined across LABs to create larger logic blocks. Each LAB represents about 96 usable logic gates.

Signal interconnections within ACEX 1K devices (as well as to and from device pins) are provided by the FastTrack Interconnect routing structure, which is a series of fast, continuous row and column channels that run the entire length and width of the device.

Each I/O pin is fed by an I/O element (IOE) located at the end of each row and column of the FastTrack Interconnect routing structure. Each IOE contains a bidirectional I/O buffer and a flipflop that can be used as either an output or input register to feed input, output, or bidirectional signals. When used with a dedicated clock pin, these registers provide exceptional performance. As inputs, they provide setup times as low as 1.1 ns and hold times of 0 ns. As outputs, these registers provide clock-to-output times as low as 2.5 ns. IOEs provide a variety of features, such as JTAG BST support, slew-rate control, tri-state buffers, and open-drain outputs.

Figure 1 shows a block diagram of the ACEX 1K device architecture. Each group of LEs is combined into an LAB; groups of LABs are arranged into rows and columns. Each row also contains a single EAB. The LABs and EABs are interconnected by the FastTrack Interconnect routing structure. IOEs are located at the end of each row and column of the FastTrack Interconnect routing structure.



Figure 1. ACEX 1K Device Block Diagram

ACEX 1K devices provide six dedicated inputs that drive the flipflops' control inputs and ensure the efficient distribution of high-speed, low-skew (less than 1.0 ns) control signals. These signals use dedicated routing channels that provide shorter delays and lower skews than the FastTrack Interconnect routing structure. Four of the dedicated inputs drive four global signals. These four global signals can also be driven by internal logic, providing an ideal solution for a clock divider or an internally generated asynchronous clear signal that clears many registers in the device.



Figure 9. ACEX 1K Carry Chain Operation (n-Bit Full Adder)

#### Cascade Chain

With the cascade chain, the ACEX 1K architecture can implement functions that have a very wide fan-in. Adjacent LUTs can be used to compute portions of the function in parallel; the cascade chain serially connects the intermediate values. The cascade chain can use a logical AND or logical OR (via De Morgan's inversion) to connect the outputs of adjacent LEs. With a delay as low as 0.6 ns per LE, each additional LE provides four more inputs to the effective width of a function. Cascade chain logic can be created automatically by the compiler during design processing, or manually by the designer during design entry.

Cascade chains longer than eight bits are implemented automatically by linking several LABs together. For easier routing, a long cascade chain skips every other LAB in a row. A cascade chain longer than one LAB skips either from even-numbered LAB to even-numbered LAB, or from odd-numbered LAB to odd-numbered LAB (e.g., the last LE of the first LAB in a row cascades to the first LE of the third LAB). The cascade chain does not cross the center of the row (e.g., in the EP1K50 device, the cascade chain stops at the eighteenth LAB, and a new one begins at the nineteenth LAB). This break is due to the EAB's placement in the middle of the row.

Figure 10 shows how the cascade function can connect adjacent LEs to form functions with a wide fan-in. These examples show functions of 4n variables implemented with *n* LEs. The LE delay is 1.3 ns; the cascade chain delay is 0.6 ns. With the cascade chain, decoding a 16-bit address requires 3.1 ns.



Figure 10. ACEX 1K Cascade Chain Operation

Altera Corporation

### FastTrack Interconnect Routing Structure

In the ACEX 1K architecture, connections between LEs, EABs, and device I/O pins are provided by the FastTrack Interconnect routing structure, which is a series of continuous horizontal and vertical routing channels that traverse the device. This global routing structure provides predictable performance, even in complex designs. In contrast, the segmented routing in FPGAs requires switch matrices to connect a variable number of routing paths, increasing the delays between logic resources and reducing performance.

The FastTrack Interconnect routing structure consists of row and column interconnect channels that span the entire device. Each row of LABs is served by a dedicated row interconnect. The row interconnect can drive I/O pins and feed other LABs in the row. The column interconnect routes signals between rows and can drive I/O pins.

Row channels drive into the LAB or EAB local interconnect. The row signal is buffered at every LAB or EAB to reduce the effect of fan-out on delay. A row channel can be driven by an LE or by one of three column channels. These four signals feed dual 4-to-1 multiplexers that connect to two specific row channels. These multiplexers, which are connected to each LE, allow column channels to drive row channels even when all eight LEs in a LAB drive the row interconnect.

Each column of LABs or EABs is served by a dedicated column interconnect. The column interconnect that serves the EABs has twice as many channels as other column interconnects. The column interconnect can then drive I/O pins or another row's interconnect to route the signals to other LABs or EABs in the device. A signal from the column interconnect, which can be either the output of a LE or an input from an I/O pin, must be routed to the row interconnect before it can enter a LAB or EAB. Each row channel that is driven by an IOE or EAB can drive one specific column channel.

Access to row and column channels can be switched between LEs in adjacent pairs of LABs. For example, a LE in one LAB can drive the row and column channels normally driven by a particular LE in the adjacent LAB in the same row, and vice versa. This flexibility enables routing resources to be used more efficiently. Figure 13 shows the ACEX 1K LAB.

### Figure 15. ACEX 1K Bidirectional I/O Registers



### PCI Pull-Up Clamping Diode Option

ACEX 1K devices have a pull-up clamping diode on every I/O, dedicated input, and dedicated clock pin. PCI clamping diodes clamp the signal to the  $V_{\rm CCIO}$  value and are required for 3.3-V PCI compliance. Clamping diodes can also be used to limit overshoot in other systems.

Clamping diodes are controlled on a pin-by-pin basis. When  $V_{CCIO}$  is 3.3 V, a pin that has the clamping diode option turned on can be driven by a 2.5-V or 3.3-V signal, but not a 5.0-V signal. When  $V_{CCIO}$  is 2.5 V, a pin that has the clamping diode option turned on can be driven by a 2.5-V signal, but not a 3.3-V or 5.0-V signal. Additionally, a clamping diode can be activated for a subset of pins, which allows a device to bridge between a 3.3-V PCI bus and a 5.0-V device.

### **Slew-Rate Control**

The output buffer in each IOE has an adjustable output slew rate that can be configured for low-noise or high-speed performance. A slower slew rate reduces system noise and adds a maximum delay of 4.3 ns. The fast slew rate should be used for speed-critical outputs in systems that are adequately protected against noise. Designers can specify the slew rate pin-by-pin or assign a default slew rate to all pins on a device-wide basis. The slow slew rate setting affects only the falling edge of the output.

### **Open-Drain Output Option**

ACEX 1K devices provide an optional open-drain output (electrically equivalent to open-collector output) for each I/O pin. This open-drain output enables the device to provide system-level control signals (e.g., interrupt and write enable signals) that can be asserted by any of several devices. It can also provide an additional wired-OR plane.

### MultiVolt I/O Interface

The ACEX 1K device architecture supports the MultiVolt I/O interface feature, which allows ACEX 1K devices in all packages to interface with systems of differing supply voltages. These devices have one set of  $V_{CC}$  pins for internal operation and input buffers (VCCINT), and another set for I/O output drivers (VCCIO).

### IEEE Std. 1149.1 (JTAG) Boundary-Scan Support

All ACEX 1K devices provide JTAG BST circuitry that complies with the IEEE Std. 1149.1-1990 specification. ACEX 1K devices can also be configured using the JTAG pins through the ByteBlasterMV or BitBlaster download cable, or via hardware that uses the Jam<sup>™</sup> Standard Test and Programming Language (STAPL), JEDEC standard JESD-71. JTAG boundary-scan testing can be performed before or after configuration, but not during configuration. ACEX 1K devices support the JTAG instructions shown in Table 14.

| Table 14. ACEX 1K JTAG Instructions |                                                                                                                                                                                                                                |  |  |  |  |
|-------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|
| JTAG Instruction                    | Description                                                                                                                                                                                                                    |  |  |  |  |
| SAMPLE/PRELOAD                      | Allows a snapshot of signals at the device pins to be captured and examined during normal device operation and permits an initial data pattern to be output at the device pins.                                                |  |  |  |  |
| EXTEST                              | Allows the external circuitry and board-level interconnections to be tested by forcing a test pattern at the output pins and capturing test results at the input pins.                                                         |  |  |  |  |
| BYPASS                              | Places the 1-bit bypass register between the TDI and TDO pins, allowing the BST data to pass synchronously through a selected device to adjacent devices during normal operation.                                              |  |  |  |  |
| USERCODE                            | Selects the user electronic signature (USERCODE) register and places it between the TDI and TDO pins, allowing the USERCODE to be serially shifted out of TDO.                                                                 |  |  |  |  |
| IDCODE                              | Selects the IDCODE register and places it between TDI and TDO, allowing the IDCODE to be serially shifted out of TDO.                                                                                                          |  |  |  |  |
| ICR Instructions                    | These instructions are used when configuring an ACEX 1K device via JTAG ports using a MasterBlaster, ByteBlasterMV, or BitBlaster download cable, or a Jam File (.jam) or Jam Byte-Code File (.jbc) via an embedded processor. |  |  |  |  |

The instruction register length of ACEX 1K devices is 10 bits. The USERCODE register length in ACEX 1K devices is 32 bits; 7 bits are determined by the user, and 25 bits are pre-determined. Tables 15 and 16 show the boundary-scan register length and device IDCODE information for ACEX 1K devices.

| Table 15. ACEX 1K Boundary-Scan Register Length |                               |  |  |  |  |  |
|-------------------------------------------------|-------------------------------|--|--|--|--|--|
| Device                                          | Boundary-Scan Register Length |  |  |  |  |  |
| EP1K10                                          | 438                           |  |  |  |  |  |
| EP1K30 690                                      |                               |  |  |  |  |  |
| EP1K50 798                                      |                               |  |  |  |  |  |
| EP1K100 1,050                                   |                               |  |  |  |  |  |

### **Generic Testing**

Each ACEX 1K device is functionally tested. Complete testing of each configurable static random access memory (SRAM) bit and all logic functionality ensures 100% yield. AC test measurements for ACEX 1K devices are made under conditions equivalent to those shown in Figure 21. Multiple test patterns can be used to configure devices during all stages of the production flow.

### Figure 21. ACEX 1K AC Test Conditions



### Operating Conditions

Tables 18 through 21 provide information on absolute maximum ratings, recommended operating conditions, DC operating conditions, and capacitance for 2.5-V ACEX 1K devices.

| Table 18. ACEX 1K Device Absolute Maximum Ratings   Note (1) |                            |                                          |      |      |    |  |  |  |  |
|--------------------------------------------------------------|----------------------------|------------------------------------------|------|------|----|--|--|--|--|
| Symbol                                                       | Parameter                  | Min                                      | Max  | Unit |    |  |  |  |  |
| V <sub>CCINT</sub>                                           | Supply voltage             | With respect to ground (2)               | -0.5 | 3.6  | V  |  |  |  |  |
| V <sub>CCIO</sub>                                            |                            |                                          | -0.5 | 4.6  | V  |  |  |  |  |
| VI                                                           | DC input voltage           |                                          | -2.0 | 5.75 | V  |  |  |  |  |
| I <sub>OUT</sub>                                             | DC output current, per pin |                                          | -25  | 25   | mA |  |  |  |  |
| T <sub>STG</sub>                                             | Storage temperature        | No bias                                  | -65  | 150  | °C |  |  |  |  |
| T <sub>AMB</sub>                                             | Ambient temperature        | Under bias                               | -65  | 135  | °C |  |  |  |  |
| TJ                                                           | Junction temperature       | PQFP, TQFP, and BGA packages, under bias |      | 135  | °C |  |  |  |  |

| Table 26. Interconnect Timing Microparameters Note (1) |                                                                                                                      |            |  |  |  |  |
|--------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------|------------|--|--|--|--|
| Symbol                                                 | Parameter                                                                                                            | Conditions |  |  |  |  |
| t <sub>DIN2IOE</sub>                                   | Delay from dedicated input pin to IOE control input                                                                  | (7)        |  |  |  |  |
| t <sub>DIN2LE</sub>                                    | Delay from dedicated input pin to LE or EAB control input                                                            | (7)        |  |  |  |  |
| t <sub>DIN2DATA</sub>                                  | Delay from dedicated input or clock to LE or EAB data                                                                | (7)        |  |  |  |  |
| t <sub>DCLK2IOE</sub>                                  | Delay from dedicated clock pin to IOE clock                                                                          | (7)        |  |  |  |  |
| t <sub>DCLK2LE</sub>                                   | Delay from dedicated clock pin to LE or EAB clock                                                                    | (7)        |  |  |  |  |
| t <sub>SAMELAB</sub>                                   | Routing delay for an LE driving another LE in the same LAB                                                           | (7)        |  |  |  |  |
| t <sub>SAMEROW</sub>                                   | Routing delay for a row IOE, LE, or EAB driving a row IOE, LE, or EAB in the same row                                | (7)        |  |  |  |  |
| t <sub>SAMECOLUMN</sub>                                | Routing delay for an LE driving an IOE in the same column                                                            | (7)        |  |  |  |  |
| t <sub>DIFFROW</sub>                                   | Routing delay for a column IOE, LE, or EAB driving an LE or EAB in a different row                                   | (7)        |  |  |  |  |
| t <sub>TWOROWS</sub>                                   | Routing delay for a row IOE or EAB driving an LE or EAB in a different row                                           | (7)        |  |  |  |  |
| t <sub>LEPERIPH</sub>                                  | Routing delay for an LE driving a control signal of an IOE via the peripheral control bus                            | (7)        |  |  |  |  |
| t <sub>LABCARRY</sub>                                  | Routing delay for the carry-out signal of an LE driving the carry-in signal of a different LE in a different LAB     |            |  |  |  |  |
| t <sub>LABCASC</sub>                                   | Routing delay for the cascade-out signal of an LE driving the cascade-in signal of a different LE in a different LAB |            |  |  |  |  |

#### Notes to tables:

- (1) Microparameters are timing delays contributed by individual architectural elements. These parameters cannot be measured explicitly.
- Operating conditions:  $V_{CCIO} = 3.3 V \pm 10\%$  for commercial or industrial and extended use in ACEX 1K devices (2)
- Operating conditions:  $V_{CCIO} = 2.5 V \pm 5\%$  for commercial or industrial and extended use in ACEX 1K devices. Operating conditions:  $V_{CCIO} = 2.5 V$  or 3.3 V. (3)
- (4)
- Because the RAM in the EAB is self-timed, this parameter can be ignored when the WE signal is registered. (5)
- EAB macroparameters are internal parameters that can simplify predicting the behavior of an EAB at its boundary; (6) these parameters are calculated by summing selected microparameters.
- These parameters are worst-case values for typical applications. Post-compilation timing simulation and timing (7) analysis are required to determine actual worst-case performance.

Tables 27 through 29 describe the ACEX 1K external timing parameters and their symbols.

| Table 27. Exte   | ernal Reference Timing Parameters Note (1)                                                     |            |
|------------------|------------------------------------------------------------------------------------------------|------------|
| Symbol           | Parameter                                                                                      | Conditions |
| t <sub>DRR</sub> | Register-to-register delay via four LEs, three row interconnects, and four local interconnects | (2)        |

| Table 28. External Timing Parameters |                                                                           |            |  |  |  |  |  |
|--------------------------------------|---------------------------------------------------------------------------|------------|--|--|--|--|--|
| Symbol                               | Parameter                                                                 | Conditions |  |  |  |  |  |
| t <sub>INSU</sub>                    | Setup time with global clock at IOE register                              | (3)        |  |  |  |  |  |
| t <sub>INH</sub>                     | Hold time with global clock at IOE register                               | (3)        |  |  |  |  |  |
| t <sub>outco</sub>                   | Clock-to-output delay with global clock at IOE register                   | (3)        |  |  |  |  |  |
| t <sub>PCISU</sub>                   | Setup time with global clock for registers used in PCI designs            | (3), (4)   |  |  |  |  |  |
| t <sub>PCIH</sub>                    | Hold time with global clock for registers used in PCI designs             | (3), (4)   |  |  |  |  |  |
| t <sub>PCICO</sub>                   | Clock-to-output delay with global clock for registers used in PCI designs | (3), (4)   |  |  |  |  |  |

| Table 29. External Bidirectional Timing Parameters   Note (3) |                                                                                                |            |  |  |  |  |  |
|---------------------------------------------------------------|------------------------------------------------------------------------------------------------|------------|--|--|--|--|--|
| Symbol                                                        | Parameter                                                                                      | Conditions |  |  |  |  |  |
| t <sub>INSUBIDIR</sub>                                        | Setup time for bidirectional pins with global clock at same-row or same-<br>column LE register |            |  |  |  |  |  |
| t <sub>INHBIDIR</sub>                                         | Hold time for bidirectional pins with global clock at same-row or same-column LE register      |            |  |  |  |  |  |
| toutcobidir                                                   | Clock-to-output delay for bidirectional pins with global clock at IOE register                 | CI = 35 pF |  |  |  |  |  |
| t <sub>XZBIDIR</sub>                                          | Synchronous IOE output buffer disable delay                                                    | CI = 35 pF |  |  |  |  |  |
| t <sub>ZXBIDIR</sub>                                          | Synchronous IOE output buffer enable delay, slow slew rate = off                               | CI = 35 pF |  |  |  |  |  |

Notes to tables:

(1) External reference timing parameters are factory-tested, worst-case values specified by Altera. A representative subset of signal paths is tested to approximate typical device applications.

(2) Contact Altera Applications for test circuit specifications and test conditions.

(3) These timing parameters are sample-tested only.

(4) This parameter is measured with the measurement and test conditions, including load, specified in the *PCI Local Bus Specification, Revision 2.2.* 

Tables 30 through 36 show EP1K10 device internal and external timing parameters.

| Table 30. EP1K10 Device LE Timing Microparameters   Note (1) |     |     |       |       |     |     |      |
|--------------------------------------------------------------|-----|-----|-------|-------|-----|-----|------|
| Symbol                                                       |     |     | Speed | Grade |     |     | Unit |
|                                                              | -   | ·1  | -     | 2     | -   | -3  |      |
|                                                              | Min | Max | Min   | Max   | Min | Max |      |
| t <sub>LUT</sub>                                             |     | 0.7 |       | 0.8   |     | 1.1 | ns   |
| t <sub>CLUT</sub>                                            |     | 0.5 |       | 0.6   |     | 0.8 | ns   |
| t <sub>RLUT</sub>                                            |     | 0.6 |       | 0.7   |     | 1.0 | ns   |
| t <sub>PACKED</sub>                                          |     | 0.4 |       | 0.4   |     | 0.5 | ns   |
| t <sub>EN</sub>                                              |     | 0.9 |       | 1.0   |     | 1.3 | ns   |
| t <sub>CICO</sub>                                            |     | 0.1 |       | 0.1   |     | 0.2 | ns   |
| t <sub>CGEN</sub>                                            |     | 0.4 |       | 0.5   |     | 0.7 | ns   |
| t <sub>CGENR</sub>                                           |     | 0.1 |       | 0.1   |     | 0.2 | ns   |
| t <sub>CASC</sub>                                            |     | 0.7 |       | 0.9   |     | 1.1 | ns   |
| t <sub>C</sub>                                               |     | 1.1 |       | 1.3   |     | 1.7 | ns   |
| t <sub>CO</sub>                                              |     | 0.5 |       | 0.7   |     | 0.9 | ns   |
| t <sub>COMB</sub>                                            |     | 0.4 |       | 0.5   |     | 0.7 | ns   |
| t <sub>SU</sub>                                              | 0.7 |     | 0.8   |       | 1.0 |     | ns   |
| t <sub>H</sub>                                               | 0.9 |     | 1.0   |       | 1.1 |     | ns   |
| t <sub>PRE</sub>                                             |     | 0.8 |       | 1.0   |     | 1.4 | ns   |
| t <sub>CLR</sub>                                             |     | 0.9 |       | 1.0   |     | 1.4 | ns   |
| t <sub>CH</sub>                                              | 2.0 |     | 2.5   |       | 2.5 |     | ns   |
| t <sub>CL</sub>                                              | 2.0 |     | 2.5   |       | 2.5 |     | ns   |

### ACEX 1K Programmable Logic Device Family Data Sheet

Table 32. EP1K10 Device EAB Internal Microparameters Note (1) Unit Symbol Speed Grade -1 -2 -3 Min Max Min Max Min Max 1.8 1.9 1.9 ns t<sub>EABDATA1</sub> 0.7 0.7 0.6 ns t<sub>EABDATA2</sub> 1.2 1.2 1.2 ns t<sub>EABWE1</sub> 0.4 0.4 0.4 t<sub>EABWE2</sub> ns 0.9 0.9 0.9 ns t<sub>EABRE1</sub> 0.4 0.4 0.4 t<sub>EABRE2</sub> ns 0.0 0.0 0.0 ns t<sub>EABCLK</sub> t<sub>EABCO</sub> 0.3 0.3 0.3 ns 0.5 0.6 0.6 ns *t<sub>EABBYPASS</sub>* 1.0 1.0 1.0 t<sub>EABSU</sub> ns t<sub>EABH</sub> 0.5 0.4 0.4 ns 0.3 0.3 0.3 ns t<sub>EABCLR</sub> 3.4 3.6 3.6 t<sub>AA</sub> ns 2.7 2.8 2.8 ns t<sub>WP</sub> 1.0 1.0 1.0 ns t<sub>RP</sub> 1.0 1.0 1.0 t<sub>WDSU</sub> ns 0.1 0.1 0.1 ns t<sub>WDH</sub> 1.8 1.9 1.9 ns t<sub>WASU</sub> 1.9 2.0 2.0 t<sub>WAH</sub> ns 3.1 3.5 3.5 ns t<sub>RASU</sub> 0.2 0.2 0.2 ns t<sub>RAH</sub> 2.7 2.8 2.8 t<sub>WO</sub> ns 2.7 2.8 2.8 ns t<sub>DD</sub> 0.5 0.6 0.6 ns *t<sub>EABOUT</sub>* 1.5 2.0 2.0 t<sub>EABCH</sub> ns 2.7 2.8 2.8 ns t<sub>EABCL</sub>

### ACEX 1K Programmable Logic Device Family Data Sheet

| Table 33. EP1K10 Device EAB Internal Timing Macroparameters   Note (1) |     |     |       |         |     |     |      |
|------------------------------------------------------------------------|-----|-----|-------|---------|-----|-----|------|
| Symbol                                                                 |     |     | Speed | l Grade |     |     | Unit |
|                                                                        | -   | -1  |       | -2      | -   | .3  |      |
|                                                                        | Min | Max | Min   | Max     | Min | Max |      |
| t <sub>EABAA</sub>                                                     |     | 6.7 |       | 7.3     |     | 7.3 | ns   |
| t <sub>EABRCCOMB</sub>                                                 | 6.7 |     | 7.3   |         | 7.3 |     | ns   |
| t <sub>EABRCREG</sub>                                                  | 4.7 |     | 4.9   |         | 4.9 |     | ns   |
| t <sub>EABWP</sub>                                                     | 2.7 |     | 2.8   |         | 2.8 |     | ns   |
| t <sub>EABWCCOMB</sub>                                                 | 6.4 |     | 6.7   |         | 6.7 |     | ns   |
| t <sub>EABWCREG</sub>                                                  | 7.4 |     | 7.6   |         | 7.6 |     | ns   |
| t <sub>EABDD</sub>                                                     |     | 6.0 |       | 6.5     |     | 6.5 | ns   |
| t <sub>EABDATACO</sub>                                                 |     | 0.8 |       | 0.9     |     | 0.9 | ns   |
| t <sub>EABDATASU</sub>                                                 | 1.6 |     | 1.7   |         | 1.7 |     | ns   |
| t <sub>EABDATAH</sub>                                                  | 0.0 |     | 0.0   |         | 0.0 |     | ns   |
| t <sub>EABWESU</sub>                                                   | 1.4 |     | 1.4   |         | 1.4 |     | ns   |
| t <sub>EABWEH</sub>                                                    | 0.1 |     | 0.0   |         | 0.0 |     | ns   |
| t <sub>EABWDSU</sub>                                                   | 1.6 |     | 1.7   |         | 1.7 |     | ns   |
| t <sub>EABWDH</sub>                                                    | 0.0 |     | 0.0   |         | 0.0 |     | ns   |
| t <sub>EABWASU</sub>                                                   | 3.1 |     | 3.4   |         | 3.4 |     | ns   |
| t <sub>EABWAH</sub>                                                    | 0.6 |     | 0.5   |         | 0.5 |     | ns   |
| t <sub>EABWO</sub>                                                     |     | 5.4 |       | 5.8     |     | 5.8 | ns   |

### ACEX 1K Programmable Logic Device Family Data Sheet

| Table 34. EP1K10 Device Interconnect Timing Microparameters   Note (1) |     |     |       |       |     |     |      |  |
|------------------------------------------------------------------------|-----|-----|-------|-------|-----|-----|------|--|
| Symbol                                                                 |     |     | Speed | Grade |     |     | Unit |  |
|                                                                        | -   |     |       |       |     |     |      |  |
|                                                                        | Min | Max | Min   | Max   | Min | Max |      |  |
| t <sub>DIN2IOE</sub>                                                   |     | 2.3 |       | 2.7   |     | 3.6 | ns   |  |
| t <sub>DIN2LE</sub>                                                    |     | 0.8 |       | 1.1   |     | 1.4 | ns   |  |
| t <sub>DIN2DATA</sub>                                                  |     | 1.1 |       | 1.4   |     | 1.8 | ns   |  |
| t <sub>DCLK2IOE</sub>                                                  |     | 2.3 |       | 2.7   |     | 3.6 | ns   |  |
| t <sub>DCLK2LE</sub>                                                   |     | 0.8 |       | 1.1   |     | 1.4 | ns   |  |
| t <sub>SAMELAB</sub>                                                   |     | 0.1 |       | 0.1   |     | 0.2 | ns   |  |
| t <sub>SAMEROW</sub>                                                   |     | 1.8 |       | 2.1   |     | 2.9 | ns   |  |
| t <sub>SAMECOLUMN</sub>                                                |     | 0.3 |       | 0.4   |     | 0.7 | ns   |  |
| t <sub>DIFFROW</sub>                                                   |     | 2.1 |       | 2.5   |     | 3.6 | ns   |  |
| t <sub>TWOROWS</sub>                                                   |     | 3.9 |       | 4.6   |     | 6.5 | ns   |  |
| t <sub>LEPERIPH</sub>                                                  |     | 3.3 |       | 3.7   |     | 4.8 | ns   |  |
| t <sub>LABCARRY</sub>                                                  |     | 0.3 |       | 0.4   |     | 0.5 | ns   |  |
| t <sub>LABCASC</sub>                                                   |     | 0.9 |       | 1.0   |     | 1.4 | ns   |  |

| Table 35. EP1K10                  | External Ti | ming Param | eters No | te (1) |     |      |      |
|-----------------------------------|-------------|------------|----------|--------|-----|------|------|
| Symbol                            |             |            | Speed    | Grade  |     |      | Unit |
|                                   | -1          |            | -2       |        | -3  |      |      |
|                                   | Min         | Max        | Min      | Max    | Min | Max  |      |
| t <sub>DRR</sub>                  |             | 7.5        |          | 9.5    |     | 12.5 | ns   |
| t <sub>INSU</sub> (2), (3)        | 2.4         |            | 2.7      |        | 3.6 |      | ns   |
| t <sub>INH</sub> (2), (3)         | 0.0         |            | 0.0      |        | 0.0 |      | ns   |
| t <sub>оитсо</sub> (2), (3)       | 2.0         | 6.6        | 2.0      | 7.8    | 2.0 | 9.6  | ns   |
| t <sub>INSU</sub> (4), (3)        | 1.4         |            | 1.7      |        | -   |      | ns   |
| t <sub>INH</sub> (4), (3)         | 0.5         | 5.1        | 0.5      | 6.4    | -   | -    | ns   |
| <b>t<sub>оитсо</sub></b> (4), (3) | 0.0         |            | 0.0      |        | -   |      | ns   |
| t <sub>PCISU</sub> (3)            | 3.0         |            | 4.2      |        | 6.4 |      | ns   |
| t <sub>PCIH</sub> (3)             | 0.0         |            | 0.0      |        | -   |      | ns   |
| t <sub>PCICO</sub> (3)            | 2.0         | 6.0        | 2.0      | 7.5    | 2.0 | 10.2 | ns   |

E.

| Table 36. EP1K10            | Table 36. EP1K10 External Bidirectional Timing Parameters   Notes (1), (3) |     |     |      |     |      |    |
|-----------------------------|----------------------------------------------------------------------------|-----|-----|------|-----|------|----|
| Symbol                      | Speed Grade                                                                |     |     |      |     |      |    |
|                             | -1                                                                         |     | -2  |      | -3  |      |    |
|                             | Min                                                                        | Мах | Min | Max  | Min | Max  |    |
| t <sub>INSUBIDIR</sub> (2)  | 2.2                                                                        |     | 2.3 |      | 3.2 |      | ns |
| t <sub>INHBIDIR</sub> (2)   | 0.0                                                                        |     | 0.0 |      | 0.0 |      | ns |
| t <sub>OUTCOBIDIR</sub> (2) | 2.0                                                                        | 6.6 | 2.0 | 7.8  | 2.0 | 9.6  | ns |
| t <sub>XZBIDIR</sub> (2)    |                                                                            | 8.8 |     | 11.2 |     | 14.0 | ns |
| t <sub>ZXBIDIR</sub> (2)    |                                                                            | 8.8 |     | 11.2 |     | 14.0 | ns |
| t <sub>INSUBIDIR</sub> (4)  | 3.1                                                                        |     | 3.3 |      | -   | -    |    |
| t <sub>INHBIDIR</sub> (4)   | 0.0                                                                        |     | 0.0 |      | -   |      |    |
| toutcobidir (4)             | 0.5                                                                        | 5.1 | 0.5 | 6.4  | -   | -    | ns |
| t <sub>XZBIDIR</sub> (4)    |                                                                            | 7.3 |     | 9.2  |     | -    | ns |
| t <sub>ZXBIDIR</sub> (4)    |                                                                            | 7.3 |     | 9.2  |     | -    | ns |

#### Notes to tables:

(1) All timing parameters are described in Tables 22 through 29 in this data sheet.

(2) This parameter is measured without the use of the ClockLock or ClockBoost circuits.

(3) These parameters are specified by characterization.

(4) This parameter is measured with the use of the ClockLock or ClockBoost circuits.

## Tables 37 through 43 show EP1K30 device internal and external timing parameters.

| Table 37. EP1K30 Device LE Timing Microparameters (Part 1 of 2)   Note (1) |     |      |     |     |     |     |    |
|----------------------------------------------------------------------------|-----|------|-----|-----|-----|-----|----|
| Symbol                                                                     |     | Unit |     |     |     |     |    |
|                                                                            | -1  |      | -2  |     | -3  |     |    |
|                                                                            | Min | Max  | Min | Max | Min | Max |    |
| t <sub>LUT</sub>                                                           |     | 0.7  |     | 0.8 |     | 1.1 | ns |
| t <sub>CLUT</sub>                                                          |     | 0.5  |     | 0.6 |     | 0.8 | ns |
| t <sub>RLUT</sub>                                                          |     | 0.6  |     | 0.7 |     | 1.0 | ns |
| t <sub>PACKED</sub>                                                        |     | 0.3  |     | 0.4 |     | 0.5 | ns |
| t <sub>EN</sub>                                                            |     | 0.6  |     | 0.8 |     | 1.0 | ns |
| t <sub>CICO</sub>                                                          |     | 0.1  |     | 0.1 |     | 0.2 | ns |
| t <sub>CGEN</sub>                                                          |     | 0.4  |     | 0.5 |     | 0.7 | ns |
| t <sub>CGENR</sub>                                                         |     | 0.1  |     | 0.1 |     | 0.2 | ns |
| t <sub>CASC</sub>                                                          |     | 0.6  |     | 0.8 |     | 1.0 | ns |
| t <sub>C</sub>                                                             |     | 0.0  |     | 0.0 |     | 0.0 | ns |
| t <sub>CO</sub>                                                            |     | 0.3  |     | 0.4 |     | 0.5 | ns |

| Table 37. EP1K30  | Device LE | Timing Micro | oparameters | (Part 2 of . | 2) Note ( | (1) |      |
|-------------------|-----------|--------------|-------------|--------------|-----------|-----|------|
| Symbol            |           |              | Speed       | Grade        |           |     | Unit |
|                   | -         | 1            | -2          |              | -3        |     | 1    |
|                   | Min       | Max          | Min         | Max          | Min       | Max |      |
| t <sub>COMB</sub> |           | 0.4          |             | 0.4          |           | 0.6 | ns   |
| t <sub>SU</sub>   | 0.4       |              | 0.6         |              | 0.6       |     | ns   |
| t <sub>H</sub>    | 0.7       |              | 1.0         |              | 1.3       |     | ns   |
| t <sub>PRE</sub>  |           | 0.8          |             | 0.9          |           | 1.2 | ns   |
| t <sub>CLR</sub>  |           | 0.8          |             | 0.9          |           | 1.2 | ns   |
| t <sub>CH</sub>   | 2.0       |              | 2.5         |              | 2.5       |     | ns   |
| t <sub>CL</sub>   | 2.0       |              | 2.5         |              | 2.5       |     | ns   |

| Symbol              |     | Unit |     |     |     |     |      |
|---------------------|-----|------|-----|-----|-----|-----|------|
|                     | -1  |      | -2  |     | -3  |     | 5111 |
|                     | Min | Max  | Min | Max | Min | Мах |      |
| t <sub>IOD</sub>    |     | 2.4  |     | 2.8 |     | 3.8 | ns   |
| t <sub>IOC</sub>    |     | 0.3  |     | 0.4 |     | 0.5 | ns   |
| t <sub>IOCO</sub>   |     | 1.0  |     | 1.1 |     | 1.6 | ns   |
| t <sub>IOCOMB</sub> |     | 0.0  |     | 0.0 |     | 0.0 | ns   |
| t <sub>IOSU</sub>   | 1.2 |      | 1.4 |     | 1.9 |     | ns   |
| t <sub>IOH</sub>    | 0.3 |      | 0.4 |     | 0.5 |     | ns   |
| t <sub>IOCLR</sub>  |     | 1.0  |     | 1.1 |     | 1.6 | ns   |
| t <sub>OD1</sub>    |     | 1.9  |     | 2.3 |     | 3.0 | ns   |
| t <sub>OD2</sub>    |     | 1.4  |     | 1.8 |     | 2.5 | ns   |
| t <sub>OD3</sub>    |     | 4.4  |     | 5.2 |     | 7.0 | ns   |
| t <sub>XZ</sub>     |     | 2.7  |     | 3.1 |     | 4.3 | ns   |
| t <sub>ZX1</sub>    |     | 2.7  |     | 3.1 |     | 4.3 | ns   |
| t <sub>ZX2</sub>    |     | 2.2  |     | 2.6 |     | 3.8 | ns   |
| t <sub>ZX3</sub>    |     | 5.2  |     | 6.0 |     | 8.3 | ns   |
| INREG               |     | 3.4  |     | 4.1 |     | 5.5 | ns   |
| t <sub>IOFD</sub>   |     | 0.8  |     | 1.3 |     | 2.4 | ns   |
| t <sub>INCOMB</sub> |     | 0.8  |     | 1.3 |     | 2.4 | ns   |



Figure 31. ACEX 1K I<sub>CCACTIVE</sub> vs. Operating Frequency

# Configuration & Operation

The ACEX 1K architecture supports several configuration schemes. This section summarizes the device operating modes and available device configuration schemes.

### **Operating Modes**

The ACEX 1K architecture uses SRAM configuration elements that require configuration data to be loaded every time the circuit powers up. The process of physically loading the SRAM data into the device is called *configuration*. Before configuration, as  $V_{CC}$  rises, the device initiates a Power-On Reset (POR). This POR event clears the device and prepares it for configuration. The ACEX 1K POR time does not exceed 50 µs.

When configuring with a configuration device, refer to the relevant configuration device data sheet for POR timing information.



101 Innovation Drive San Jose, CA 95134 (408) 544-7000 www.altera.com Applications Hotline: (800) 800-EPLD Literature Services: lit\_req@altera.com Copyright © 2003 Altera Corporation. All rights reserved. Altera, The Programmable Solutions Company, the stylized Altera logo, specific device designations, and all other words and logos that are identified as trademarks and/or service marks are, unless noted otherwise, the trademarks and service marks of Altera Corporation in the U.S. and other countries. All other product or service names are the property of their respective holders. Altera products are protected under numerous U.S. and foreign patents and pending applications, maskwork rights, and copyrights. Altera warrants performance of its semiconductor products to current specifications in accordance with Altera's standard warranty, but reserves the right to make change es to any products and services at any time without notice. Altera assumes no responsibility or liability

arising out of the application or use of any information, product, or service described herein except as expressly agreed to in writing by Altera Corporation. Altera customers are advised to obtain the latest version of device specifications before relying on any published information and before placing orders for products or services.



Altera Corporation

