



Welcome to **E-XFL.COM** 

# Understanding <u>Embedded - FPGAs (Field Programmable Gate Array)</u>

Embedded - FPGAs, or Field Programmable Gate Arrays, are advanced integrated circuits that offer unparalleled flexibility and performance for digital systems. Unlike traditional fixed-function logic devices, FPGAs can be programmed and reprogrammed to execute a wide array of logical operations, enabling customized functionality tailored to specific applications. This reprogrammability allows developers to iterate designs quickly and implement complex functions without the need for custom hardware.

# **Applications of Embedded - FPGAs**

The versatility of Embedded - FPGAs makes them indispensable in numerous fields. In telecommunications.

| Details                        |                                                          |
|--------------------------------|----------------------------------------------------------|
| Product Status                 | Obsolete                                                 |
| Number of LABs/CLBs            | 72                                                       |
| Number of Logic Elements/Cells | 576                                                      |
| Total RAM Bits                 | 12288                                                    |
| Number of I/O                  | 92                                                       |
| Number of Gates                | 56000                                                    |
| Voltage - Supply               | 2.375V ~ 2.625V                                          |
| Mounting Type                  | Surface Mount                                            |
| Operating Temperature          | 0°C ~ 70°C (TA)                                          |
| Package / Case                 | 144-LQFP                                                 |
| Supplier Device Package        | 144-TQFP (20x20)                                         |
| Purchase URL                   | https://www.e-xfl.com/product-detail/intel/ep1k10tc144-1 |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

# General Description

Altera® ACEX 1K devices provide a die-efficient, low-cost architecture by combining look-up table (LUT) architecture with EABs. LUT-based logic provides optimized performance and efficiency for data-path, register intensive, mathematical, or digital signal processing (DSP) designs, while EABs implement RAM, ROM, dual-port RAM, or first-in first-out (FIFO) functions. These elements make ACEX 1K suitable for complex logic functions and memory functions such as digital signal processing, wide data-path manipulation, data transformation and microcontrollers, as required in high-performance communications applications. Based on reconfigurable CMOS SRAM elements, the ACEX 1K architecture incorporates all features necessary to implement common gate array megafunctions, along with a high pin count to enable an effective interface with system components. The advanced process and the low voltage requirement of the 2.5-V core allow ACEX 1K devices to meet the requirements of low-cost, high-volume applications ranging from DSL modems to low-cost switches.

The ability to reconfigure ACEX 1K devices enables complete testing prior to shipment and allows the designer to focus on simulation and design verification. ACEX 1K device reconfigurability eliminates inventory management for gate array designs and test vector generation for fault coverage.

Table 4 shows ACEX 1K device performance for some common designs. All performance results were obtained with Synopsys DesignWare or LPM functions. Special design techniques are not required to implement the applications; the designer simply infers or instantiates a function in a Verilog HDL, VHDL, Altera Hardware Description Language (AHDL), or schematic design file.

| Application                                | Reso<br>Us | urces<br>ed |             | Performance |       |     |
|--------------------------------------------|------------|-------------|-------------|-------------|-------|-----|
|                                            | LEs        | EABs        | Speed Grade |             | Units |     |
|                                            |            |             | -1          | -2          | -3    |     |
| 16-bit loadable counter                    | 16         | 0           | 285         | 232         | 185   | MHz |
| 16-bit accumulator                         | 16         | 0           | 285         | 232         | 185   | MHz |
| 16-to-1 multiplexer (1)                    | 10         | 0           | 3.5         | 4.5         | 6.6   | ns  |
| 16-bit multiplier with 3-stage pipeline(2) | 592        | 0           | 156         | 131         | 93    | MHz |
| 256 × 16 RAM read cycle speed (2)          | 0          | 1           | 278         | 196         | 143   | MHz |
| 256 × 16 RAM write cycle speed (2)         | 0          | 1           | 185         | 143         | 111   | MHz |

#### Notes:

- This application uses combinatorial inputs and outputs.
- (2) This application uses registered inputs and outputs.

## **Embedded Array Block**

The EAB is a flexible block of RAM, with registers on the input and output ports, that is used to implement common gate array megafunctions. Because it is large and flexible, the EAB is suitable for functions such as multipliers, vector scalars, and error correction circuits. These functions can be combined in applications such as digital filters and microcontrollers.

Logic functions are implemented by programming the EAB with a read-only pattern during configuration, thereby creating a large LUT. With LUTs, combinatorial functions are implemented by looking up the results rather than by computing them. This implementation of combinatorial functions can be faster than using algorithms implemented in general logic, a performance advantage that is further enhanced by the fast access times of EABs. The large capacity of EABs enables designers to implement complex functions in a single logic level without the routing delays associated with linked LEs or field-programmable gate array (FPGA) RAM blocks. For example, a single EAB can implement any function with 8 inputs and 16 outputs. Parameterized functions, such as LPM functions, can take advantage of the EAB automatically.

The ACEX 1K enhanced EAB supports dual-port RAM. The dual-port structure is ideal for FIFO buffers with one or two clocks. The ACEX 1K EAB can also support up to 16-bit-wide RAM blocks. The ACEX 1K EAB can act in dual-port or single-port mode. When in dual-port mode, separate clocks may be used for EAB read and write sections, allowing the EAB to be written and read at different rates. It also has separate synchronous clock enable signals for the EAB read and write sections, which allow independent control of these sections.

The EAB can also be used for bidirectional, dual-port memory applications where two ports read or write simultaneously. To implement this type of dual-port memory, two EABs are used to support two simultaneous reads or writes.

Alternatively, one clock and clock enable can be used to control the input registers of the EAB, while a different clock and clock enable control the output registers (see Figure 2).

Each LAB provides four control signals with programmable inversion that can be used in all eight LEs. Two of these signals can be used as clocks, the other two can be used for clear/preset control. The LAB clocks can be driven by the dedicated clock input pins, global signals, I/O signals, or internal signals via the LAB local interconnect. The LAB preset and clear control signals can be driven by the global signals, I/O signals, or internal signals via the LAB local interconnect. The global control signals are typically used for global clock, clear, or preset signals because they provide asynchronous control with very low skew across the device. If logic is required on a control signal, it can be generated in one or more LEs in any LAB and driven into the local interconnect of the target LAB. In addition, the global control signals can be generated from LE outputs.

## Logic Element

The LE, the smallest unit of logic in the ACEX 1K architecture, has a compact size that provides efficient logic utilization. Each LE contains a 4-input LUT, which is a function generator that can quickly compute any function of four variables. In addition, each LE contains a programmable flipflop with a synchronous clock enable, a carry chain, and a cascade chain. Each LE drives both the local and the FastTrack Interconnect routing structure. Figure 8 shows the ACEX 1K LE.

In addition to the six clear and preset modes, ACEX 1K devices provide a chip-wide reset pin that can reset all registers in the device. Use of this feature is set during design entry. In any of the clear and preset modes, the chip-wide reset overrides all other signals. Registers with asynchronous presets may be preset when the chip-wide reset is asserted. Inversion can be used to implement the asynchronous preset. Figure 12 shows examples of how to setup the preset and clear inputs for the desired functionality.

Figure 12. ACEX 1K LE Clear & Preset Modes



On all ACEX 1K devices, the input path from the I/O pad to the FastTrack Interconnect has a programmable delay element that can be used to guarantee a zero hold time. Depending on the placement of the IOE relative to what it is driving, the designer may choose to turn on the programmable delay to ensure a zero hold time or turn it off to minimize setup time. This feature is used to reduce setup time for complex pin-to-register paths (e.g., PCI designs).

Each IOE selects the clock, clear, clock enable, and output enable controls from a network of I/O control signals called the peripheral control bus. The peripheral control bus uses high-speed drivers to minimize signal skew across devices and provides up to 12 peripheral control signals that can be allocated as follows:

- Up to eight output enable signals
- Up to six clock enable signals
- Up to two clock signals
- Up to two clear signals

If more than six clock-enable or eight output-enable signals are required, each IOE on the device can be controlled by clock enable and output enable signals driven by specific LEs. In addition to the two clock signals available on the peripheral control bus, each IOE can use one of two dedicated clock pins. Each peripheral control signal can be driven by any of the dedicated input pins or the first LE of each LAB in a particular row. In addition, a LE in a different row can drive a column interconnect, which causes a row interconnect to drive the peripheral control signal. The chipwide reset signal resets all IOE registers, overriding any other control signals.

When a dedicated clock pin drives IOE registers, it can be inverted for all IOEs in the device. All IOEs must use the same sense of the clock. For example, if any IOE uses the inverted clock, all IOEs must use the inverted clock, and no IOE can use the non-inverted clock. However, LEs can still use the true or complement of the clock on an LAB-by-LAB basis.

The incoming signal may be inverted at the dedicated clock pin and will drive all IOEs. For the true and complement of a clock to be used to drive IOEs, drive it into both global clock pins. One global clock pin will supply the true, and the other will supply the complement.

When the true and complement of a dedicated input drives IOE clocks, two signals on the peripheral control bus are consumed, one for each sense of the clock.

For designs that require both a multiplied and non-multiplied clock, the clock trace on the board can be connected to the GCLK1 pin. In the Altera software, the GCLK1 pin can feed both the ClockLock and ClockBoost circuitry in the ACEX 1K device. However, when both circuits are used, the other clock pin cannot be used.

## ClockLock & ClockBoost Timing Parameters

For the ClockLock and ClockBoost circuitry to function properly, the incoming clock must meet certain requirements. If these specifications are not met, the circuitry may not lock onto the incoming clock, which generates an erroneous clock within the device. The clock generated by the ClockLock and ClockBoost circuitry must also meet certain specifications. If the incoming clock meets these requirements during configuration, the ClockLock and ClockBoost circuitry will lock onto the clock during configuration. The circuit will be ready for use immediately after configuration. Figure 19 shows the incoming and generated clock specifications.

Figure 19. Specifications for the Incoming & Generated Clocks Note (1)



#### Note:

(1) The  $\mathbf{t_I}$  parameter refers to the nominal input clock period; the  $\mathbf{t_O}$  parameter refers to the nominal output clock period.

The VCCINT pins must always be connected to a 2.5-V power supply. With a 2.5-V  $V_{\rm CCINT}$  level, input voltages are compatible with 2.5-V, 3.3-V, and 5.0-V inputs. The VCCIO pins can be connected to either a 2.5-V or 3.3-V power supply, depending on the output requirements. When the VCCIO pins are connected to a 2.5-V power supply, the output levels are compatible with 2.5-V systems. When the VCCIO pins are connected to a 3.3-V power supply, the output high is at 3.3 V and is therefore compatible with 3.3-V or 5.0-V systems. Devices operating with  $V_{\rm CCIO}$  levels higher than 3.0 V achieve a faster timing delay of  $t_{OD2}$  instead of  $t_{OD1}$ .

Table 13 summarizes ACEX 1K MultiVolt I/O support.

| Table 13. ACEX 1                                         | Table 13. ACEX 1K MultiVolt I/O Support |              |              |              |          |          |  |  |  |  |  |
|----------------------------------------------------------|-----------------------------------------|--------------|--------------|--------------|----------|----------|--|--|--|--|--|
| V <sub>CCIO</sub> (V) Input Signal (V) Output Signal (V) |                                         |              |              |              |          |          |  |  |  |  |  |
|                                                          | 2.5                                     | 3.3          | 5.0          | 2.5          | 3.3      | 5.0      |  |  |  |  |  |
| 2.5                                                      | <b>✓</b>                                | <b>√</b> (1) | <b>√</b> (1) | ✓            |          |          |  |  |  |  |  |
| 3.3                                                      | <b>✓</b>                                | <b>✓</b>     | <b>√</b> (1) | <b>√</b> (2) | <b>✓</b> | <b>✓</b> |  |  |  |  |  |

#### Notes:

- (1) The PCI clamping diode must be disabled on an input which is driven with a voltage higher than  $V_{\rm CCIO}$ .
- (2) When  $V_{\rm CCIO}$  = 3.3 V, an ACEX 1K device can drive a 2.5-V device that has 3.3-V tolerant inputs.

Open-drain output pins on ACEX 1K devices (with a pull-up resistor to the 5.0-V supply) can drive 5.0-V CMOS input pins that require a higher  $V_{IH}$  than LVTTL. When the open-drain pin is active, it will drive low. When the pin is inactive, the resistor will pull up the trace to 5.0 V, thereby meeting the CMOS  $V_{OH}$  requirement. The open-drain pin will only drive low or tri-state; it will never drive high. The rise time is dependent on the value of the pull-up resistor and load impedance. The  $I_{OL}$  current specification should be considered when selecting a pull-up resistor.

# Power Sequencing & Hot-Socketing

Because ACEX 1K devices can be used in a mixed-voltage environment, they have been designed specifically to tolerate any possible power-up sequence. The  $V_{\rm CCIO}$  and  $V_{\rm CCINT}$  power planes can be powered in any order.

Signals can be driven into ACEX 1K devices before and during power up without damaging the device. Additionally, ACEX 1K devices do not drive out during power up. Once operating conditions are reached, ACEX 1K devices operate as specified by the user.

| Table 16. 32-Bit I | DCODE for ACE       | X 1K Devices Note (1) |                                   |               |
|--------------------|---------------------|-----------------------|-----------------------------------|---------------|
| Device             |                     | IDCODE (32            | Bits)                             |               |
|                    | Version<br>(4 Bits) | Part Number (16 Bits) | Manufacturer's Identity (11 Bits) | 1 (1 Bit) (2) |
| EP1K10             | 0001                | 0001 0000 0001 0000   | 00001101110                       | 1             |
| EP1K30             | 0001                | 0001 0000 0011 0000   | 00001101110                       | 1             |
| EP1K50             | 0001                | 0001 0000 0101 0000   | 00001101110                       | 1             |
| EP1K100            | 0010                | 0000 0001 0000 0000   | 00001101110                       | 1             |

#### Notes to tables:

- (1) The most significant bit (MSB) is on the left.
- (2) The least significant bit (LSB) for all JTAG IDCODEs is 1.

ACEX 1K devices include weak pull-up resistors on the JTAG pins.



For more information, see the following documents:

- Application Note 39 (IEEE Std. 1149.1 (JTAG) Boundary-Scan Testing in Altera Devices)
- ByteBlasterMV Parallel Port Download Cable Data Sheet
- BitBlaster Serial Download Cable Data Sheet
- Jam Programming & Test Language Specification

Figure 20 shows the timing requirements for the JTAG signals.

| Table 2           | 0. ACEX 1K Device DC Operatii            | ng Conditions (Part 2 of a                                       | <b>2)</b> Notes (6 | 6), (7) |                         |      |
|-------------------|------------------------------------------|------------------------------------------------------------------|--------------------|---------|-------------------------|------|
| Symbol            | Parameter                                | Conditions                                                       | Min                | Тур     | Max                     | Unit |
| V <sub>OL</sub>   | 3.3-V low-level TTL output voltage       | I <sub>OL</sub> = 12 mA DC,<br>V <sub>CCIO</sub> = 3.00 V (10)   |                    |         | 0.45                    | V    |
|                   | 3.3-V low-level CMOS output voltage      | I <sub>OL</sub> = 0.1 mA DC,<br>V <sub>CCIO</sub> = 3.00 V (10)  |                    |         | 0.2                     | V    |
|                   | 3.3-V low-level PCI output voltage       | $I_{OL}$ = 1.5 mA DC,<br>$V_{CCIO}$ = 3.00 to 3.60 V<br>(10)     |                    |         | 0.1 × V <sub>CCIO</sub> | V    |
|                   | 2.5-V low-level output voltage           | I <sub>OL</sub> = 0.1 mA DC,<br>V <sub>CCIO</sub> = 2.375 V (10) |                    |         | 0.2                     | V    |
|                   |                                          | I <sub>OL</sub> = 1 mA DC,<br>V <sub>CCIO</sub> = 2.375 V (10)   |                    |         | 0.4                     | V    |
|                   |                                          | I <sub>OL</sub> = 2 mA DC,<br>V <sub>CCIO</sub> = 2.375 V (10)   |                    |         | 0.7                     | V    |
| I <sub>I</sub>    | Input pin leakage current                | $V_1 = 5.3 \text{ to } -0.3 \text{ V } (11)$                     | -10                |         | 10                      | μΑ   |
| I <sub>OZ</sub>   | Tri-stated I/O pin leakage current       | $V_0 = 5.3 \text{ to } -0.3 \text{ V } (11)$                     | -10                |         | 10                      | μΑ   |
| I <sub>CC0</sub>  | V <sub>CC</sub> supply current (standby) | V <sub>I</sub> = ground, no load,<br>no toggling inputs          |                    | 5       |                         | mA   |
|                   |                                          | V <sub>I</sub> = ground, no load,<br>no toggling inputs (12)     |                    | 10      |                         | mA   |
| R <sub>CONF</sub> | Value of I/O pin pull-up                 | V <sub>CCIO</sub> = 3.0 V (13)                                   | 20                 |         | 50                      | kΩ   |
|                   | resistor before and during configuration | V <sub>CCIO</sub> = 2.375 V (13)                                 | 30                 |         | 80                      | kΩ   |

Figure 26. ACEX 1K Device IOE Timing Model



Figure 27. ACEX 1K Device EAB Timing Model



Figure 28. Synchronous Bidirectional Pin External Timing Model



Tables 29 and 30 show the asynchronous and synchronous timing waveforms, respectively, for the EAB macroparameters in Table 24.

Figure 29. EAB Asynchronous Timing Waveforms





#### **EAB Asynchronous Write**



| Table 25. EAL          | B Timing Macroparameters Notes (1), (6)                                                 |            |
|------------------------|-----------------------------------------------------------------------------------------|------------|
| Symbol                 | Parameter                                                                               | Conditions |
| t <sub>EABAA</sub>     | EAB address access delay                                                                |            |
| t <sub>EABRCCOMB</sub> | EAB asynchronous read cycle time                                                        |            |
| t <sub>EABRCREG</sub>  | EAB synchronous read cycle time                                                         |            |
| t <sub>EABWP</sub>     | EAB write pulse width                                                                   |            |
| t <sub>EABWCCOMB</sub> | EAB asynchronous write cycle time                                                       |            |
| t <sub>EABWCREG</sub>  | EAB synchronous write cycle time                                                        |            |
| $t_{EABDD}$            | EAB data-in to data-out valid delay                                                     |            |
| t <sub>EABDATACO</sub> | EAB clock-to-output delay when using output registers                                   |            |
| t <sub>EABDATASU</sub> | EAB data/address setup time before clock when using input register                      |            |
| t <sub>EABDATAH</sub>  | EAB data/address hold time after clock when using input register                        |            |
| t <sub>EABWESU</sub>   | EAB WE setup time before clock when using input register                                |            |
| t <sub>EABWEH</sub>    | EAB WE hold time after clock when using input register                                  |            |
| t <sub>EABWDSU</sub>   | EAB data setup time before falling edge of write pulse when not using input registers   |            |
| t <sub>EABWDH</sub>    | EAB data hold time after falling edge of write pulse when not using input registers     |            |
| t <sub>EABWASU</sub>   | EAB address setup time before rising edge of write pulse when not using input registers |            |
| t <sub>EABWAH</sub>    | EAB address hold time after falling edge of write pulse when not using input registers  |            |
| t <sub>EABWO</sub>     | EAB write enable to data output valid delay                                             |            |

| Table 26. Inte           | erconnect Timing Microparameters Note (1)                                                                            |            |
|--------------------------|----------------------------------------------------------------------------------------------------------------------|------------|
| Symbol                   | Parameter                                                                                                            | Conditions |
| t <sub>DIN2IOE</sub>     | Delay from dedicated input pin to IOE control input                                                                  | (7)        |
| t <sub>DIN2LE</sub>      | Delay from dedicated input pin to LE or EAB control input                                                            | (7)        |
| t <sub>DIN2DATA</sub>    | Delay from dedicated input or clock to LE or EAB data                                                                | (7)        |
| t <sub>DCLK2IOE</sub>    | Delay from dedicated clock pin to IOE clock                                                                          | (7)        |
| t <sub>DCLK2LE</sub>     | Delay from dedicated clock pin to LE or EAB clock                                                                    | (7)        |
| t <sub>SAMELAB</sub>     | Routing delay for an LE driving another LE in the same LAB                                                           | (7)        |
| t <sub>SAMEROW</sub>     | Routing delay for a row IOE, LE, or EAB driving a row IOE, LE, or EAB in the same row                                | (7)        |
| t <sub>SAME</sub> COLUMN | Routing delay for an LE driving an IOE in the same column                                                            | (7)        |
| t <sub>DIFFROW</sub>     | Routing delay for a column IOE, LE, or EAB driving an LE or EAB in a different row                                   | (7)        |
| t <sub>TWOROWS</sub>     | Routing delay for a row IOE or EAB driving an LE or EAB in a different row                                           | (7)        |
| t <sub>LEPERIPH</sub>    | Routing delay for an LE driving a control signal of an IOE via the peripheral control bus                            | (7)        |
| t <sub>LABCARRY</sub>    | Routing delay for the carry-out signal of an LE driving the carry-in signal of a different LE in a different LAB     |            |
| t <sub>LABCASC</sub>     | Routing delay for the cascade-out signal of an LE driving the cascade-in signal of a different LE in a different LAB |            |

#### Notes to tables:

- Microparameters are timing delays contributed by individual architectural elements. These parameters cannot be measured explicitly.
- Operating conditions:  $V_{CCIO} = 3.3 \text{ V} \pm 10\%$  for commercial or industrial and extended use in ACEX 1K devices
- Operating conditions:  $V_{CCIO} = 2.5 \text{ V} \pm 5\%$  for commercial or industrial and extended use in ACEX 1K devices. Operating conditions:  $V_{CCIO} = 2.5 \text{ V} \text{ or } 3.3 \text{ V}$ . (3)
- (4)
- Because the RAM in the EAB is self-timed, this parameter can be ignored when the WE signal is registered.
- EAB macroparameters are internal parameters that can simplify predicting the behavior of an EAB at its boundary; these parameters are calculated by summing selected microparameters.
- These parameters are worst-case values for typical applications. Post-compilation timing simulation and timing analysis are required to determine actual worst-case performance.

| Symbol              |     |     | Speed | Grade |     |      | Unit |  |
|---------------------|-----|-----|-------|-------|-----|------|------|--|
|                     | -1  |     | -2    |       | -3  |      |      |  |
|                     | Min | Max | Min   | Max   | Min | Max  |      |  |
| $t_{IOD}$           |     | 2.6 |       | 3.1   |     | 4.0  | ns   |  |
| t <sub>IOC</sub>    |     | 0.3 |       | 0.4   |     | 0.5  | ns   |  |
| t <sub>IOCO</sub>   |     | 0.9 |       | 1.0   |     | 1.4  | ns   |  |
| t <sub>IOCOMB</sub> |     | 0.0 |       | 0.0   |     | 0.0  | ns   |  |
| t <sub>iosu</sub>   | 1.3 |     | 1.5   |       | 2.0 |      | ns   |  |
| t <sub>IOH</sub>    | 0.9 |     | 1.0   |       | 1.4 |      | ns   |  |
| t <sub>IOCLR</sub>  |     | 1.1 |       | 1.3   |     | 1.7  | ns   |  |
| t <sub>OD1</sub>    |     | 3.1 |       | 3.7   |     | 4.1  | ns   |  |
| t <sub>OD2</sub>    |     | 2.6 |       | 3.3   |     | 3.9  | ns   |  |
| t <sub>OD3</sub>    |     | 5.8 |       | 6.9   |     | 8.3  | ns   |  |
| $t_{XZ}$            |     | 3.8 |       | 4.5   |     | 5.9  | ns   |  |
| $t_{ZX1}$           |     | 3.8 |       | 4.5   |     | 5.9  | ns   |  |
| $t_{ZX2}$           |     | 3.3 |       | 4.1   |     | 5.7  | ns   |  |
| $t_{ZX3}$           |     | 6.5 |       | 7.7   |     | 10.1 | ns   |  |
| t <sub>INREG</sub>  |     | 3.7 |       | 4.3   |     | 5.7  | ns   |  |
| t <sub>IOFD</sub>   |     | 0.9 |       | 1.0   |     | 1.4  | ns   |  |
| t <sub>INCOMB</sub> |     | 1.9 |       | 2.3   |     | 3.0  | ns   |  |

| Symbol                  |     |     | Speed | Grade |     |     | Unit |  |
|-------------------------|-----|-----|-------|-------|-----|-----|------|--|
|                         | _   | 1   | -2    |       | -3  |     |      |  |
|                         | Min | Max | Min   | Max   | Min | Max |      |  |
| t <sub>DIN2IOE</sub>    |     | 1.8 |       | 2.4   |     | 2.9 | ns   |  |
| t <sub>DIN2LE</sub>     |     | 1.5 |       | 1.8   |     | 2.4 | ns   |  |
| t <sub>DIN2DATA</sub>   |     | 1.5 |       | 1.8   |     | 2.2 | ns   |  |
| t <sub>DCLK2IOE</sub>   |     | 2.2 |       | 2.6   |     | 3.0 | ns   |  |
| t <sub>DCLK2LE</sub>    |     | 1.5 |       | 1.8   |     | 2.4 | ns   |  |
| t <sub>SAMELAB</sub>    |     | 0.1 |       | 0.2   |     | 0.3 | ns   |  |
| t <sub>SAMEROW</sub>    |     | 2.0 |       | 2.4   |     | 2.7 | ns   |  |
| t <sub>SAMECOLUMN</sub> |     | 0.7 |       | 1.0   |     | 0.8 | ns   |  |
| DIFFROW                 |     | 2.7 |       | 3.4   |     | 3.5 | ns   |  |
| t <sub>TWOROWS</sub>    |     | 4.7 |       | 5.8   |     | 6.2 | ns   |  |
| LEPERIPH                |     | 2.7 |       | 3.4   |     | 3.8 | ns   |  |
| LABCARRY                |     | 0.3 |       | 0.4   |     | 0.5 | ns   |  |
| t <sub>LABCASC</sub>    |     | 0.8 |       | 0.8   |     | 1.1 | ns   |  |

| Table 42. EP1K30 External Timing Parameters Notes (1), (2) |     |             |     |     |     |      |    |  |  |
|------------------------------------------------------------|-----|-------------|-----|-----|-----|------|----|--|--|
| Symbol                                                     |     | Speed Grade |     |     |     |      |    |  |  |
|                                                            | -1  |             | -   | -2  |     | 3    |    |  |  |
|                                                            | Min | Max         | Min | Max | Min | Max  |    |  |  |
| t <sub>DRR</sub>                                           |     | 8.0         |     | 9.5 |     | 12.5 | ns |  |  |
| t <sub>INSU</sub> (3)                                      | 2.1 |             | 2.5 |     | 3.9 |      | ns |  |  |
| t <sub>INH</sub> (3)                                       | 0.0 |             | 0.0 |     | 0.0 |      | ns |  |  |
| t <sub>оитсо</sub> (3)                                     | 2.0 | 4.9         | 2.0 | 5.9 | 2.0 | 7.6  | ns |  |  |
| t <sub>INSU</sub> (4)                                      | 1.1 |             | 1.5 |     | -   |      | ns |  |  |
| t <sub>INH</sub> (4)                                       | 0.0 |             | 0.0 |     | -   |      | ns |  |  |
| t <sub>оитсо</sub> (4)                                     | 0.5 | 3.9         | 0.5 | 4.9 | -   | -    | ns |  |  |
| t <sub>PCISU</sub>                                         | 3.0 |             | 4.2 |     | -   |      | ns |  |  |
| t <sub>PCIH</sub>                                          | 0.0 |             | 0.0 |     | -   |      | ns |  |  |
| t <sub>PCICO</sub>                                         | 2.0 | 6.0         | 2.0 | 7.5 | -   | _    | ns |  |  |

| Symbol            | Speed Grade |     |     |     |     |     |    |  |
|-------------------|-------------|-----|-----|-----|-----|-----|----|--|
|                   | -           | 1   | -:  | 2   | -   | 3   |    |  |
|                   | Min         | Max | Min | Max | Min | Max |    |  |
| $t_{CO}$          |             | 0.6 |     | 0.6 |     | 0.7 | ns |  |
| t <sub>COMB</sub> |             | 0.3 |     | 0.4 |     | 0.5 | ns |  |
| t <sub>SU</sub>   | 0.5         |     | 0.6 |     | 0.7 |     | ns |  |
| $t_H$             | 0.5         |     | 0.6 |     | 0.8 |     | ns |  |
| t <sub>PRE</sub>  |             | 0.4 |     | 0.5 |     | 0.7 | ns |  |
| t <sub>CLR</sub>  |             | 0.8 |     | 1.0 |     | 1.2 | ns |  |
| t <sub>CH</sub>   | 2.0         |     | 2.5 |     | 3.0 |     | ns |  |
| $t_{CL}$          | 2.0         |     | 2.5 |     | 3.0 |     | ns |  |

| Symbol              | Speed Grade |     |     |     |     |     |    |  |
|---------------------|-------------|-----|-----|-----|-----|-----|----|--|
|                     | -           | 1   | -2  |     | -3  |     |    |  |
|                     | Min         | Max | Min | Max | Min | Max |    |  |
| $t_{IOD}$           |             | 1.3 |     | 1.3 |     | 1.9 | ns |  |
| t <sub>IOC</sub>    |             | 0.3 |     | 0.4 |     | 0.4 | ns |  |
| t <sub>IOCO</sub>   |             | 1.7 |     | 2.1 |     | 2.6 | ns |  |
| t <sub>IOCOMB</sub> |             | 0.5 |     | 0.6 |     | 0.8 | ns |  |
| t <sub>IOSU</sub>   | 0.8         |     | 1.0 |     | 1.3 |     | ns |  |
| $t_{IOH}$           | 0.4         |     | 0.5 |     | 0.6 |     | ns |  |
| t <sub>IOCLR</sub>  |             | 0.2 |     | 0.2 |     | 0.4 | ns |  |
| t <sub>OD1</sub>    |             | 1.2 |     | 1.2 |     | 1.9 | ns |  |
| t <sub>OD2</sub>    |             | 0.7 |     | 0.8 |     | 1.7 | ns |  |
| t <sub>OD3</sub>    |             | 2.7 |     | 3.0 |     | 4.3 | ns |  |
| $t_{XZ}$            |             | 4.7 |     | 5.7 |     | 7.5 | ns |  |
| $t_{ZX1}$           |             | 4.7 |     | 5.7 |     | 7.5 | ns |  |
| $t_{ZX2}$           |             | 4.2 |     | 5.3 |     | 7.3 | ns |  |
| $t_{ZX3}$           |             | 6.2 |     | 7.5 |     | 9.9 | ns |  |
| t <sub>INREG</sub>  |             | 3.5 |     | 4.2 |     | 5.6 | ns |  |
| t <sub>IOFD</sub>   |             | 1.1 |     | 1.3 |     | 1.8 | ns |  |
| t <sub>INCOMB</sub> |             | 1.1 |     | 1.3 |     | 1.8 | ns |  |

| Symbol                 | Speed Grade |     |     |     |     |     |    |
|------------------------|-------------|-----|-----|-----|-----|-----|----|
|                        | -1          |     | -2  |     | -3  |     |    |
|                        | Min         | Max | Min | Max | Min | Max |    |
| t <sub>EABDATA1</sub>  |             | 1.7 |     | 2.4 |     | 3.2 | ns |
| t <sub>EABDATA2</sub>  |             | 0.4 |     | 0.6 |     | 0.8 | ns |
| t <sub>EABWE1</sub>    |             | 1.0 |     | 1.4 |     | 1.9 | ns |
| t <sub>EABWE2</sub>    |             | 0.0 |     | 0.0 |     | 0.0 | ns |
| t <sub>EABRE1</sub>    |             | 0.0 |     | 0.0 |     | 0.0 |    |
| t <sub>EABRE2</sub>    |             | 0.4 |     | 0.6 |     | 0.8 | -  |
| t <sub>EABCLK</sub>    |             | 0.0 |     | 0.0 |     | 0.0 | ns |
| t <sub>EABCO</sub>     |             | 0.8 |     | 1.1 |     | 1.5 | ns |
| t <sub>EABBYPASS</sub> |             | 0.0 |     | 0.0 |     | 0.0 | ns |
| t <sub>EABSU</sub>     | 0.7         |     | 1.0 |     | 1.3 |     | ns |
| t <sub>EABH</sub>      | 0.4         |     | 0.6 |     | 0.8 |     | ns |
| t <sub>EABCLR</sub>    | 0.8         |     | 1.1 |     | 1.5 |     |    |
| $t_{AA}$               |             | 2.0 |     | 2.8 |     | 3.8 | ns |
| $t_{WP}$               | 2.0         |     | 2.8 |     | 3.8 |     | ns |
| $t_{RP}$               | 1.0         |     | 1.4 |     | 1.9 |     |    |
| t <sub>WDSU</sub>      | 0.5         |     | 0.7 |     | 0.9 |     | ns |
| t <sub>WDH</sub>       | 0.1         |     | 0.1 |     | 0.2 |     | ns |
| t <sub>WASU</sub>      | 1.0         |     | 1.4 |     | 1.9 |     | ns |
| t <sub>WAH</sub>       | 1.5         |     | 2.1 |     | 2.9 |     | ns |
| t <sub>RASU</sub>      | 1.5         |     | 2.1 |     | 2.8 |     |    |
| t <sub>RAH</sub>       | 0.1         |     | 0.1 |     | 0.2 |     |    |
| $t_{WO}$               |             | 2.1 |     | 2.9 |     | 4.0 | ns |
| t <sub>DD</sub>        |             | 2.1 |     | 2.9 |     | 4.0 | ns |
| t <sub>EABOUT</sub>    |             | 0.0 |     | 0.0 |     | 0.0 | ns |
| t <sub>EABCH</sub>     | 1.5         |     | 2.0 |     | 2.5 |     | ns |
| t <sub>EABCL</sub>     | 1.5         |     | 2.0 |     | 2.5 |     | ns |

| Symbol              | Speed Grade |     |     |     |     |     |    |
|---------------------|-------------|-----|-----|-----|-----|-----|----|
|                     | -1          |     | -2  |     | -3  |     |    |
|                     | Min         | Max | Min | Max | Min | Max |    |
| $t_{IOD}$           |             | 1.7 |     | 2.0 |     | 2.6 | ns |
| t <sub>IOC</sub>    |             | 0.0 |     | 0.0 |     | 0.0 | ns |
| t <sub>IOCO</sub>   |             | 1.4 |     | 1.6 |     | 2.1 | ns |
| t <sub>IOCOMB</sub> |             | 0.5 |     | 0.7 |     | 0.9 | ns |
| t <sub>IOSU</sub>   | 0.8         |     | 1.0 |     | 1.3 |     | ns |
| t <sub>IOH</sub>    | 0.7         |     | 0.9 |     | 1.2 |     | ns |
| t <sub>IOCLR</sub>  |             | 0.5 |     | 0.7 |     | 0.9 | ns |
| t <sub>OD1</sub>    |             | 3.0 |     | 4.2 |     | 5.6 | ns |
| t <sub>OD2</sub>    |             | 3.0 |     | 4.2 |     | 5.6 | ns |
| t <sub>OD3</sub>    |             | 4.0 |     | 5.5 |     | 7.3 | ns |
| $t_{XZ}$            |             | 3.5 |     | 4.6 |     | 6.1 | ns |
| $t_{ZX1}$           |             | 3.5 |     | 4.6 |     | 6.1 | ns |
| $t_{ZX2}$           |             | 3.5 |     | 4.6 |     | 6.1 | ns |
| $t_{ZX3}$           |             | 4.5 |     | 5.9 |     | 7.8 | ns |
| t <sub>INREG</sub>  |             | 2.0 |     | 2.6 |     | 3.5 | ns |
| t <sub>IOFD</sub>   |             | 0.5 |     | 0.8 |     | 1.2 | ns |
| t <sub>INCOMB</sub> |             | 0.5 |     | 0.8 |     | 1.2 | ns |

| Symbol                   | Speed Grade |     |     |     |     |     |    |
|--------------------------|-------------|-----|-----|-----|-----|-----|----|
|                          | -1          |     | -2  |     | -3  |     |    |
|                          | Min         | Max | Min | Max | Min | Max |    |
| t <sub>DIN2IOE</sub>     |             | 3.1 |     | 3.6 |     | 4.4 | ns |
| t <sub>DIN2LE</sub>      |             | 0.3 |     | 0.4 |     | 0.5 | ns |
| t <sub>DIN2DATA</sub>    |             | 1.6 |     | 1.8 |     | 2.0 | ns |
| t <sub>DCLK2IOE</sub>    |             | 0.8 |     | 1.1 |     | 1.4 | ns |
| t <sub>DCLK2LE</sub>     |             | 0.3 |     | 0.4 |     | 0.5 | ns |
| t <sub>SAMELAB</sub>     |             | 0.1 |     | 0.1 |     | 0.2 | ns |
| t <sub>SAMEROW</sub>     |             | 1.5 |     | 2.5 |     | 3.4 | ns |
| t <sub>SAME</sub> COLUMN |             | 0.4 |     | 1.0 |     | 1.6 | ns |
| t <sub>DIFFROW</sub>     |             | 1.9 |     | 3.5 |     | 5.0 | ns |
| t <sub>TWOROWS</sub>     |             | 3.4 |     | 6.0 |     | 8.4 | ns |
| t <sub>LEPERIPH</sub>    |             | 4.3 |     | 5.4 |     | 6.5 | ns |
| t <sub>LABCARRY</sub>    |             | 0.5 |     | 0.7 |     | 0.9 | ns |
| t <sub>LABCASC</sub>     |             | 0.8 |     | 1.0 |     | 1.4 | ns |

| Table 56. EP1K100 External Timing Parameters Notes (1), (2) |             |     |     |      |     |      |      |
|-------------------------------------------------------------|-------------|-----|-----|------|-----|------|------|
| Symbol                                                      | Speed Grade |     |     |      |     |      | Unit |
|                                                             | -1          |     | -2  |      | -3  |      |      |
|                                                             | Min         | Max | Min | Max  | Min | Max  |      |
| t <sub>DRR</sub>                                            |             | 9.0 |     | 12.0 |     | 16.0 | ns   |
| t <sub>INSU</sub> (3)                                       | 2.0         |     | 2.5 |      | 3.3 |      | ns   |
| t <sub>INH</sub> (3)                                        | 0.0         |     | 0.0 |      | 0.0 |      | ns   |
| t <sub>оитсо</sub> (3)                                      | 2.0         | 5.2 | 2.0 | 6.9  | 2.0 | 9.1  | ns   |
| t <sub>INSU</sub> (4)                                       | 2.0         |     | 2.2 |      | _   |      | ns   |
| t <sub>INH</sub> (4)                                        | 0.0         |     | 0.0 |      | -   |      | ns   |
| t <sub>OUTCO</sub> (4)                                      | 0.5         | 3.0 | 0.5 | 4.6  | _   | _    | ns   |
| t <sub>PCISU</sub>                                          | 3.0         |     | 6.2 |      | _   |      | ns   |
| t <sub>PCIH</sub>                                           | 0.0         |     | 0.0 |      | _   |      | ns   |
| t <sub>PCICO</sub>                                          | 2.0         | 6.0 | 2.0 | 6.9  | _   | _    | ns   |

During initialization, which occurs immediately after configuration, the device resets registers, enables I/O pins, and begins to operate as a logic device. Before and during configuration, all I/O pins (except dedicated inputs, clock, or configuration pins) are pulled high by a weak pull-up resistor. Together, the configuration and initialization processes are called *command mode*; normal device operation is called *user mode*.

SRAM configuration elements allow ACEX 1K devices to be reconfigured in-circuit by loading new configuration data into the device. Real-time reconfiguration is performed by forcing the device into command mode with a device pin, loading different configuration data, re-initializing the device, and resuming user-mode operation. The entire reconfiguration process requires less than 40 ms and can be used to reconfigure an entire system dynamically. In-field upgrades can be performed by distributing new configuration files.

## **Configuration Schemes**

The configuration data for an ACEX 1K device can be loaded with one of five configuration schemes (see Table 59), chosen on the basis of the target application. An EPC16, EPC2, EPC1, or EPC1441 configuration device, intelligent controller, or the JTAG port can be used to control the configuration of a ACEX 1K device, allowing automatic configuration on system power-up.

Multiple ACEX 1K devices can be configured in any of the five configuration schemes by connecting the configuration enable (nCE) and configuration enable output (nCEO) pins on each device. Additional APEX 20K, APEX 20KE, FLEX 10K, FLEX 10KA, FLEX 10KE, ACEX 1K, and FLEX 6000 devices can be configured in the same serial chain.

| Table 59. Data Sources for ACEX 1K Configuration |                                                                                                  |  |  |  |
|--------------------------------------------------|--------------------------------------------------------------------------------------------------|--|--|--|
| Configuration Scheme                             | Data Source                                                                                      |  |  |  |
| Configuration device                             | EPC16, EPC2, EPC1, or EPC1441 configuration device                                               |  |  |  |
| Passive serial (PS)                              | BitBlaster or ByteBlasterMV download cables, or serial data source                               |  |  |  |
| Passive parallel asynchronous (PPA)              | Parallel data source                                                                             |  |  |  |
| Passive parallel synchronous (PPS)               | Parallel data source                                                                             |  |  |  |
| JTAG                                             | BitBlaster or ByteBlasterMV download cables, or microprocessor with a Jam STAPL File or JBC File |  |  |  |

# Device Pin-Outs

See the Altera web site (http://www.altera.com) or the *Altera Documentation Library* for pin-out information.