



Welcome to **E-XFL.COM** 

## Understanding <u>Embedded - FPGAs (Field Programmable Gate Array)</u>

Embedded - FPGAs, or Field Programmable Gate Arrays, are advanced integrated circuits that offer unparalleled flexibility and performance for digital systems. Unlike traditional fixed-function logic devices, FPGAs can be programmed and reprogrammed to execute a wide array of logical operations, enabling customized functionality tailored to specific applications. This reprogrammability allows developers to iterate designs quickly and implement complex functions without the need for custom hardware.

## **Applications of Embedded - FPGAs**

The versatility of Embedded - FPGAs makes them indispensable in numerous fields. In telecommunications.

| Details                        |                                                           |
|--------------------------------|-----------------------------------------------------------|
| Product Status                 | Obsolete                                                  |
| Number of LABs/CLBs            | 72                                                        |
| Number of Logic Elements/Cells | 576                                                       |
| Total RAM Bits                 | 12288                                                     |
| Number of I/O                  | 92                                                        |
| Number of Gates                | 56000                                                     |
| Voltage - Supply               | 2.375V ~ 2.625V                                           |
| Mounting Type                  | Surface Mount                                             |
| Operating Temperature          | 0°C ~ 70°C (TA)                                           |
| Package / Case                 | 144-LQFP                                                  |
| Supplier Device Package        | 144-TQFP (20x20)                                          |
| Purchase URL                   | https://www.e-xfl.com/product-detail/intel/ep1k10tc144-1n |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

Figure 1. ACEX 1K Device Block Diagram



ACEX 1K devices provide six dedicated inputs that drive the flipflops' control inputs and ensure the efficient distribution of high-speed, low-skew (less than 1.0 ns) control signals. These signals use dedicated routing channels that provide shorter delays and lower skews than the FastTrack Interconnect routing structure. Four of the dedicated inputs drive four global signals. These four global signals can also be driven by internal logic, providing an ideal solution for a clock divider or an internally generated asynchronous clear signal that clears many registers in the device.

## **Embedded Array Block**

The EAB is a flexible block of RAM, with registers on the input and output ports, that is used to implement common gate array megafunctions. Because it is large and flexible, the EAB is suitable for functions such as multipliers, vector scalars, and error correction circuits. These functions can be combined in applications such as digital filters and microcontrollers.

Logic functions are implemented by programming the EAB with a read-only pattern during configuration, thereby creating a large LUT. With LUTs, combinatorial functions are implemented by looking up the results rather than by computing them. This implementation of combinatorial functions can be faster than using algorithms implemented in general logic, a performance advantage that is further enhanced by the fast access times of EABs. The large capacity of EABs enables designers to implement complex functions in a single logic level without the routing delays associated with linked LEs or field-programmable gate array (FPGA) RAM blocks. For example, a single EAB can implement any function with 8 inputs and 16 outputs. Parameterized functions, such as LPM functions, can take advantage of the EAB automatically.

The ACEX 1K enhanced EAB supports dual-port RAM. The dual-port structure is ideal for FIFO buffers with one or two clocks. The ACEX 1K EAB can also support up to 16-bit-wide RAM blocks. The ACEX 1K EAB can act in dual-port or single-port mode. When in dual-port mode, separate clocks may be used for EAB read and write sections, allowing the EAB to be written and read at different rates. It also has separate synchronous clock enable signals for the EAB read and write sections, which allow independent control of these sections.

The EAB can also be used for bidirectional, dual-port memory applications where two ports read or write simultaneously. To implement this type of dual-port memory, two EABs are used to support two simultaneous reads or writes.

Alternatively, one clock and clock enable can be used to control the input registers of the EAB, while a different clock and clock enable control the output registers (see Figure 2).

EABs can be used to implement synchronous RAM, which is easier to use than asynchronous RAM. A circuit using asynchronous RAM must generate the RAM write enable signal, while ensuring that its data and address signals meet setup and hold time specifications relative to the write enable signal. In contrast, the EAB's synchronous RAM generates its own write enable signal and is self-timed with respect to the input or write clock. A circuit using the EAB's self-timed RAM must only meet the setup and hold time specifications of the global clock.

When used as RAM, each EAB can be configured in any of the following sizes:  $256 \times 16$ ;  $512 \times 8$ ;  $1,024 \times 4$ ; or  $2,048 \times 2$ . Figure 5 shows the ACEX 1K EAB memory configurations.

Figure 5. ACEX 1K EAB Memory Configurations



Larger blocks of RAM are created by combining multiple EABs. For example, two  $256 \times 16$  RAM blocks can be combined to form a  $256 \times 32$  block, and two  $512 \times 8$  RAM blocks can be combined to form a  $512 \times 16$  block. Figure 6 shows examples of multiple EAB combination.

Figure 6. Examples of Combining ACEX 1K EABs



If necessary, all EABs in a device can be cascaded to form a single RAM block. EABs can be cascaded to form RAM blocks of up to 2,048 words without impacting timing. Altera software automatically combines EABs to meet a designer's RAM specifications.

EABs provide flexible options for driving and controlling clock signals. Different clocks and clock enables can be used for reading and writing to the EAB. Registers can be independently inserted on the data input, EAB output, write address, write enable signals, read address, and read enable signals. The global signals and the EAB local interconnect can drive write-enable, read-enable, and clock-enable signals. The global signals, dedicated clock pins, and EAB local interconnect can drive the EAB clock signals. Because the LEs drive the EAB local interconnect, the LEs can control write-enable, read-enable, clear, clock, and clock-enable signals.

An EAB is fed by a row interconnect and can drive out to row and column interconnects. Each EAB output can drive up to two row channels and up to two column channels; the unused row channel can be driven by other LEs. This feature increases the routing resources available for EAB outputs (see Figures 2 and 4). The column interconnect, which is adjacent to the EAB, has twice as many channels as other columns in the device.

## Logic Array Block

An LAB consists of eight LEs, their associated carry and cascade chains, LAB control signals, and the LAB local interconnect. The LAB provides the coarse-grained structure to the ACEX 1K architecture, facilitating efficient routing with optimum device utilization and high performance. Figure 7 shows the ACEX 1K LAB.

### **Asynchronous Clear**

The flipflop can be cleared by either LABCTRL1 or LABCTRL2. In this mode, the preset signal is tied to VCC to deactivate it.

## **Asynchronous Preset**

An asynchronous preset is implemented as an asynchronous load, or with an asynchronous clear. If DATA3 is tied to VCC, asserting LABCTRL1 asynchronously loads a one into the register. Alternatively, the Altera software can provide preset control by using the clear and inverting the register's input and output. Inversion control is available for the inputs to both LEs and IOEs. Therefore, if a register is preset by only one of the two LABCTRL signals, the DATA3 input is not needed and can be used for one of the LE operating modes.

### **Asynchronous Preset & Clear**

When implementing asynchronous clear and preset, LABCTRL1 controls the preset, and LABCTRL2 controls the clear. DATA3 is tied to VCC, so that asserting LABCTRL1 asynchronously loads a one into the register, effectively presetting the register. Asserting LABCTRL2 clears the register.

## **Asynchronous Load with Clear**

When implementing an asynchronous load in conjunction with the clear, LABCTRL1 implements the asynchronous load of DATA3 by controlling the register preset and clear. LABCTRL2 implements the clear by controlling the register clear; LABCTRL2 does not have to feed the preset circuits.

### **Asynchronous Load with Preset**

When implementing an asynchronous load in conjunction with preset, the Altera software provides preset control by using the clear and inverting the input and output of the register. Asserting LABCTRL2 presets the register, while asserting LABCTRL1 loads the register. The Altera software inverts the signal that drives DATA3 to account for the inversion of the register's output.

### Asynchronous Load without Preset or Clear

When implementing an asynchronous load without preset or clear, LABCTRL1 implements the asynchronous load of DATA3 by controlling the register preset and clear.

See Figure 17 for details. I/O Element (IOE) IOF IIOF IOE IOE IOE IOE Row LAB LAB See Figure 16 I AR Interconnect Α1 A2 АЗ for details. Column ►To LAB A5 Interconnect ►To LAB A4 IOE IOE LAB LAB I AR Cascade & B1 R2 В3 Carry Chains To LAB B5 ►To LAB B4 IOE IOE IOE

Figure 14. ACEX 1K Interconnect Resources

## I/O Element

An IOE contains a bidirectional I/O buffer and a register that can be used either as an input register for external data that requires a fast setup time or as an output register for data that requires fast clock-to-output performance. In some cases, using an LE register for an input register will result in a faster setup time than using an IOE register. IOEs can be used as input, output, or bidirectional pins. The compiler uses the programmable inversion option to invert signals from the row and column interconnect automatically where appropriate. For bidirectional registered I/O implementation, the output register should be in the IOE and the data input and output enable registers should be LE registers placed adjacent to the bidirectional pin. Figure 15 shows the bidirectional I/O registers.

### Column-to-IOE Connections

When an IOE is used as an input, it can drive up to two separate column channels. When an IOE is used as an output, the signal is driven by a multiplexer that selects a signal from the column channels. Two IOEs connect to each side of the column channels. Each IOE can be driven by column channels via a multiplexer. The set of column channels is different for each IOE (see Figure 17).

Each IOE is driven by a m-to-1 multiplexer

Column Interconnect

Figure 17. ACEX 1K Column-to-IOE Connections Note (1)

## Note:

The values for m and n are shown in Table 9.

Table 9 lists the ACEX 1K column-to-IOE interconnect resources.

Each IOE can drive two column channels.

| Table 9. ACEX 1K Column-to-IOE Interconnect Resources      |    |    |  |  |  |
|------------------------------------------------------------|----|----|--|--|--|
| Device Channels per Column (n) Column Channels per Pin (m) |    |    |  |  |  |
| EP1K10                                                     | 24 | 16 |  |  |  |
| EP1K30                                                     | 24 | 16 |  |  |  |
| EP1K50                                                     | 24 | 16 |  |  |  |
| EP1K100                                                    | 24 | 16 |  |  |  |

# SameFrame Pin-Outs

ACEX 1K devices support the SameFrame pin-out feature for FineLine BGA packages. The SameFrame pin-out feature is the arrangement of balls on FineLine BGA packages such that the lower-ball-count packages form a subset of the higher-ball-count packages. SameFrame pin-outs provide the flexibility to migrate not only from device to device within the same package, but also from one package to another. A given printed circuit board (PCB) layout can support multiple device density/package combinations. For example, a single board layout can support a range of devices from an EP1K10 device in a 256-pin FineLine BGA package to an EP1K100 device in a 484-pin FineLine BGA package.

The Altera software provides support to design PCBs with SameFrame pin-out devices. Devices can be defined for present and future use. The Altera software generates pin-outs describing how to lay out a board that takes advantage of this migration. Figure 18 shows an example of SameFrame pin-out.

Figure 18. SameFrame Pin-Out Example



Table 10 shows the ACEX 1K device/package combinations that support SameFrame pin-outs for ACEX 1K devices. All FineLine BGA packages support SameFrame pin-outs, providing the flexibility to migrate not only from device to device within the same package, but also from one package to another. The I/O count will vary from device to device.

| Table 12.             | Table 12. ClockLock & ClockBoost Parameters for -2 Speed-Grade Devices  |                            |     |     |                |      |  |
|-----------------------|-------------------------------------------------------------------------|----------------------------|-----|-----|----------------|------|--|
| Symbol                | Parameter                                                               | Condition                  | Min | Тур | Max            | Unit |  |
| t <sub>R</sub>        | Input rise time                                                         |                            |     |     | 5              | ns   |  |
| $t_{\digamma}$        | Input fall time                                                         |                            |     |     | 5              | ns   |  |
| t <sub>INDUTY</sub>   | Input duty cycle                                                        |                            | 40  |     | 60             | %    |  |
| f <sub>CLK1</sub>     | Input clock frequency (ClockBoost clock multiplication factor equals 1) |                            | 25  |     | 80             | MHz  |  |
| f <sub>CLK2</sub>     | Input clock frequency (ClockBoost clock multiplication factor equals 2) |                            | 16  |     | 40             | MHz  |  |
| f <sub>CLKDEV</sub>   | Input deviation from user specification in the software (1)             |                            |     |     | 25,000         | PPM  |  |
| t <sub>INCLKSTB</sub> | Input clock stability (measured between adjacent clocks)                |                            |     |     | 100            | ps   |  |
| t <sub>LOCK</sub>     | Time required for ClockLock or ClockBoost to acquire lock (3)           |                            |     |     | 10             | μs   |  |
| t <sub>JITTER</sub>   | Jitter on ClockLock or ClockBoost-                                      | $t_{INCLKSTB}$ < 100       |     |     | 250 <i>(4)</i> | ps   |  |
|                       | generated clock (4)                                                     | t <sub>INCLKSTB</sub> < 50 |     |     | 200 (4)        | ps   |  |
| toutduty              | Duty cycle for ClockLock or ClockBoost-<br>generated clock              |                            | 40  | 50  | 60             | %    |  |

#### Notes to tables:

- (1) To implement the ClockLock and ClockBoost circuitry with the Altera software, designers must specify the input frequency. The Altera software tunes the PLL in the ClockLock and ClockBoost circuitry to this frequency. The f<sub>CLKDEV</sub> parameter specifies how much the incoming clock can differ from the specified frequency during device operation. Simulation does not reflect this parameter.
- (2) Twenty-five thousand parts per million (PPM) equates to 2.5% of input clock period.
- (3) During device configuration, the ClockLock and ClockBoost circuitry is configured before the rest of the device. If the incoming clock is supplied during configuration, the ClockLock and ClockBoost circuitry locks during configuration because the  $t_{LOCK}$  value is less than the time required for configuration.
- (4) The  $t_{IITTER}$  specification is measured under long-term observation. The maximum value for  $t_{IITTER}$  is 200 ps if  $t_{INCLKSTB}$  is lower than 50 ps.

# I/O Configuration

This section discusses the PCI pull-up clamping diode option, slew-rate control, open-drain output option, and MultiVolt I/O interface for ACEX 1K devices. The PCI pull-up clamping diode, slew-rate control, and open-drain output options are controlled pin-by-pin via Altera software logic options. The MultiVolt I/O interface is controlled by connecting  $V_{\rm CCIO}$  to a different voltage than  $V_{\rm CCINT}$ . Its effect can be simulated in the Altera software via the **Global Project Device Options** dialog box (Assign menu).

## PCI Pull-Up Clamping Diode Option

ACEX 1K devices have a pull-up clamping diode on every I/O, dedicated input, and dedicated clock pin. PCI clamping diodes clamp the signal to the  $V_{\rm CCIO}$  value and are required for 3.3-V PCI compliance. Clamping diodes can also be used to limit overshoot in other systems.

Clamping diodes are controlled on a pin-by-pin basis. When  $V_{\rm CCIO}$  is 3.3 V, a pin that has the clamping diode option turned on can be driven by a 2.5-V or 3.3-V signal, but not a 5.0-V signal. When  $V_{\rm CCIO}$  is 2.5 V, a pin that has the clamping diode option turned on can be driven by a 2.5-V signal, but not a 3.3-V or 5.0-V signal. Additionally, a clamping diode can be activated for a subset of pins, which allows a device to bridge between a 3.3-V PCI bus and a 5.0-V device.

### Slew-Rate Control

The output buffer in each IOE has an adjustable output slew rate that can be configured for low-noise or high-speed performance. A slower slew rate reduces system noise and adds a maximum delay of 4.3 ns. The fast slew rate should be used for speed-critical outputs in systems that are adequately protected against noise. Designers can specify the slew rate pin-by-pin or assign a default slew rate to all pins on a device-wide basis. The slow slew rate setting affects only the falling edge of the output.

## **Open-Drain Output Option**

ACEX 1K devices provide an optional open-drain output (electrically equivalent to open-collector output) for each I/O pin. This open-drain output enables the device to provide system-level control signals (e.g., interrupt and write enable signals) that can be asserted by any of several devices. It can also provide an additional wired- $\[OR]$  plane.

### MultiVolt I/O Interface

The ACEX 1K device architecture supports the MultiVolt I/O interface feature, which allows ACEX 1K devices in all packages to interface with systems of differing supply voltages. These devices have one set of  $V_{CC}$  pins for internal operation and input buffers (VCCINT), and another set for I/O output drivers (VCCIO).

## IEEE Std. 1149.1 (JTAG) Boundary-Scan Support

All ACEX 1K devices provide JTAG BST circuitry that complies with the IEEE Std. 1149.1-1990 specification. ACEX 1K devices can also be configured using the JTAG pins through the ByteBlasterMV or BitBlaster download cable, or via hardware that uses the Jam<sup>TM</sup> Standard Test and Programming Language (STAPL), JEDEC standard JESD-71. JTAG boundary-scan testing can be performed before or after configuration, but not during configuration. ACEX 1K devices support the JTAG instructions shown in Table 14.

| Table 14. ACEX 1K JTAG Instructions |                                                                                                                                                                                                                                |  |  |  |
|-------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| JTAG Instruction                    | Description                                                                                                                                                                                                                    |  |  |  |
| SAMPLE/PRELOAD                      | Allows a snapshot of signals at the device pins to be captured and examined during normal device operation and permits an initial data pattern to be output at the device pins.                                                |  |  |  |
| EXTEST                              | Allows the external circuitry and board-level interconnections to be tested by forcing a test pattern at the output pins and capturing test results at the input pins.                                                         |  |  |  |
| BYPASS                              | Places the 1-bit bypass register between the TDI and TDO pins, allowing the BST data to pass synchronously through a selected device to adjacent devices during normal operation.                                              |  |  |  |
| USERCODE                            | Selects the user electronic signature (USERCODE) register and places it between the TDI and TDO pins, allowing the USERCODE to be serially shifted out of TDO.                                                                 |  |  |  |
| IDCODE                              | Selects the IDCODE register and places it between TDI and TDO, allowing the IDCODE to be serially shifted out of TDO.                                                                                                          |  |  |  |
| ICR Instructions                    | These instructions are used when configuring an ACEX 1K device via JTAG ports using a MasterBlaster, ByteBlasterMV, or BitBlaster download cable, or a Jam File (.jam) or Jam Byte-Code File (.jbc) via an embedded processor. |  |  |  |

The instruction register length of ACEX 1K devices is 10 bits. The USERCODE register length in ACEX 1K devices is 32 bits; 7 bits are determined by the user, and 25 bits are pre-determined. Tables 15 and 16 show the boundary-scan register length and device IDCODE information for ACEX 1K devices.

| Table 15. ACEX 1K Boundary-Scan Register Length |  |  |  |  |
|-------------------------------------------------|--|--|--|--|
| Device Boundary-Scan Register Length            |  |  |  |  |
| EP1K10 438                                      |  |  |  |  |
| EP1K30 690                                      |  |  |  |  |
| EP1K50 798                                      |  |  |  |  |
| EP1K100 1,050                                   |  |  |  |  |

Figure 20. ACEX 1K JTAG Waveforms



Table 17 shows the timing parameters and values for ACEX 1K devices.

| Symbol            | Parameter                                      | Min | Max | Unit |
|-------------------|------------------------------------------------|-----|-----|------|
| t <sub>JCP</sub>  | TCK clock period                               | 100 |     | ns   |
| t <sub>JCH</sub>  | TCK clock high time                            | 50  |     | ns   |
| t <sub>JCL</sub>  | TCK clock low time                             | 50  |     | ns   |
| t <sub>JPSU</sub> | JTAG port setup time                           | 20  |     | ns   |
| t <sub>JPH</sub>  | JTAG port hold time                            | 45  |     | ns   |
| t <sub>JPCO</sub> | JTAG port clock to output                      |     | 25  | ns   |
| t <sub>JPZX</sub> | JTAG port high impedance to valid output       |     | 25  | ns   |
| t <sub>JPXZ</sub> | JTAG port valid output to high impedance       |     | 25  | ns   |
| t <sub>JSSU</sub> | Capture register setup time                    | 20  |     | ns   |
| t <sub>JSH</sub>  | Capture register hold time                     | 45  |     | ns   |
| t <sub>JSCO</sub> | Update register clock to output                |     | 35  | ns   |
| t <sub>JSZX</sub> | Update register high impedance to valid output |     | 35  | ns   |
| t <sub>JSXZ</sub> | Update register valid output to high impedance |     | 35  | ns   |

| Symbol            | Parameter                                | Conditions                                                                 | Min | Тур | Max                     | Unit |
|-------------------|------------------------------------------|----------------------------------------------------------------------------|-----|-----|-------------------------|------|
| V <sub>OL</sub>   | 3.3-V low-level TTL output voltage       | I <sub>OL</sub> = 12 mA DC,<br>V <sub>CCIO</sub> = 3.00 V (10)             |     |     | 0.45                    | V    |
|                   | 3.3-V low-level CMOS output voltage      | I <sub>OL</sub> = 0.1 mA DC,<br>V <sub>CCIO</sub> = 3.00 V (10)            |     |     | 0.2                     | V    |
|                   | 3.3-V low-level PCI output voltage       | I <sub>OL</sub> = 1.5 mA DC,<br>V <sub>CCIO</sub> = 3.00 to 3.60 V<br>(10) |     |     | 0.1 × V <sub>CCIO</sub> | V    |
|                   | 2.5-V low-level output voltage           | I <sub>OL</sub> = 0.1 mA DC,<br>V <sub>CCIO</sub> = 2.375 V (10)           |     |     | 0.2                     | V    |
|                   |                                          | I <sub>OL</sub> = 1 mA DC,<br>V <sub>CCIO</sub> = 2.375 V (10)             |     |     | 0.4                     | V    |
|                   |                                          | I <sub>OL</sub> = 2 mA DC,<br>V <sub>CCIO</sub> = 2.375 V (10)             |     |     | 0.7                     | V    |
| I <sub>I</sub>    | Input pin leakage current                | $V_1 = 5.3 \text{ to } -0.3 \text{ V } (11)$                               | -10 |     | 10                      | μΑ   |
| l <sub>OZ</sub>   | Tri-stated I/O pin leakage current       | $V_{O} = 5.3 \text{ to } -0.3 \text{ V } (11)$                             | -10 |     | 10                      | μΑ   |
| I <sub>CC0</sub>  | V <sub>CC</sub> supply current (standby) | V <sub>I</sub> = ground, no load,<br>no toggling inputs                    |     | 5   |                         | mA   |
|                   |                                          | V <sub>I</sub> = ground, no load,<br>no toggling inputs (12)               |     | 10  |                         | mA   |
| R <sub>CONF</sub> | Value of I/O pin pull-up                 | V <sub>CCIO</sub> = 3.0 V (13)                                             | 20  |     | 50                      | kΩ   |
|                   | resistor before and during configuration | V <sub>CCIO</sub> = 2.375 V (13)                                           | 30  |     | 80                      | kΩ   |

Figure 22 shows the required relationship between  $V_{CCIO}$  and  $V_{CCINT}$  to satisfy 3.3-V PCI compliance.



Figure 22. Relationship between  $V_{CCIO}$  &  $V_{CCINT}$  for 3.3-V PCI Compliance

Figure 23 shows the typical output drive characteristics of ACEX 1K devices with 3.3-V and 2.5-V  $V_{\rm CCIO}$ . The output driver is compliant to the 3.3-V *PCI Local Bus Specification, Revision 2.2* (when VCCIO pins are connected to 3.3 V). ACEX 1K devices with a -1 speed grade also comply with the drive strength requirements of the *PCI Local Bus Specification, Revision 2.2* (when VCCINT pins are powered with a minimum supply of 2.375 V, and VCCIO pins are connected to 3.3 V). Therefore, these devices can be used in open 5.0-V PCI systems.

Figure 30. EAB Synchronous Timing Waveforms

## **EAB Synchronous Read**



## EAB Synchronous Write (EAB Output Registers Used)



Tables 22 through 26 describe the ACEX 1K device internal timing parameters.

| Table 22. LE Timing Microparameters (Part 1 of 2)   Note (1) |                                         |            |  |
|--------------------------------------------------------------|-----------------------------------------|------------|--|
| Symbol                                                       | Parameter                               | Conditions |  |
| $t_{LUT}$                                                    | LUT delay for data-in                   |            |  |
| t <sub>CLUT</sub>                                            | LUT delay for carry-in                  |            |  |
| t <sub>RLUT</sub>                                            | LUT delay for LE register feedback      |            |  |
| t <sub>PACKED</sub>                                          | Data-in to packed register delay        |            |  |
| t <sub>EN</sub>                                              | LE register enable delay                |            |  |
| t <sub>CICO</sub>                                            | Carry-in to carry-out delay             |            |  |
| t <sub>CGEN</sub>                                            | Data-in to carry-out delay              |            |  |
| t <sub>CGENR</sub>                                           | LE register feedback to carry-out delay |            |  |

| Symbol                 | Parameter                                                        | Conditions |
|------------------------|------------------------------------------------------------------|------------|
| t <sub>EABDATA1</sub>  | Data or address delay to EAB for combinatorial input             |            |
| t <sub>EABDATA2</sub>  | Data or address delay to EAB for registered input                |            |
| t <sub>EABWE1</sub>    | Write enable delay to EAB for combinatorial input                |            |
| t <sub>EABWE2</sub>    | Write enable delay to EAB for registered input                   |            |
| t <sub>EABRE1</sub>    | Read enable delay to EAB for combinatorial input                 |            |
| t <sub>EABRE2</sub>    | Read enable delay to EAB for registered input                    |            |
| t <sub>EABCLK</sub>    | EAB register clock delay                                         |            |
| t <sub>EABCO</sub>     | EAB register clock-to-output delay                               |            |
| t <sub>EABBYPASS</sub> | Bypass register delay                                            |            |
| t <sub>EABSU</sub>     | EAB register setup time before clock                             |            |
| t <sub>EABH</sub>      | EAB register hold time after clock                               |            |
| t <sub>EABCLR</sub>    | EAB register asynchronous clear time to output delay             |            |
| $t_{AA}$               | Address access delay (including the read enable to output delay) |            |
| $t_{WP}$               | Write pulse width                                                |            |
| $t_{RP}$               | Read pulse width                                                 |            |
| t <sub>WDSU</sub>      | Data setup time before falling edge of write pulse               | (5)        |
| t <sub>WDH</sub>       | Data hold time after falling edge of write pulse                 | (5)        |
| t <sub>WASU</sub>      | Address setup time before rising edge of write pulse             | (5)        |
| t <sub>WAH</sub>       | Address hold time after falling edge of write pulse              | (5)        |
| t <sub>RASU</sub>      | Address setup time before rising edge of read pulse              |            |
| t <sub>RAH</sub>       | Address hold time after falling edge of read pulse               |            |
| $t_{WO}$               | Write enable to data output valid delay                          |            |
| $t_{DD}$               | Data-in to data-out valid delay                                  |            |
| t <sub>EABOUT</sub>    | Data-out delay                                                   |            |
| t <sub>EABCH</sub>     | Clock high time                                                  |            |
| t <sub>EABCL</sub>     | Clock low time                                                   |            |

Tables 27 through 29 describe the ACEX 1K external timing parameters and their symbols.

| Table 27. External Reference Timing Parameters Note (1) |                                                                                                |            |  |
|---------------------------------------------------------|------------------------------------------------------------------------------------------------|------------|--|
| Symbol                                                  | Parameter                                                                                      | Conditions |  |
| t <sub>DRR</sub>                                        | Register-to-register delay via four LEs, three row interconnects, and four local interconnects | (2)        |  |

| Table 28. External Timing Parameters |                                                                           |            |  |  |
|--------------------------------------|---------------------------------------------------------------------------|------------|--|--|
| Symbol                               | Parameter                                                                 | Conditions |  |  |
| t <sub>INSU</sub>                    | Setup time with global clock at IOE register                              | (3)        |  |  |
| t <sub>INH</sub>                     | Hold time with global clock at IOE register                               | (3)        |  |  |
| tоитсо                               | Clock-to-output delay with global clock at IOE register                   | (3)        |  |  |
| t <sub>PCISU</sub>                   | Setup time with global clock for registers used in PCI designs            | (3), (4)   |  |  |
| t <sub>PCIH</sub>                    | Hold time with global clock for registers used in PCI designs             | (3), (4)   |  |  |
| t <sub>PCICO</sub>                   | Clock-to-output delay with global clock for registers used in PCI designs | (3), (4)   |  |  |

| Table 29. External Bidirectional Timing Parameters   Note (3) |                                                                                            |            |  |  |
|---------------------------------------------------------------|--------------------------------------------------------------------------------------------|------------|--|--|
| Symbol                                                        | Parameter                                                                                  | Conditions |  |  |
| t <sub>INSUBIDIR</sub>                                        | Setup time for bidirectional pins with global clock at same-row or same-column LE register |            |  |  |
| t <sub>INHBIDIR</sub>                                         | Hold time for bidirectional pins with global clock at same-row or same-column LE register  |            |  |  |
| t <sub>OUTCOBIDIR</sub>                                       | Clock-to-output delay for bidirectional pins with global clock at IOE register             | CI = 35 pF |  |  |
| t <sub>XZBIDIR</sub>                                          | Synchronous IOE output buffer disable delay                                                | CI = 35 pF |  |  |
| t <sub>ZXBIDIR</sub>                                          | Synchronous IOE output buffer enable delay, slow slew rate = off                           | CI = 35 pF |  |  |

## Notes to tables:

- (1) External reference timing parameters are factory-tested, worst-case values specified by Altera. A representative subset of signal paths is tested to approximate typical device applications.
- (2) Contact Altera Applications for test circuit specifications and test conditions.
- (3) These timing parameters are sample-tested only.
- (4) This parameter is measured with the measurement and test conditions, including load, specified in the *PCI Local Bus Specification, Revision 2.2.*

| Symbol                  | Speed Grade |     |     |     |     |     |    |
|-------------------------|-------------|-----|-----|-----|-----|-----|----|
|                         | -1          |     | -2  |     | -3  |     |    |
|                         | Min         | Max | Min | Max | Min | Max |    |
| t <sub>EABAA</sub>      |             | 6.7 |     | 7.3 |     | 7.3 | ns |
| t <sub>EABRCCOMB</sub>  | 6.7         |     | 7.3 |     | 7.3 |     | ns |
| t <sub>EABRCREG</sub>   | 4.7         |     | 4.9 |     | 4.9 |     | ns |
| t <sub>EABWP</sub>      | 2.7         |     | 2.8 |     | 2.8 |     | ns |
| t <sub>EABWCCOMB</sub>  | 6.4         |     | 6.7 |     | 6.7 |     | ns |
| t <sub>EABWCREG</sub>   | 7.4         |     | 7.6 |     | 7.6 |     | ns |
| t <sub>EABDD</sub>      |             | 6.0 |     | 6.5 |     | 6.5 | ns |
| t <sub>EABDATA</sub> CO |             | 0.8 |     | 0.9 |     | 0.9 | ns |
| t <sub>EABDATASU</sub>  | 1.6         |     | 1.7 |     | 1.7 |     | ns |
| t <sub>EABDATAH</sub>   | 0.0         |     | 0.0 |     | 0.0 |     | ns |
| t <sub>EABWESU</sub>    | 1.4         |     | 1.4 |     | 1.4 |     | ns |
| t <sub>EABWEH</sub>     | 0.1         |     | 0.0 |     | 0.0 |     | ns |
| t <sub>EABWDSU</sub>    | 1.6         |     | 1.7 |     | 1.7 |     | ns |
| t <sub>EABWDH</sub>     | 0.0         |     | 0.0 |     | 0.0 |     | ns |
| t <sub>EABWASU</sub>    | 3.1         |     | 3.4 |     | 3.4 |     | ns |
| t <sub>EABWAH</sub>     | 0.6         |     | 0.5 |     | 0.5 |     | ns |
| t <sub>EABWO</sub>      |             | 5.4 |     | 5.8 |     | 5.8 | ns |

| Symbol              | Speed Grade |     |     |     |     |     |    |
|---------------------|-------------|-----|-----|-----|-----|-----|----|
|                     | -1          |     | -2  |     | -3  |     |    |
|                     | Min         | Max | Min | Max | Min | Max |    |
| $t_{IOD}$           |             | 1.7 |     | 2.0 |     | 2.6 | ns |
| t <sub>IOC</sub>    |             | 0.0 |     | 0.0 |     | 0.0 | ns |
| t <sub>IOCO</sub>   |             | 1.4 |     | 1.6 |     | 2.1 | ns |
| t <sub>IOCOMB</sub> |             | 0.5 |     | 0.7 |     | 0.9 | ns |
| t <sub>IOSU</sub>   | 0.8         |     | 1.0 |     | 1.3 |     | ns |
| t <sub>IOH</sub>    | 0.7         |     | 0.9 |     | 1.2 |     | ns |
| t <sub>IOCLR</sub>  |             | 0.5 |     | 0.7 |     | 0.9 | ns |
| t <sub>OD1</sub>    |             | 3.0 |     | 4.2 |     | 5.6 | ns |
| t <sub>OD2</sub>    |             | 3.0 |     | 4.2 |     | 5.6 | ns |
| t <sub>OD3</sub>    |             | 4.0 |     | 5.5 |     | 7.3 | ns |
| $t_{XZ}$            |             | 3.5 |     | 4.6 |     | 6.1 | ns |
| $t_{ZX1}$           |             | 3.5 |     | 4.6 |     | 6.1 | ns |
| $t_{ZX2}$           |             | 3.5 |     | 4.6 |     | 6.1 | ns |
| $t_{ZX3}$           |             | 4.5 |     | 5.9 |     | 7.8 | ns |
| t <sub>INREG</sub>  |             | 2.0 |     | 2.6 |     | 3.5 | ns |
| t <sub>IOFD</sub>   |             | 0.5 |     | 0.8 |     | 1.2 | ns |
| t <sub>INCOMB</sub> |             | 0.5 |     | 0.8 |     | 1.2 | ns |

The I<sub>CCACTIVE</sub> value can be calculated with the following equation:

$$I_{CCACTIVE} = K \times f_{MAX} \times N \times tog_{LC} (\mu A)$$

Where:

f<sub>MAX</sub> = Maximum operating frequency in MHz
 N = Total number of LEs used in the device

tog<sub>LC</sub> = Average percent of LEs toggling at each clock

(typically 12.5%)

K = Constant

Table 58 provides the constant (K) values for ACEX 1K devices.

| Table 58. ACEX 1K Constant Values |         |  |  |  |  |
|-----------------------------------|---------|--|--|--|--|
| Device                            | K Value |  |  |  |  |
| EP1K10                            | 4.5     |  |  |  |  |
| EP1K30                            | 4.5     |  |  |  |  |
| EP1K50                            | 4.5     |  |  |  |  |
| EP1K100                           | 4.5     |  |  |  |  |

This supply power calculation provides an  $I_{CC}$  estimate based on typical conditions with no output load. The actual  $I_{CC}$  should be verified during operation because this measurement is sensitive to the actual pattern in the device and the environmental operating conditions.

To better reflect actual designs, the power model (and the constant K in the power calculation equations) for continuous interconnect ACEX 1K devices assumes that LEs drive FastTrack Interconnect channels. In contrast, the power model of segmented FPGAs assumes that all LEs drive only one short interconnect segment. This assumption may lead to inaccurate results when compared to measured power consumption for actual designs in segmented FPGAs.

Figure 31 shows the relationship between the current and operating frequency of ACEX 1K devices. For information on other ACEX 1K devices, contact Altera Applications at (800) 800-EPLD.