



Welcome to **E-XFL.COM** 

# Understanding <u>Embedded - FPGAs (Field Programmable Gate Array)</u>

Embedded - FPGAs, or Field Programmable Gate Arrays, are advanced integrated circuits that offer unparalleled flexibility and performance for digital systems. Unlike traditional fixed-function logic devices, FPGAs can be programmed and reprogrammed to execute a wide array of logical operations, enabling customized functionality tailored to specific applications. This reprogrammability allows developers to iterate designs quickly and implement complex functions without the need for custom hardware.

### **Applications of Embedded - FPGAs**

The versatility of Embedded - FPGAs makes them indispensable in numerous fields. In telecommunications.

| Details                        |                                                           |
|--------------------------------|-----------------------------------------------------------|
| Product Status                 | Obsolete                                                  |
| Number of LABs/CLBs            | 216                                                       |
| Number of Logic Elements/Cells | 1728                                                      |
| Total RAM Bits                 | 24576                                                     |
| Number of I/O                  | 147                                                       |
| Number of Gates                | 119000                                                    |
| Voltage - Supply               | 2.375V ~ 2.625V                                           |
| Mounting Type                  | Surface Mount                                             |
| Operating Temperature          | 0°C ~ 70°C (TA)                                           |
| Package / Case                 | 208-BFQFP                                                 |
| Supplier Device Package        | 208-PQFP (28x28)                                          |
| Purchase URL                   | https://www.e-xfl.com/product-detail/intel/ep1k30qc208-3n |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

## ...and More Features

- -1 speed grade devices are compliant with *PCI Local Bus Specification, Revision 2.2* for 5.0-V operation
- Built-in Joint Test Action Group (JTAG) boundary-scan test (BST) circuitry compliant with IEEE Std. 1149.1-1990, available without consuming additional device logic.
- Operate with a 2.5-V internal supply voltage
- In-circuit reconfigurability (ICR) via external configuration devices, intelligent controller, or JTAG port
- ClockLock™ and ClockBoost™ options for reduced clock delay, clock skew, and clock multiplication
- Built-in, low-skew clock distribution trees
- 100% functional testing of all devices; test vectors or scan chains are not required
- Pull-up on I/O pins before and during configuration

#### ■ Flexible interconnect

- FastTrack® Interconnect continuous routing structure for fast, predictable interconnect delays
- Dedicated carry chain that implements arithmetic functions such as fast adders, counters, and comparators (automatically used by software tools and megafunctions)
- Dedicated cascade chain that implements high-speed, high-fan-in logic functions (automatically used by software tools and megafunctions)
- Tri-state emulation that implements internal tri-state buses
- Up to six global clock signals and four global clear signals

#### Powerful I/O pins

- Individual tri-state output enable control for each pin
- Open-drain option on each I/O pin
- Programmable output slew-rate control to reduce switching noise
- Clamp to V<sub>CCIO</sub> user-selectable on a pin-by-pin basis
- Supports hot-socketing

- Software design support and automatic place-and-route provided by Altera development systems for Windows-based PCs and Sun SPARCstation, and HP 9000 Series 700/800 workstations
- Flexible package options are available in 100 to 484 pins, including the innovative FineLine BGA<sup>TM</sup> packages (see Tables 2 and 3)
- Additional design entry and simulation support provided by EDIF 2 0 0 and 3 0 0 netlist files, library of parameterized modules (LPM), DesignWare components, Verilog HDL, VHDL, and other interfaces to popular EDA tools from manufacturers such as Cadence, Exemplar Logic, Mentor Graphics, OrCAD, Synopsys, Synplicity, VeriBest, and Viewlogic

| Table 2. ACEX | 1K Package Option | ns & I/O Pin Count | Notes (1), (2) |                         |                         |
|---------------|-------------------|--------------------|----------------|-------------------------|-------------------------|
| Device        | 100-Pin TQFP      | 144-Pin TQFP       | 208-Pin PQFP   | 256-Pin<br>FineLine BGA | 484-Pin<br>FineLine BGA |
| EP1K10        | 66                | 92                 | 120            | 136                     | 136 (3)                 |
| EP1K30        |                   | 102                | 147            | 171                     | 171 (3)                 |
| EP1K50        |                   | 102                | 147            | 186                     | 249                     |
| EP1K100       |                   |                    | 147            | 186                     | 333                     |

#### Notes:

- ACEX 1K device package types include thin quad flat pack (TQFP), plastic quad flat pack (PQFP), and FineLine BGA packages.
- (2) Devices in the same package are pin-compatible, although some devices have more I/O pins than others. When planning device migration, use the I/O pins that are common to all devices.
- (3) This option is supported with a 256-pin FineLine BGA package. By using SameFrame<sup>TM</sup> pin migration, all FineLine BGA packages are pin-compatible. For example, a board can be designed to support 256-pin and 484-pin FineLine BGA packages.

| Table 3. ACEX 1K F                                                                               | Package Sizes |              |              |                         |                         |
|--------------------------------------------------------------------------------------------------|---------------|--------------|--------------|-------------------------|-------------------------|
| Device                                                                                           | 100-Pin TQFP  | 144-Pin TQFP | 208-Pin PQFP | 256-Pin<br>FineLine BGA | 484-Pin<br>FineLine BGA |
| Pitch (mm)                                                                                       | 0.50          | 0.50         | 0.50         | 1.0                     | 1.0                     |
| Area (mm²)                                                                                       | 256           | 484          | 936          | 289                     | 529                     |
| $\begin{array}{c} \text{Length} \times \text{width} \\ \text{(mm} \times \text{mm)} \end{array}$ | 16×16         | 22 × 22      | 30.6 × 30.6  | 17 × 17                 | 23 × 23                 |



For more information on the configuration of ACEX 1K devices, see the following documents:

- Configuration Devices for ACEX, APEX, FLEX, & Mercury Devices Data Sheet
- MasterBlaster Serial/USB Communications Cable Data Sheet
- ByteBlasterMV Parallel Port Download Cable Data Sheet
- BitBlaster Serial Download Cable Data Sheet

ACEX 1K devices are supported by Altera development systems, which are integrated packages that offer schematic, text (including AHDL), and waveform design entry, compilation and logic synthesis, full simulation and worst-case timing analysis, and device configuration. The software provides EDIF 2 0 0 and 3 0 0, LPM, VHDL, Verilog HDL, and other interfaces for additional design entry and simulation support from other industry-standard PC- and UNIX workstation-based EDA tools.

The Altera software works easily with common gate array EDA tools for synthesis and simulation. For example, the Altera software can generate Verilog HDL files for simulation with tools such as Cadence Verilog-XL. Additionally, the Altera software contains EDA libraries that use device-specific features such as carry chains, which are used for fast counter and arithmetic functions. For instance, the Synopsys Design Compiler library supplied with the Altera development system includes DesignWare functions that are optimized for the ACEX 1K device architecture.

The Altera development systems run on Windows-based PCs and Sun SPARCstation, and HP 9000 Series 700/800 workstations.



For more information, see the MAX+PLUS II Programmable Logic Development System & Software Data Sheet and the Quartus Programmable Logic Development System & Software Data Sheet.

# Functional Description

Each ACEX 1K device contains an enhanced embedded array that implements memory and specialized logic functions, and a logic array that implements general logic.

The embedded array consists of a series of EABs. When implementing memory functions, each EAB provides 4,096 bits, which can be used to create RAM, ROM, dual-port RAM, or first-in first-out (FIFO) functions. When implementing logic, each EAB can contribute 100 to 600 gates towards complex logic functions such as multipliers, microcontrollers, state machines, and DSP functions. EABs can be used independently, or multiple EABs can be combined to implement larger functions.

### **Embedded Array Block**

The EAB is a flexible block of RAM, with registers on the input and output ports, that is used to implement common gate array megafunctions. Because it is large and flexible, the EAB is suitable for functions such as multipliers, vector scalars, and error correction circuits. These functions can be combined in applications such as digital filters and microcontrollers.

Logic functions are implemented by programming the EAB with a read-only pattern during configuration, thereby creating a large LUT. With LUTs, combinatorial functions are implemented by looking up the results rather than by computing them. This implementation of combinatorial functions can be faster than using algorithms implemented in general logic, a performance advantage that is further enhanced by the fast access times of EABs. The large capacity of EABs enables designers to implement complex functions in a single logic level without the routing delays associated with linked LEs or field-programmable gate array (FPGA) RAM blocks. For example, a single EAB can implement any function with 8 inputs and 16 outputs. Parameterized functions, such as LPM functions, can take advantage of the EAB automatically.

The ACEX 1K enhanced EAB supports dual-port RAM. The dual-port structure is ideal for FIFO buffers with one or two clocks. The ACEX 1K EAB can also support up to 16-bit-wide RAM blocks. The ACEX 1K EAB can act in dual-port or single-port mode. When in dual-port mode, separate clocks may be used for EAB read and write sections, allowing the EAB to be written and read at different rates. It also has separate synchronous clock enable signals for the EAB read and write sections, which allow independent control of these sections.

The EAB can also be used for bidirectional, dual-port memory applications where two ports read or write simultaneously. To implement this type of dual-port memory, two EABs are used to support two simultaneous reads or writes.

Alternatively, one clock and clock enable can be used to control the input registers of the EAB, while a different clock and clock enable control the output registers (see Figure 2).



Figure 2. ACEX 1K Device in Dual-Port RAM Mode Note (1)

#### Notes:

- (1) All registers can be asynchronously cleared by EAB local interconnect signals, global signals, or the chip-wide reset.
- (2) EP1K10, EP1K30, and EP1K50 devices have 88 EAB local interconnect channels; EP1K100 devices have 104 EAB local interconnect channels.

The EAB can use Altera megafunctions to implement dual-port RAM applications where both ports can read or write, as shown in Figure 3. The ACEX 1K EAB can also be used in a single-port mode (see Figure 4).

Figure 8. ACEX 1K Logic Element



The programmable flipflop in the LE can be configured for D, T, JK, or SR operation. The clock, clear, and preset control signals on the flipflop can be driven by global signals, general-purpose I/O pins, or any internal logic. For combinatorial functions, the flipflop is bypassed and the LUT's output drives the LE's output.

The LE has two outputs that drive the interconnect: one drives the local interconnect, and the other drives either the row or column FastTrack Interconnect routing structure. The two outputs can be controlled independently. For example, the LUT can drive one output while the register drives the other output. This feature, called register packing, can improve LE utilization because the register and the LUT can be used for unrelated functions.

The ACEX 1K architecture provides two types of dedicated high-speed data paths that connect adjacent LEs without using local interconnect paths: carry chains and cascade chains. The carry chain supports high-speed counters and adders, and the cascade chain implements wide-input functions with minimum delay. Carry and cascade chains connect all LEs in a LAB and all LABs in the same row. Intensive use of carry and cascade chains can reduce routing flexibility. Therefore, the use of these chains should be limited to speed-critical portions of a design.

#### Normal Mode

The normal mode is suitable for general logic applications and wide decoding functions that can take advantage of a cascade chain. In normal mode, four data inputs from the LAB local interconnect and the carry-in are inputs to a 4-input LUT. The compiler automatically selects the carry-in or the DATA3 signal as one of the inputs to the LUT. The LUT output can be combined with the cascade-in signal to form a cascade chain through the cascade-out signal. Either the register or the LUT can be used to drive both the local interconnect and the FastTrack Interconnect routing structure at the same time.

The LUT and the register in the LE can be used independently (register packing). To support register packing, the LE has two outputs; one drives the local interconnect, and the other drives the FastTrack Interconnect routing structure. The DATA4 signal can drive the register directly, allowing the LUT to compute a function that is independent of the registered signal; a 3-input function can be computed in the LUT, and a fourth independent signal can be registered. Alternatively, a 4-input function can be generated, and one of the inputs to this function can be used to drive the register. The register in a packed LE can still use the clock enable, clear, and preset signals in the LE. In a packed LE, the register can drive the FastTrack Interconnect routing structure while the LUT drives the local interconnect, or vice versa.

#### Arithmetic Mode

The arithmetic mode offers two 3-input LUTs that are ideal for implementing adders, accumulators, and comparators. One LUT computes a 3-input function; the other generates a carry output. As shown in Figure 11, the first LUT uses the carry-in signal and two data inputs from the LAB local interconnect to generate a combinatorial or registered output. For example, in an adder, this output is the sum of three signals: a, b, and carry-in. The second LUT uses the same three signals to generate a carry-out signal, thereby creating a carry chain. The arithmetic mode also supports simultaneous use of the cascade chain.

#### **Up/Down Counter Mode**

The up/down counter mode offers counter enable, clock enable, synchronous up/down control, and data loading options. These control signals are generated by the data inputs from the LAB local interconnect, the carry-in signal, and output feedback from the programmable register. Two 3-input LUTs are used; one generates the counter data, and the other generates the fast carry bit. A 2-to-1 multiplexer provides synchronous loading. Data can also be loaded asynchronously with the clear and preset register control signals without using the LUT resources.

For improved routing, the row interconnect consists of a combination of full-length and half-length channels. The full-length channels connect to all LABs in a row; the half-length channels connect to the LABs in half of the row. The EAB can be driven by the half-length channels in the left half of the row and by the full-length channels. The EAB drives out to the full-length channels. In addition to providing a predictable, row-wide interconnect, this architecture provides increased routing resources. Two neighboring LABs can be connected using a half-row channel, thereby saving the other half of the channel for the other half of the row.

Table 6 summarizes the FastTrack Interconnect routing structure resources available in each ACEX 1K device.

| Table 6. ACEX 1K FastTrack Interconnect Resources |      |                     |         |                        |  |
|---------------------------------------------------|------|---------------------|---------|------------------------|--|
| Device                                            | Rows | Channels per<br>Row | Columns | Channels per<br>Column |  |
| EP1K10                                            | 3    | 144                 | 24      | 24                     |  |
| EP1K30                                            | 6    | 216                 | 36      | 24                     |  |
| EP1K50                                            | 10   | 216                 | 36      | 24                     |  |
| EP1K100                                           | 12   | 312                 | 52      | 24                     |  |

In addition to general-purpose I/O pins, ACEX 1K devices have six dedicated input pins that provide low-skew signal distribution across the device. These six inputs can be used for global clock, clear, preset, and peripheral output-enable and clock-enable control signals. These signals are available as control signals for all LABs and IOEs in the device. The dedicated inputs can also be used as general-purpose data inputs because they can feed the local interconnect of each LAB in the device.

Figure 14 shows the interconnection of adjacent LABs and EABs, with row, column, and local interconnects, as well as the associated cascade and carry chains. Each LAB is labeled according to its location: a letter represents the row and a number represents the column. For example, LAB B3 is in row B, column 3.

On all ACEX 1K devices, the input path from the I/O pad to the FastTrack Interconnect has a programmable delay element that can be used to guarantee a zero hold time. Depending on the placement of the IOE relative to what it is driving, the designer may choose to turn on the programmable delay to ensure a zero hold time or turn it off to minimize setup time. This feature is used to reduce setup time for complex pin-to-register paths (e.g., PCI designs).

Each IOE selects the clock, clear, clock enable, and output enable controls from a network of I/O control signals called the peripheral control bus. The peripheral control bus uses high-speed drivers to minimize signal skew across devices and provides up to 12 peripheral control signals that can be allocated as follows:

- Up to eight output enable signals
- Up to six clock enable signals
- Up to two clock signals
- Up to two clear signals

If more than six clock-enable or eight output-enable signals are required, each IOE on the device can be controlled by clock enable and output enable signals driven by specific LEs. In addition to the two clock signals available on the peripheral control bus, each IOE can use one of two dedicated clock pins. Each peripheral control signal can be driven by any of the dedicated input pins or the first LE of each LAB in a particular row. In addition, a LE in a different row can drive a column interconnect, which causes a row interconnect to drive the peripheral control signal. The chipwide reset signal resets all IOE registers, overriding any other control signals.

When a dedicated clock pin drives IOE registers, it can be inverted for all IOEs in the device. All IOEs must use the same sense of the clock. For example, if any IOE uses the inverted clock, all IOEs must use the inverted clock, and no IOE can use the non-inverted clock. However, LEs can still use the true or complement of the clock on an LAB-by-LAB basis.

The incoming signal may be inverted at the dedicated clock pin and will drive all IOEs. For the true and complement of a clock to be used to drive IOEs, drive it into both global clock pins. One global clock pin will supply the true, and the other will supply the complement.

When the true and complement of a dedicated input drives IOE clocks, two signals on the peripheral control bus are consumed, one for each sense of the clock.

The VCCINT pins must always be connected to a 2.5-V power supply. With a 2.5-V  $V_{\rm CCINT}$  level, input voltages are compatible with 2.5-V, 3.3-V, and 5.0-V inputs. The VCCIO pins can be connected to either a 2.5-V or 3.3-V power supply, depending on the output requirements. When the VCCIO pins are connected to a 2.5-V power supply, the output levels are compatible with 2.5-V systems. When the VCCIO pins are connected to a 3.3-V power supply, the output high is at 3.3 V and is therefore compatible with 3.3-V or 5.0-V systems. Devices operating with  $V_{\rm CCIO}$  levels higher than 3.0 V achieve a faster timing delay of  $t_{OD2}$  instead of  $t_{OD1}$ .

Table 13 summarizes ACEX 1K MultiVolt I/O support.

| Table 13. ACEX 1      | K MultiVo | It I/O Supp  | oort         |              |            |          |
|-----------------------|-----------|--------------|--------------|--------------|------------|----------|
| V <sub>CCIO</sub> (V) | Inp       | out Signal   | (V)          | Out          | put Signal | (V)      |
|                       | 2.5       | 3.3          | 5.0          | 2.5          | 3.3        | 5.0      |
| 2.5                   | <b>✓</b>  | <b>√</b> (1) | <b>√</b> (1) | ✓            |            |          |
| 3.3                   | <b>✓</b>  | <b>✓</b>     | <b>√</b> (1) | <b>√</b> (2) | <b>✓</b>   | <b>✓</b> |

#### Notes:

- (1) The PCI clamping diode must be disabled on an input which is driven with a voltage higher than  $V_{\rm CCIO}$ .
- (2) When  $V_{\rm CCIO}$  = 3.3 V, an ACEX 1K device can drive a 2.5-V device that has 3.3-V tolerant inputs.

Open-drain output pins on ACEX 1K devices (with a pull-up resistor to the 5.0-V supply) can drive 5.0-V CMOS input pins that require a higher  $V_{IH}$  than LVTTL. When the open-drain pin is active, it will drive low. When the pin is inactive, the resistor will pull up the trace to 5.0 V, thereby meeting the CMOS  $V_{OH}$  requirement. The open-drain pin will only drive low or tri-state; it will never drive high. The rise time is dependent on the value of the pull-up resistor and load impedance. The  $I_{OL}$  current specification should be considered when selecting a pull-up resistor.

# Power Sequencing & Hot-Socketing

Because ACEX 1K devices can be used in a mixed-voltage environment, they have been designed specifically to tolerate any possible power-up sequence. The  $V_{\rm CCIO}$  and  $V_{\rm CCINT}$  power planes can be powered in any order.

Signals can be driven into ACEX 1K devices before and during power up without damaging the device. Additionally, ACEX 1K devices do not drive out during power up. Once operating conditions are reached, ACEX 1K devices operate as specified by the user.

# IEEE Std. 1149.1 (JTAG) Boundary-Scan Support

All ACEX 1K devices provide JTAG BST circuitry that complies with the IEEE Std. 1149.1-1990 specification. ACEX 1K devices can also be configured using the JTAG pins through the ByteBlasterMV or BitBlaster download cable, or via hardware that uses the Jam<sup>TM</sup> Standard Test and Programming Language (STAPL), JEDEC standard JESD-71. JTAG boundary-scan testing can be performed before or after configuration, but not during configuration. ACEX 1K devices support the JTAG instructions shown in Table 14.

| Table 14. ACEX 1K J | TAG Instructions                                                                                                                                                                                                               |
|---------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| JTAG Instruction    | Description                                                                                                                                                                                                                    |
| SAMPLE/PRELOAD      | Allows a snapshot of signals at the device pins to be captured and examined during normal device operation and permits an initial data pattern to be output at the device pins.                                                |
| EXTEST              | Allows the external circuitry and board-level interconnections to be tested by forcing a test pattern at the output pins and capturing test results at the input pins.                                                         |
| BYPASS              | Places the 1-bit bypass register between the TDI and TDO pins, allowing the BST data to pass synchronously through a selected device to adjacent devices during normal operation.                                              |
| USERCODE            | Selects the user electronic signature (USERCODE) register and places it between the TDI and TDO pins, allowing the USERCODE to be serially shifted out of TDO.                                                                 |
| IDCODE              | Selects the IDCODE register and places it between TDI and TDO, allowing the IDCODE to be serially shifted out of TDO.                                                                                                          |
| ICR Instructions    | These instructions are used when configuring an ACEX 1K device via JTAG ports using a MasterBlaster, ByteBlasterMV, or BitBlaster download cable, or a Jam File (.jam) or Jam Byte-Code File (.jbc) via an embedded processor. |

The instruction register length of ACEX 1K devices is 10 bits. The USERCODE register length in ACEX 1K devices is 32 bits; 7 bits are determined by the user, and 25 bits are pre-determined. Tables 15 and 16 show the boundary-scan register length and device IDCODE information for ACEX 1K devices.

| Table 15. ACEX 1K Boundary-Scan Register Length |                               |  |  |  |
|-------------------------------------------------|-------------------------------|--|--|--|
| Device                                          | Boundary-Scan Register Length |  |  |  |
| EP1K10                                          | 438                           |  |  |  |
| EP1K30                                          | 690                           |  |  |  |
| EP1K50                                          | 798                           |  |  |  |
| EP1K100                                         | 1,050                         |  |  |  |

### **Generic Testing**

Each ACEX 1K device is functionally tested. Complete testing of each configurable static random access memory (SRAM) bit and all logic functionality ensures 100% yield. AC test measurements for ACEX 1K devices are made under conditions equivalent to those shown in Figure 21. Multiple test patterns can be used to configure devices during all stages of the production flow.

Figure 21. ACEX 1K AC Test Conditions

Power supply transients can affect AC measurements. Simultaneous transitions of multiple outputs should be avoided for accurate measurement. Threshold tests must not be performed under AC conditions. Large-amplitude, fast-groundcurrent transients normally occur as the device outputs discharge the load capacitances. When these transients flow through the parasitic inductance between the device ground pin and the test system ground, significant reductions in observable noise immunity can result. Numbers in brackets are for 2.5-V devices or outputs. Numbers without brackets are for 3.3-V devices or outputs.



# Operating Conditions

Tables 18 through 21 provide information on absolute maximum ratings, recommended operating conditions, DC operating conditions, and capacitance for 2.5-V ACEX 1K devices.

| Table 1            | 8. ACEX 1K Device Absolute I | Maximum Ratings Note (1)                 |      |      |      |
|--------------------|------------------------------|------------------------------------------|------|------|------|
| Symbol             | Parameter                    | Conditions                               | Min  | Max  | Unit |
| V <sub>CCINT</sub> | Supply voltage               | With respect to ground (2)               | -0.5 | 3.6  | V    |
| V <sub>CCIO</sub>  |                              |                                          | -0.5 | 4.6  | V    |
| VI                 | DC input voltage             |                                          | -2.0 | 5.75 | V    |
| I <sub>OUT</sub>   | DC output current, per pin   |                                          | -25  | 25   | mA   |
| T <sub>STG</sub>   | Storage temperature          | No bias                                  | -65  | 150  | ° C  |
| T <sub>AMB</sub>   | Ambient temperature          | Under bias                               | -65  | 135  | ° C  |
| TJ                 | Junction temperature         | PQFP, TQFP, and BGA packages, under bias |      | 135  | ° C  |

| Table 2            | 1. ACEX 1K Device Capacitan              | ce Note (14)                        |     |     |      |
|--------------------|------------------------------------------|-------------------------------------|-----|-----|------|
| Symbol             | Parameter                                | Conditions                          | Min | Max | Unit |
| C <sub>IN</sub>    | Input capacitance                        | V <sub>IN</sub> = 0 V, f = 1.0 MHz  |     | 10  | pF   |
| C <sub>INCLK</sub> | Input capacitance on dedicated clock pin | V <sub>IN</sub> = 0 V, f = 1.0 MHz  |     | 12  | pF   |
| C <sub>OUT</sub>   | Output capacitance                       | V <sub>OUT</sub> = 0 V, f = 1.0 MHz |     | 10  | pF   |

#### Notes to tables:

- (1) See the Operating Requirements for Altera Devices Data Sheet.
- (2) Minimum DC input voltage is -0.5 V. During transitions, the inputs may undershoot to -2.0 V for input currents less than 100 mA and periods shorter than 20 ns.
- (3) Numbers in parentheses are for industrial- and extended-temperature-range devices.
- (4) Maximum  $V_{CC}$  rise time is 100 ms, and  $V_{CC}$  must rise monotonically.
- (5) All pins, including dedicated inputs, clock, I/O, and JTAG pins, may be driven before V<sub>CCINT</sub> and V<sub>CCIO</sub> are powered.
- (6) Typical values are for  $T_A = 25^{\circ}$  C,  $V_{CCINT} = 2.5$  V, and  $V_{CCIO} = 2.5$  V or 3.3 V.
- (7) These values are specified under the ACEX 1K Recommended Operating Conditions shown in Table 19 on page 46.
- (8) The ACEX 1K input buffers are compatible with 2.5-V, 3.3-V (LVTTL and LVCMOS), and 5.0-V TTL and CMOS signals. Additionally, the input buffers are 3.3-V PCI compliant when V<sub>CCIO</sub> and V<sub>CCINT</sub> meet the relationship shown in Figure 22.
- The I<sub>OH</sub> parameter refers to high-level TTL, PCI, or CMOS output current.
- (10) The  $I_{OL}$  parameter refers to low-level TTL, PCI, or CMOS output current. This parameter applies to open-drain pins as well as output pins.
- (11) This value is specified for normal device operation. The value may vary during power-up.
- (12) This parameter applies to -1 speed grade commercial temperature devices and -2 speed grade industrial and extended temperature devices.
- (13) Pin pull-up resistance values will be lower if the pin is driven higher than V<sub>CCIO</sub> by an external source.
- (14) Capacitance is sample-tested only.

| Symbol                 | Parameter                                                        | Conditions |
|------------------------|------------------------------------------------------------------|------------|
| t <sub>EABDATA1</sub>  | Data or address delay to EAB for combinatorial input             |            |
| t <sub>EABDATA2</sub>  | Data or address delay to EAB for registered input                |            |
| t <sub>EABWE1</sub>    | Write enable delay to EAB for combinatorial input                |            |
| t <sub>EABWE2</sub>    | Write enable delay to EAB for registered input                   |            |
| t <sub>EABRE1</sub>    | Read enable delay to EAB for combinatorial input                 |            |
| t <sub>EABRE2</sub>    | Read enable delay to EAB for registered input                    |            |
| t <sub>EABCLK</sub>    | EAB register clock delay                                         |            |
| t <sub>EABCO</sub>     | EAB register clock-to-output delay                               |            |
| t <sub>EABBYPASS</sub> | Bypass register delay                                            |            |
| t <sub>EABSU</sub>     | EAB register setup time before clock                             |            |
| t <sub>EABH</sub>      | EAB register hold time after clock                               |            |
| t <sub>EABCLR</sub>    | EAB register asynchronous clear time to output delay             |            |
| $t_{AA}$               | Address access delay (including the read enable to output delay) |            |
| $t_{WP}$               | Write pulse width                                                |            |
| $t_{RP}$               | Read pulse width                                                 |            |
| t <sub>WDSU</sub>      | Data setup time before falling edge of write pulse               | (5)        |
| t <sub>WDH</sub>       | Data hold time after falling edge of write pulse                 | (5)        |
| t <sub>WASU</sub>      | Address setup time before rising edge of write pulse             | (5)        |
| t <sub>WAH</sub>       | Address hold time after falling edge of write pulse              | (5)        |
| t <sub>RASU</sub>      | Address setup time before rising edge of read pulse              |            |
| t <sub>RAH</sub>       | Address hold time after falling edge of read pulse               |            |
| $t_{WO}$               | Write enable to data output valid delay                          |            |
| $t_{DD}$               | Data-in to data-out valid delay                                  |            |
| t <sub>EABOUT</sub>    | Data-out delay                                                   |            |
| t <sub>EABCH</sub>     | Clock high time                                                  |            |
| t <sub>EABCL</sub>     | Clock low time                                                   |            |

Tables 30 through 36 show EP1K10 device internal and external timing parameters.

| Table 30. EP1K10    | 0 Device LE | Timing Micro | parameters | Note (1) |     |     |      |
|---------------------|-------------|--------------|------------|----------|-----|-----|------|
| Symbol              |             |              | Speed      | Grade    |     |     | Unit |
|                     | -           | 1            | -          | 2        | -   | -3  |      |
|                     | Min         | Max          | Min        | Max      | Min | Max |      |
| $t_{LUT}$           |             | 0.7          |            | 0.8      |     | 1.1 | ns   |
| $t_{CLUT}$          |             | 0.5          |            | 0.6      |     | 0.8 | ns   |
| t <sub>RLUT</sub>   |             | 0.6          |            | 0.7      |     | 1.0 | ns   |
| t <sub>PACKED</sub> |             | 0.4          |            | 0.4      |     | 0.5 | ns   |
| $t_{EN}$            |             | 0.9          |            | 1.0      |     | 1.3 | ns   |
| $t_{CICO}$          |             | 0.1          |            | 0.1      |     | 0.2 | ns   |
| t <sub>CGEN</sub>   |             | 0.4          |            | 0.5      |     | 0.7 | ns   |
| t <sub>CGENR</sub>  |             | 0.1          |            | 0.1      |     | 0.2 | ns   |
| t <sub>CASC</sub>   |             | 0.7          |            | 0.9      |     | 1.1 | ns   |
| $t_{C}$             |             | 1.1          |            | 1.3      |     | 1.7 | ns   |
| $t_{\rm CO}$        |             | 0.5          |            | 0.7      |     | 0.9 | ns   |
| t <sub>COMB</sub>   |             | 0.4          |            | 0.5      |     | 0.7 | ns   |
| t <sub>SU</sub>     | 0.7         |              | 0.8        |          | 1.0 |     | ns   |
| t <sub>H</sub>      | 0.9         |              | 1.0        |          | 1.1 |     | ns   |
| t <sub>PRE</sub>    |             | 0.8          |            | 1.0      |     | 1.4 | ns   |
| t <sub>CLR</sub>    |             | 0.9          |            | 1.0      |     | 1.4 | ns   |
| t <sub>CH</sub>     | 2.0         |              | 2.5        |          | 2.5 |     | ns   |
| $t_{CL}$            | 2.0         |              | 2.5        |          | 2.5 |     | ns   |

| Symbol              |     | Speed Grade |     |     |     |      |    |  |
|---------------------|-----|-------------|-----|-----|-----|------|----|--|
|                     | -   | 1           | -   | 2   | -   | 3    |    |  |
|                     | Min | Max         | Min | Max | Min | Max  |    |  |
| $t_{IOD}$           |     | 2.6         |     | 3.1 |     | 4.0  | ns |  |
| t <sub>IOC</sub>    |     | 0.3         |     | 0.4 |     | 0.5  | ns |  |
| t <sub>IOCO</sub>   |     | 0.9         |     | 1.0 |     | 1.4  | ns |  |
| t <sub>IOCOMB</sub> |     | 0.0         |     | 0.0 |     | 0.0  | ns |  |
| t <sub>iosu</sub>   | 1.3 |             | 1.5 |     | 2.0 |      | ns |  |
| t <sub>IOH</sub>    | 0.9 |             | 1.0 |     | 1.4 |      | ns |  |
| t <sub>IOCLR</sub>  |     | 1.1         |     | 1.3 |     | 1.7  | ns |  |
| t <sub>OD1</sub>    |     | 3.1         |     | 3.7 |     | 4.1  | ns |  |
| t <sub>OD2</sub>    |     | 2.6         |     | 3.3 |     | 3.9  | ns |  |
| t <sub>OD3</sub>    |     | 5.8         |     | 6.9 |     | 8.3  | ns |  |
| $t_{XZ}$            |     | 3.8         |     | 4.5 |     | 5.9  | ns |  |
| $t_{ZX1}$           |     | 3.8         |     | 4.5 |     | 5.9  | ns |  |
| $t_{ZX2}$           |     | 3.3         |     | 4.1 |     | 5.7  | ns |  |
| $t_{ZX3}$           |     | 6.5         |     | 7.7 |     | 10.1 | ns |  |
| t <sub>INREG</sub>  |     | 3.7         |     | 4.3 |     | 5.7  | ns |  |
| t <sub>IOFD</sub>   |     | 0.9         |     | 1.0 |     | 1.4  | ns |  |
| t <sub>INCOMB</sub> |     | 1.9         |     | 2.3 |     | 3.0  | ns |  |

| Symbol            | Speed Grade |     |     |     |     |     |    |
|-------------------|-------------|-----|-----|-----|-----|-----|----|
|                   | -1          |     | -2  |     | -3  |     | ı  |
|                   | Min         | Max | Min | Max | Min | Max |    |
| $t_{CO}$          |             | 0.6 |     | 0.6 |     | 0.7 | ns |
| t <sub>COMB</sub> |             | 0.3 |     | 0.4 |     | 0.5 | ns |
| t <sub>SU</sub>   | 0.5         |     | 0.6 |     | 0.7 |     | ns |
| $t_H$             | 0.5         |     | 0.6 |     | 0.8 |     | ns |
| t <sub>PRE</sub>  |             | 0.4 |     | 0.5 |     | 0.7 | ns |
| t <sub>CLR</sub>  |             | 0.8 |     | 1.0 |     | 1.2 | ns |
| t <sub>CH</sub>   | 2.0         |     | 2.5 |     | 3.0 |     | ns |
| $t_{CL}$          | 2.0         |     | 2.5 |     | 3.0 |     | ns |

| Symbol              | Speed Grade |     |     |     |     |     |    |
|---------------------|-------------|-----|-----|-----|-----|-----|----|
|                     | -1          |     | -2  |     | -3  |     |    |
|                     | Min         | Max | Min | Max | Min | Max |    |
| $t_{IOD}$           |             | 1.3 |     | 1.3 |     | 1.9 | ns |
| t <sub>IOC</sub>    |             | 0.3 |     | 0.4 |     | 0.4 | ns |
| t <sub>IOCO</sub>   |             | 1.7 |     | 2.1 |     | 2.6 | ns |
| t <sub>IOCOMB</sub> |             | 0.5 |     | 0.6 |     | 0.8 | ns |
| t <sub>IOSU</sub>   | 0.8         |     | 1.0 |     | 1.3 |     | ns |
| t <sub>IOH</sub>    | 0.4         |     | 0.5 |     | 0.6 |     | ns |
| t <sub>IOCLR</sub>  |             | 0.2 |     | 0.2 |     | 0.4 | ns |
| t <sub>OD1</sub>    |             | 1.2 |     | 1.2 |     | 1.9 | ns |
| t <sub>OD2</sub>    |             | 0.7 |     | 0.8 |     | 1.7 | ns |
| t <sub>OD3</sub>    |             | 2.7 |     | 3.0 |     | 4.3 | ns |
| $t_{XZ}$            |             | 4.7 |     | 5.7 |     | 7.5 | ns |
| $t_{ZX1}$           |             | 4.7 |     | 5.7 |     | 7.5 | ns |
| $t_{ZX2}$           |             | 4.2 |     | 5.3 |     | 7.3 | ns |
| $t_{ZX3}$           |             | 6.2 |     | 7.5 |     | 9.9 | ns |
| t <sub>INREG</sub>  |             | 3.5 |     | 4.2 |     | 5.6 | ns |
| t <sub>IOFD</sub>   |             | 1.1 |     | 1.3 |     | 1.8 | ns |
| t <sub>INCOMB</sub> |             | 1.1 |     | 1.3 |     | 1.8 | ns |

| Symbol                 | Speed Grade |     |     |     |     |     |    |
|------------------------|-------------|-----|-----|-----|-----|-----|----|
|                        | -1          |     | -2  |     | -3  |     |    |
|                        | Min         | Max | Min | Max | Min | Max |    |
| t <sub>EABDATA1</sub>  |             | 1.5 |     | 2.0 |     | 2.6 | ns |
| t <sub>EABDATA1</sub>  |             | 0.0 |     | 0.0 |     | 0.0 | ns |
| t <sub>EABWE1</sub>    |             | 1.5 |     | 2.0 |     | 2.6 | ns |
| t <sub>EABWE2</sub>    |             | 0.3 |     | 0.4 |     | 0.5 | ns |
| t <sub>EABRE1</sub>    |             | 0.3 |     | 0.4 |     | 0.5 | ns |
| t <sub>EABRE2</sub>    |             | 0.0 |     | 0.0 |     | 0.0 | ns |
| t <sub>EABCLK</sub>    |             | 0.0 |     | 0.0 |     | 0.0 | ns |
| t <sub>EABCO</sub>     |             | 0.3 |     | 0.4 |     | 0.5 | ns |
| t <sub>EABBYPASS</sub> |             | 0.1 |     | 0.1 |     | 0.2 | ns |
| t <sub>EABSU</sub>     | 0.8         |     | 1.0 |     | 1.4 |     | ns |
| t <sub>EABH</sub>      | 0.1         |     | 0.1 |     | 0.2 |     | ns |
| t <sub>EABCLR</sub>    | 0.3         |     | 0.4 |     | 0.5 |     | ns |
| $t_{AA}$               |             | 4.0 |     | 5.1 |     | 6.6 | ns |
| $t_{WP}$               | 2.7         |     | 3.5 |     | 4.7 |     | ns |
| t <sub>RP</sub>        | 1.0         |     | 1.3 |     | 1.7 |     | ns |
| t <sub>WDSU</sub>      | 1.0         |     | 1.3 |     | 1.7 |     | ns |
| $t_{WDH}$              | 0.2         |     | 0.2 |     | 0.3 |     | ns |
| t <sub>WASU</sub>      | 1.6         |     | 2.1 |     | 2.8 |     | ns |
| t <sub>WAH</sub>       | 1.6         |     | 2.1 |     | 2.8 |     | ns |
| t <sub>RASU</sub>      | 3.0         |     | 3.9 |     | 5.2 |     | ns |
| t <sub>RAH</sub>       | 0.1         |     | 0.1 |     | 0.2 |     | ns |
| $t_{WO}$               |             | 1.5 |     | 2.0 |     | 2.6 | ns |
| $t_{DD}$               |             | 1.5 |     | 2.0 |     | 2.6 | ns |
| t <sub>EABOUT</sub>    |             | 0.2 |     | 0.3 |     | 0.3 | ns |
| t <sub>EABCH</sub>     | 1.5         |     | 2.0 |     | 2.5 |     | ns |
| t <sub>EABCL</sub>     | 2.7         |     | 3.5 |     | 4.7 |     | ns |

| Symbol                  | Speed Grade |     |     |     |      |     |    |
|-------------------------|-------------|-----|-----|-----|------|-----|----|
|                         | -1          |     | -2  |     | -3   |     |    |
|                         | Min         | Max | Min | Max | Min  | Max |    |
| t <sub>EABAA</sub>      |             | 5.9 |     | 7.6 |      | 9.9 | ns |
| t <sub>EABRCOMB</sub>   | 5.9         |     | 7.6 |     | 9.9  |     | ns |
| t <sub>EABRCREG</sub>   | 5.1         |     | 6.5 |     | 8.5  |     | ns |
| t <sub>EABWP</sub>      | 2.7         |     | 3.5 |     | 4.7  |     | ns |
| t <sub>EABWCOMB</sub>   | 5.9         |     | 7.7 |     | 10.3 |     | ns |
| t <sub>EABWCREG</sub>   | 5.4         |     | 7.0 |     | 9.4  |     | ns |
| t <sub>EABDD</sub>      |             | 3.4 |     | 4.5 |      | 5.9 | ns |
| t <sub>EABDATA</sub> CO |             | 0.5 |     | 0.7 |      | 0.8 | ns |
| t <sub>EABDATASU</sub>  | 0.8         |     | 1.0 |     | 1.4  |     | ns |
| t <sub>EABDATAH</sub>   | 0.1         |     | 0.1 |     | 0.2  |     | ns |
| t <sub>EABWESU</sub>    | 1.1         |     | 1.4 |     | 1.9  |     | ns |
| t <sub>EABWEH</sub>     | 0.0         |     | 0.0 |     | 0.0  |     | ns |
| t <sub>EABWDSU</sub>    | 1.0         |     | 1.3 |     | 1.7  |     | ns |
| t <sub>EABWDH</sub>     | 0.2         |     | 0.2 |     | 0.3  |     | ns |
| t <sub>EABWASU</sub>    | 4.1         |     | 5.2 |     | 6.8  |     | ns |
| t <sub>EABWAH</sub>     | 0.0         |     | 0.0 |     | 0.0  |     | ns |
| t <sub>EABWO</sub>      |             | 3.4 |     | 4.5 |      | 5.9 | ns |

During initialization, which occurs immediately after configuration, the device resets registers, enables I/O pins, and begins to operate as a logic device. Before and during configuration, all I/O pins (except dedicated inputs, clock, or configuration pins) are pulled high by a weak pull-up resistor. Together, the configuration and initialization processes are called *command mode*; normal device operation is called *user mode*.

SRAM configuration elements allow ACEX 1K devices to be reconfigured in-circuit by loading new configuration data into the device. Real-time reconfiguration is performed by forcing the device into command mode with a device pin, loading different configuration data, re-initializing the device, and resuming user-mode operation. The entire reconfiguration process requires less than 40 ms and can be used to reconfigure an entire system dynamically. In-field upgrades can be performed by distributing new configuration files.

#### **Configuration Schemes**

The configuration data for an ACEX 1K device can be loaded with one of five configuration schemes (see Table 59), chosen on the basis of the target application. An EPC16, EPC2, EPC1, or EPC1441 configuration device, intelligent controller, or the JTAG port can be used to control the configuration of a ACEX 1K device, allowing automatic configuration on system power-up.

Multiple ACEX 1K devices can be configured in any of the five configuration schemes by connecting the configuration enable (nCE) and configuration enable output (nCEO) pins on each device. Additional APEX 20K, APEX 20KE, FLEX 10K, FLEX 10KA, FLEX 10KE, ACEX 1K, and FLEX 6000 devices can be configured in the same serial chain.

| Table 59. Data Sources for ACEX 1K Configuration |                                                                                                  |  |  |  |  |
|--------------------------------------------------|--------------------------------------------------------------------------------------------------|--|--|--|--|
| Configuration Scheme                             | Data Source                                                                                      |  |  |  |  |
| Configuration device                             | EPC16, EPC2, EPC1, or EPC1441 configuration device                                               |  |  |  |  |
| Passive serial (PS)                              | BitBlaster or ByteBlasterMV download cables, or serial data source                               |  |  |  |  |
| Passive parallel asynchronous (PPA)              | Parallel data source                                                                             |  |  |  |  |
| Passive parallel synchronous (PPS)               | Parallel data source                                                                             |  |  |  |  |
| JTAG                                             | BitBlaster or ByteBlasterMV download cables, or microprocessor with a Jam STAPL File or JBC File |  |  |  |  |

## Device Pin-Outs

See the Altera web site (http://www.altera.com) or the *Altera Documentation Library* for pin-out information.