



Welcome to **E-XFL.COM** 

## Understanding <u>Embedded - FPGAs (Field Programmable Gate Array)</u>

Embedded - FPGAs, or Field Programmable Gate Arrays, are advanced integrated circuits that offer unparalleled flexibility and performance for digital systems. Unlike traditional fixed-function logic devices, FPGAs can be programmed and reprogrammed to execute a wide array of logical operations, enabling customized functionality tailored to specific applications. This reprogrammability allows developers to iterate designs quickly and implement complex functions without the need for custom hardware.

### **Applications of Embedded - FPGAs**

The versatility of Embedded - FPGAs makes them indispensable in numerous fields. In telecommunications.

| Details                        |                                                          |
|--------------------------------|----------------------------------------------------------|
| Product Status                 | Obsolete                                                 |
| Number of LABs/CLBs            | 216                                                      |
| Number of Logic Elements/Cells | 1728                                                     |
| Total RAM Bits                 | 24576                                                    |
| Number of I/O                  | 102                                                      |
| Number of Gates                | 119000                                                   |
| Voltage - Supply               | 2.375V ~ 2.625V                                          |
| Mounting Type                  | Surface Mount                                            |
| Operating Temperature          | 0°C ~ 70°C (TA)                                          |
| Package / Case                 | 144-LQFP                                                 |
| Supplier Device Package        | 144-TQFP (20x20)                                         |
| Purchase URL                   | https://www.e-xfl.com/product-detail/intel/ep1k30tc144-1 |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

### ...and More Features

- -1 speed grade devices are compliant with *PCI Local Bus Specification, Revision 2.2* for 5.0-V operation
- Built-in Joint Test Action Group (JTAG) boundary-scan test (BST) circuitry compliant with IEEE Std. 1149.1-1990, available without consuming additional device logic.
- Operate with a 2.5-V internal supply voltage
- In-circuit reconfigurability (ICR) via external configuration devices, intelligent controller, or JTAG port
- ClockLock™ and ClockBoost™ options for reduced clock delay, clock skew, and clock multiplication
- Built-in, low-skew clock distribution trees
- 100% functional testing of all devices; test vectors or scan chains are not required
- Pull-up on I/O pins before and during configuration

#### ■ Flexible interconnect

- FastTrack® Interconnect continuous routing structure for fast, predictable interconnect delays
- Dedicated carry chain that implements arithmetic functions such as fast adders, counters, and comparators (automatically used by software tools and megafunctions)
- Dedicated cascade chain that implements high-speed, high-fan-in logic functions (automatically used by software tools and megafunctions)
- Tri-state emulation that implements internal tri-state buses
- Up to six global clock signals and four global clear signals

#### Powerful I/O pins

- Individual tri-state output enable control for each pin
- Open-drain option on each I/O pin
- Programmable output slew-rate control to reduce switching noise
- Clamp to V<sub>CCIO</sub> user-selectable on a pin-by-pin basis
- Supports hot-socketing



For more information on the configuration of ACEX 1K devices, see the following documents:

- Configuration Devices for ACEX, APEX, FLEX, & Mercury Devices Data Sheet
- MasterBlaster Serial/USB Communications Cable Data Sheet
- ByteBlasterMV Parallel Port Download Cable Data Sheet
- BitBlaster Serial Download Cable Data Sheet

ACEX 1K devices are supported by Altera development systems, which are integrated packages that offer schematic, text (including AHDL), and waveform design entry, compilation and logic synthesis, full simulation and worst-case timing analysis, and device configuration. The software provides EDIF 2 0 0 and 3 0 0, LPM, VHDL, Verilog HDL, and other interfaces for additional design entry and simulation support from other industry-standard PC- and UNIX workstation-based EDA tools.

The Altera software works easily with common gate array EDA tools for synthesis and simulation. For example, the Altera software can generate Verilog HDL files for simulation with tools such as Cadence Verilog-XL. Additionally, the Altera software contains EDA libraries that use device-specific features such as carry chains, which are used for fast counter and arithmetic functions. For instance, the Synopsys Design Compiler library supplied with the Altera development system includes DesignWare functions that are optimized for the ACEX 1K device architecture.

The Altera development systems run on Windows-based PCs and Sun SPARCstation, and HP 9000 Series 700/800 workstations.



For more information, see the MAX+PLUS II Programmable Logic Development System & Software Data Sheet and the Quartus Programmable Logic Development System & Software Data Sheet.

# Functional Description

Each ACEX 1K device contains an enhanced embedded array that implements memory and specialized logic functions, and a logic array that implements general logic.

The embedded array consists of a series of EABs. When implementing memory functions, each EAB provides 4,096 bits, which can be used to create RAM, ROM, dual-port RAM, or first-in first-out (FIFO) functions. When implementing logic, each EAB can contribute 100 to 600 gates towards complex logic functions such as multipliers, microcontrollers, state machines, and DSP functions. EABs can be used independently, or multiple EABs can be combined to implement larger functions.

The logic array consists of logic array blocks (LABs). Each LAB contains eight LEs and a local interconnect. An LE consists of a 4-input LUT, a programmable flipflop, and dedicated signal paths for carry and cascade functions. The eight LEs can be used to create medium-sized blocks of logic—such as 8-bit counters, address decoders, or state machines—or combined across LABs to create larger logic blocks. Each LAB represents about 96 usable logic gates.

Signal interconnections within ACEX 1K devices (as well as to and from device pins) are provided by the FastTrack Interconnect routing structure, which is a series of fast, continuous row and column channels that run the entire length and width of the device.

Each I/O pin is fed by an I/O element (IOE) located at the end of each row and column of the FastTrack Interconnect routing structure. Each IOE contains a bidirectional I/O buffer and a flipflop that can be used as either an output or input register to feed input, output, or bidirectional signals. When used with a dedicated clock pin, these registers provide exceptional performance. As inputs, they provide setup times as low as 1.1 ns and hold times of 0 ns. As outputs, these registers provide clock-to-output times as low as 2.5 ns. IOEs provide a variety of features, such as JTAG BST support, slew-rate control, tri-state buffers, and open-drain outputs.

Figure 1 shows a block diagram of the ACEX 1K device architecture. Each group of LEs is combined into an LAB; groups of LABs are arranged into rows and columns. Each row also contains a single EAB. The LABs and EABs are interconnected by the FastTrack Interconnect routing structure. IOEs are located at the end of each row and column of the FastTrack Interconnect routing structure.

Figure 1. ACEX 1K Device Block Diagram



ACEX 1K devices provide six dedicated inputs that drive the flipflops' control inputs and ensure the efficient distribution of high-speed, low-skew (less than 1.0 ns) control signals. These signals use dedicated routing channels that provide shorter delays and lower skews than the FastTrack Interconnect routing structure. Four of the dedicated inputs drive four global signals. These four global signals can also be driven by internal logic, providing an ideal solution for a clock divider or an internally generated asynchronous clear signal that clears many registers in the device.



Figure 9. ACEX 1K Carry Chain Operation (n-Bit Full Adder)

#### **Asynchronous Clear**

The flipflop can be cleared by either LABCTRL1 or LABCTRL2. In this mode, the preset signal is tied to VCC to deactivate it.

#### **Asynchronous Preset**

An asynchronous preset is implemented as an asynchronous load, or with an asynchronous clear. If DATA3 is tied to VCC, asserting LABCTRL1 asynchronously loads a one into the register. Alternatively, the Altera software can provide preset control by using the clear and inverting the register's input and output. Inversion control is available for the inputs to both LEs and IOEs. Therefore, if a register is preset by only one of the two LABCTRL signals, the DATA3 input is not needed and can be used for one of the LE operating modes.

#### **Asynchronous Preset & Clear**

When implementing asynchronous clear and preset, LABCTRL1 controls the preset, and LABCTRL2 controls the clear. DATA3 is tied to VCC, so that asserting LABCTRL1 asynchronously loads a one into the register, effectively presetting the register. Asserting LABCTRL2 clears the register.

#### **Asynchronous Load with Clear**

When implementing an asynchronous load in conjunction with the clear, LABCTRL1 implements the asynchronous load of DATA3 by controlling the register preset and clear. LABCTRL2 implements the clear by controlling the register clear; LABCTRL2 does not have to feed the preset circuits.

#### **Asynchronous Load with Preset**

When implementing an asynchronous load in conjunction with preset, the Altera software provides preset control by using the clear and inverting the input and output of the register. Asserting LABCTRL2 presets the register, while asserting LABCTRL1 loads the register. The Altera software inverts the signal that drives DATA3 to account for the inversion of the register's output.

#### Asynchronous Load without Preset or Clear

When implementing an asynchronous load without preset or clear, LABCTRL1 implements the asynchronous load of DATA3 by controlling the register preset and clear.

For improved routing, the row interconnect consists of a combination of full-length and half-length channels. The full-length channels connect to all LABs in a row; the half-length channels connect to the LABs in half of the row. The EAB can be driven by the half-length channels in the left half of the row and by the full-length channels. The EAB drives out to the full-length channels. In addition to providing a predictable, row-wide interconnect, this architecture provides increased routing resources. Two neighboring LABs can be connected using a half-row channel, thereby saving the other half of the channel for the other half of the row.

Table 6 summarizes the FastTrack Interconnect routing structure resources available in each ACEX 1K device.

| Table 6. ACEX 1K FastTrack Interconnect Resources           |    |     |    |    |  |  |  |  |
|-------------------------------------------------------------|----|-----|----|----|--|--|--|--|
| Device Rows Channels per Columns Channels per Column Column |    |     |    |    |  |  |  |  |
| EP1K10                                                      | 3  | 144 | 24 | 24 |  |  |  |  |
| EP1K30                                                      | 6  | 216 | 36 | 24 |  |  |  |  |
| EP1K50                                                      | 10 | 216 | 36 | 24 |  |  |  |  |
| EP1K100                                                     | 12 | 312 | 52 | 24 |  |  |  |  |

In addition to general-purpose I/O pins, ACEX 1K devices have six dedicated input pins that provide low-skew signal distribution across the device. These six inputs can be used for global clock, clear, preset, and peripheral output-enable and clock-enable control signals. These signals are available as control signals for all LABs and IOEs in the device. The dedicated inputs can also be used as general-purpose data inputs because they can feed the local interconnect of each LAB in the device.

Figure 14 shows the interconnection of adjacent LABs and EABs, with row, column, and local interconnects, as well as the associated cascade and carry chains. Each LAB is labeled according to its location: a letter represents the row and a number represents the column. For example, LAB B3 is in row B, column 3.

When dedicated inputs drive non-inverted and inverted peripheral clears, clock enables, and output enables, two signals on the peripheral control bus will be used.

Table 7 lists the sources for each peripheral control signal and shows how the output enable, clock enable, clock, and clear signals share 12 peripheral control signals. Table 7 also shows the rows that can drive global signals.

| Table 7. Peripheral Bus Sources for ACEX Devices |        |        |        |         |  |  |
|--------------------------------------------------|--------|--------|--------|---------|--|--|
| Peripheral Control Signal                        | EP1K10 | EP1K30 | EP1K50 | EP1K100 |  |  |
| OE0                                              | Row A  | Row A  | Row A  | Row A   |  |  |
| OE1                                              | Row A  | Row B  | Row B  | Row C   |  |  |
| OE2                                              | Row B  | Row C  | Row D  | Row E   |  |  |
| OE3                                              | Row B  | Row D  | Row F  | Row L   |  |  |
| OE4                                              | Row C  | Row E  | Row H  | Row I   |  |  |
| OE5                                              | Row C  | Row F  | Row J  | Row K   |  |  |
| CLKENAO/CLKO/GLOBALO                             | Row A  | Row A  | Row A  | Row F   |  |  |
| CLKENA1/OE6/GLOBAL1                              | Row A  | Row B  | Row C  | Row D   |  |  |
| CLKENA2/CLR0                                     | Row B  | Row C  | Row E  | Row B   |  |  |
| CLKENA3/OE7/GLOBAL2                              | Row B  | Row D  | Row G  | Row H   |  |  |
| CLKENA4/CLR1                                     | Row C  | Row E  | Row I  | Row J   |  |  |
| CLKENA5/CLK1/GLOBAL3                             | Row C  | Row F  | Row J  | Row G   |  |  |

Signals on the peripheral control bus can also drive the four global signals, referred to as <code>GLOBALO</code> through <code>GLOBALO</code>. An internally generated signal can drive a global signal, providing the same low-skew, low-delay characteristics as a signal driven by an input pin. An LE drives the global signal by driving a row line that drives the peripheral bus which then drives the global signal. This feature is ideal for internally generated clear or clock signals with high fan-out. However, internally driven global signals offer no advantage over the general-purpose interconnect for routing data signals.

The chip-wide output enable pin is an active-high pin that can be used to tri-state all pins on the device. This option can be set in the Altera software. The built-in I/O pin pull-up resistors (which are active during configuration) are active when the chip-wide output enable pin is asserted. The registers in the IOE can also be reset by the chip-wide reset pin.

Tables 11 and 12 summarize the ClockLock and ClockBoost parameters for -1 and -2 speed-grade devices, respectively.

| Table 11.             | ClockLock & ClockBoost Parameters for -1                                | Speed-Grade De             | vices |     |                               |      |
|-----------------------|-------------------------------------------------------------------------|----------------------------|-------|-----|-------------------------------|------|
| Symbol                | Parameter                                                               | Condition                  | Min   | Тур | Max                           | Unit |
| $t_R$                 | Input rise time                                                         |                            |       |     | 5                             | ns   |
| $t_{F}$               | Input fall time                                                         |                            |       |     | 5                             | ns   |
| $t_{INDUTY}$          | Input duty cycle                                                        |                            | 40    |     | 60                            | %    |
| f <sub>CLK1</sub>     | Input clock frequency (ClockBoost clock multiplication factor equals 1) |                            | 25    |     | 180                           | MHz  |
| f <sub>CLK2</sub>     | Input clock frequency (ClockBoost clock multiplication factor equals 2) |                            | 16    |     | 90                            | MHz  |
| f <sub>CLKDEV</sub>   | Input deviation from user specification in the Altera software $(1)$    |                            |       |     | 25,000<br><i>(</i> 2 <i>)</i> | PPM  |
| t <sub>INCLKSTB</sub> | Input clock stability (measured between adjacent clocks)                |                            |       |     | 100                           | ps   |
| t <sub>LOCK</sub>     | Time required for ClockLock or ClockBoost to acquire lock (3)           |                            |       |     | 10                            | μs   |
| t <sub>JITTER</sub>   | Jitter on ClockLock or ClockBoost-                                      | t <sub>INCLKSTB</sub> <100 |       |     | 250 (4)                       | ps   |
|                       | generated clock (4)                                                     | $t_{INCLKSTB} < 50$        |       |     | 200 (4)                       | ps   |
| t <sub>OUTDUTY</sub>  | Duty cycle for ClockLock or ClockBoost-<br>generated clock              |                            | 40    | 50  | 60                            | %    |

| Table 16. 32-Bit I | DCODE for ACE       | X 1K Devices Note (1) |                                   |               |
|--------------------|---------------------|-----------------------|-----------------------------------|---------------|
| Device             |                     | IDCODE (32            | Bits)                             |               |
|                    | Version<br>(4 Bits) | Part Number (16 Bits) | Manufacturer's Identity (11 Bits) | 1 (1 Bit) (2) |
| EP1K10             | 0001                | 0001 0000 0001 0000   | 00001101110                       | 1             |
| EP1K30             | 0001                | 0001 0000 0011 0000   | 00001101110                       | 1             |
| EP1K50             | 0001                | 0001 0000 0101 0000   | 00001101110                       | 1             |
| EP1K100            | 0010                | 0000 0001 0000 0000   | 00001101110                       | 1             |

#### Notes to tables:

- (1) The most significant bit (MSB) is on the left.
- (2) The least significant bit (LSB) for all JTAG IDCODEs is 1.

ACEX 1K devices include weak pull-up resistors on the JTAG pins.



For more information, see the following documents:

- Application Note 39 (IEEE Std. 1149.1 (JTAG) Boundary-Scan Testing in Altera Devices)
- ByteBlasterMV Parallel Port Download Cable Data Sheet
- BitBlaster Serial Download Cable Data Sheet
- Jam Programming & Test Language Specification

Figure 20 shows the timing requirements for the JTAG signals.

### **Generic Testing**

Each ACEX 1K device is functionally tested. Complete testing of each configurable static random access memory (SRAM) bit and all logic functionality ensures 100% yield. AC test measurements for ACEX 1K devices are made under conditions equivalent to those shown in Figure 21. Multiple test patterns can be used to configure devices during all stages of the production flow.

Figure 21. ACEX 1K AC Test Conditions

Power supply transients can affect AC measurements. Simultaneous transitions of multiple outputs should be avoided for accurate measurement. Threshold tests must not be performed under AC conditions. Large-amplitude, fast-groundcurrent transients normally occur as the device outputs discharge the load capacitances. When these transients flow through the parasitic inductance between the device ground pin and the test system ground, significant reductions in observable noise immunity can result. Numbers in brackets are for 2.5-V devices or outputs. Numbers without brackets are for 3.3-V devices or outputs.



# Operating Conditions

Tables 18 through 21 provide information on absolute maximum ratings, recommended operating conditions, DC operating conditions, and capacitance for 2.5-V ACEX 1K devices.

| Table 1            | 8. ACEX 1K Device Absolute I | Maximum Ratings Note (1)                 |      |      |      |
|--------------------|------------------------------|------------------------------------------|------|------|------|
| Symbol             | Parameter                    | Conditions                               | Min  | Max  | Unit |
| V <sub>CCINT</sub> | Supply voltage               | With respect to ground (2)               | -0.5 | 3.6  | V    |
| V <sub>CCIO</sub>  |                              |                                          | -0.5 | 4.6  | V    |
| VI                 | DC input voltage             |                                          | -2.0 | 5.75 | V    |
| I <sub>OUT</sub>   | DC output current, per pin   |                                          | -25  | 25   | mA   |
| T <sub>STG</sub>   | Storage temperature          | No bias                                  | -65  | 150  | ° C  |
| T <sub>AMB</sub>   | Ambient temperature          | Under bias                               | -65  | 135  | ° C  |
| TJ                 | Junction temperature         | PQFP, TQFP, and BGA packages, under bias |      | 135  | ° C  |

Figure 26. ACEX 1K Device IOE Timing Model



Figure 27. ACEX 1K Device EAB Timing Model



Figure 28. Synchronous Bidirectional Pin External Timing Model



Tables 29 and 30 show the asynchronous and synchronous timing waveforms, respectively, for the EAB macroparameters in Table 24.

Figure 29. EAB Asynchronous Timing Waveforms





#### **EAB Asynchronous Write**



Tables 27 through 29 describe the ACEX 1K external timing parameters and their symbols.

| Table 27. Exte   | ernal Reference Timing Parameters Note (1)                                                     |            |
|------------------|------------------------------------------------------------------------------------------------|------------|
| Symbol           | Parameter                                                                                      | Conditions |
| t <sub>DRR</sub> | Register-to-register delay via four LEs, three row interconnects, and four local interconnects | (2)        |

| Table 28. Ex       | ternal Timing Parameters                                                  |            |
|--------------------|---------------------------------------------------------------------------|------------|
| Symbol             | Parameter                                                                 | Conditions |
| t <sub>INSU</sub>  | Setup time with global clock at IOE register                              | (3)        |
| t <sub>INH</sub>   | Hold time with global clock at IOE register                               | (3)        |
| tоитсо             | Clock-to-output delay with global clock at IOE register                   | (3)        |
| t <sub>PCISU</sub> | Setup time with global clock for registers used in PCI designs            | (3), (4)   |
| t <sub>PCIH</sub>  | Hold time with global clock for registers used in PCI designs             | (3), (4)   |
| t <sub>PCICO</sub> | Clock-to-output delay with global clock for registers used in PCI designs | (3), (4)   |

| Table 29. Ext           | ernal Bidirectional Timing Parameters Note (3)                                             |            |
|-------------------------|--------------------------------------------------------------------------------------------|------------|
| Symbol                  | Parameter                                                                                  | Conditions |
| t <sub>INSUBIDIR</sub>  | Setup time for bidirectional pins with global clock at same-row or same-column LE register |            |
| t <sub>INHBIDIR</sub>   | Hold time for bidirectional pins with global clock at same-row or same-column LE register  |            |
| t <sub>OUTCOBIDIR</sub> | Clock-to-output delay for bidirectional pins with global clock at IOE register             | CI = 35 pF |
| t <sub>XZBIDIR</sub>    | Synchronous IOE output buffer disable delay                                                | CI = 35 pF |
| t <sub>ZXBIDIR</sub>    | Synchronous IOE output buffer enable delay, slow slew rate = off                           | CI = 35 pF |

#### Notes to tables:

- (1) External reference timing parameters are factory-tested, worst-case values specified by Altera. A representative subset of signal paths is tested to approximate typical device applications.
- (2) Contact Altera Applications for test circuit specifications and test conditions.
- (3) These timing parameters are sample-tested only.
- (4) This parameter is measured with the measurement and test conditions, including load, specified in the *PCI Local Bus Specification, Revision 2.2.*

| Symbol                   |     |     | Speed | Grade |     |     | Unit |
|--------------------------|-----|-----|-------|-------|-----|-----|------|
|                          | -   | 1   | -2    |       | -3  |     |      |
|                          | Min | Max | Min   | Max   | Min | Max |      |
| t <sub>DIN2IOE</sub>     |     | 2.3 |       | 2.7   |     | 3.6 | ns   |
| t <sub>DIN2LE</sub>      |     | 0.8 |       | 1.1   |     | 1.4 | ns   |
| t <sub>DIN2DATA</sub>    |     | 1.1 |       | 1.4   |     | 1.8 | ns   |
| t <sub>DCLK2IOE</sub>    |     | 2.3 |       | 2.7   |     | 3.6 | ns   |
| t <sub>DCLK2LE</sub>     |     | 0.8 |       | 1.1   |     | 1.4 | ns   |
| t <sub>SAMELAB</sub>     |     | 0.1 |       | 0.1   |     | 0.2 | ns   |
| t <sub>SAMEROW</sub>     |     | 1.8 |       | 2.1   |     | 2.9 | ns   |
| t <sub>SAME</sub> COLUMN |     | 0.3 |       | 0.4   |     | 0.7 | ns   |
| t <sub>DIFFROW</sub>     |     | 2.1 |       | 2.5   |     | 3.6 | ns   |
| t <sub>TWOROWS</sub>     |     | 3.9 |       | 4.6   |     | 6.5 | ns   |
| t <sub>LEPERIPH</sub>    |     | 3.3 |       | 3.7   |     | 4.8 | ns   |
| t <sub>LABCARRY</sub>    |     | 0.3 |       | 0.4   |     | 0.5 | ns   |
| t <sub>LABCASC</sub>     |     | 0.9 |       | 1.0   |     | 1.4 | ns   |

| Table 35. EP1K10            | External Til | ming Param | eters No | te (1) |     |      |      |
|-----------------------------|--------------|------------|----------|--------|-----|------|------|
| Symbol                      |              |            | Speed    | Grade  |     |      | Unit |
|                             | -1           |            | -        | -2     |     | 3    |      |
|                             | Min          | Max        | Min      | Max    | Min | Max  |      |
| t <sub>DRR</sub>            |              | 7.5        |          | 9.5    |     | 12.5 | ns   |
| t <sub>INSU</sub> (2), (3)  | 2.4          |            | 2.7      |        | 3.6 |      | ns   |
| t <sub>INH</sub> (2), (3)   | 0.0          |            | 0.0      |        | 0.0 |      | ns   |
| t <sub>оитсо</sub> (2), (3) | 2.0          | 6.6        | 2.0      | 7.8    | 2.0 | 9.6  | ns   |
| t <sub>INSU</sub> (4), (3)  | 1.4          |            | 1.7      |        | -   |      | ns   |
| t <sub>INH</sub> (4), (3)   | 0.5          | 5.1        | 0.5      | 6.4    | -   | -    | ns   |
| t <sub>оитсо</sub> (4), (3) | 0.0          |            | 0.0      |        | -   |      | ns   |
| t <sub>PCISU</sub> (3)      | 3.0          |            | 4.2      |        | 6.4 |      | ns   |
| t <sub>PCIH</sub> (3)       | 0.0          |            | 0.0      |        | _   |      | ns   |
| t <sub>PCICO</sub> (3)      | 2.0          | 6.0        | 2.0      | 7.5    | 2.0 | 10.2 | ns   |

| Symbol                   |     |     | Speed | Grade |     |     | Unit |
|--------------------------|-----|-----|-------|-------|-----|-----|------|
|                          | -   | 1   | -     | 2     | -3  |     |      |
|                          | Min | Max | Min   | Max   | Min | Max |      |
| DIN2IOE                  |     | 1.8 |       | 2.4   |     | 2.9 | ns   |
| t <sub>DIN2LE</sub>      |     | 1.5 |       | 1.8   |     | 2.4 | ns   |
| t <sub>DIN2DATA</sub>    |     | 1.5 |       | 1.8   |     | 2.2 | ns   |
| t <sub>DCLK2IOE</sub>    |     | 2.2 |       | 2.6   |     | 3.0 | ns   |
| t <sub>DCLK2LE</sub>     |     | 1.5 |       | 1.8   |     | 2.4 | ns   |
| t <sub>SAMELAB</sub>     |     | 0.1 |       | 0.2   |     | 0.3 | ns   |
| t <sub>SAMEROW</sub>     |     | 2.0 |       | 2.4   |     | 2.7 | ns   |
| t <sub>SAME</sub> COLUMN |     | 0.7 |       | 1.0   |     | 0.8 | ns   |
| t <sub>DIFFROW</sub>     |     | 2.7 |       | 3.4   |     | 3.5 | ns   |
| t <sub>TWOROWS</sub>     |     | 4.7 |       | 5.8   |     | 6.2 | ns   |
| LEPERIPH                 |     | 2.7 |       | 3.4   |     | 3.8 | ns   |
| LABCARRY                 |     | 0.3 |       | 0.4   |     | 0.5 | ns   |
| t <sub>LABCASC</sub>     |     | 0.8 |       | 0.8   |     | 1.1 | ns   |

| Table 42. EP1K30 External Timing ParametersNotes (1), (2) |     |      |     |     |     |      |    |
|-----------------------------------------------------------|-----|------|-----|-----|-----|------|----|
| Symbol                                                    |     | Unit |     |     |     |      |    |
|                                                           | -1  |      | -2  |     | -3  |      |    |
| l                                                         | Min | Max  | Min | Max | Min | Max  |    |
| t <sub>DRR</sub>                                          |     | 8.0  |     | 9.5 |     | 12.5 | ns |
| t <sub>INSU</sub> (3)                                     | 2.1 |      | 2.5 |     | 3.9 |      | ns |
| t <sub>INH</sub> (3)                                      | 0.0 |      | 0.0 |     | 0.0 |      | ns |
| t <sub>оитсо</sub> (3)                                    | 2.0 | 4.9  | 2.0 | 5.9 | 2.0 | 7.6  | ns |
| t <sub>INSU</sub> (4)                                     | 1.1 |      | 1.5 |     | -   |      | ns |
| t <sub>INH</sub> (4)                                      | 0.0 |      | 0.0 |     | -   |      | ns |
| t <sub>оитсо</sub> (4)                                    | 0.5 | 3.9  | 0.5 | 4.9 | -   | -    | ns |
| t <sub>PCISU</sub>                                        | 3.0 |      | 4.2 |     | -   |      | ns |
| t <sub>PCIH</sub>                                         | 0.0 |      | 0.0 |     | -   |      | ns |
| t <sub>PCICO</sub>                                        | 2.0 | 6.0  | 2.0 | 7.5 | -   | -    | ns |

Tables 51 through 57 show EP1K100 device internal and external timing parameters.

| Symbol              | Speed Grade |     |     |     |     |     |    |
|---------------------|-------------|-----|-----|-----|-----|-----|----|
|                     | -1          |     | -2  |     | -3  |     |    |
|                     | Min         | Max | Min | Max | Min | Max |    |
| $t_{LUT}$           |             | 0.7 |     | 1.0 |     | 1.5 | ns |
| t <sub>CLUT</sub>   |             | 0.5 |     | 0.7 |     | 0.9 | ns |
| t <sub>RLUT</sub>   |             | 0.6 |     | 0.8 |     | 1.1 | ns |
| t <sub>PACKED</sub> |             | 0.3 |     | 0.4 |     | 0.5 | ns |
| t <sub>EN</sub>     |             | 0.2 |     | 0.3 |     | 0.3 | ns |
| t <sub>CICO</sub>   |             | 0.1 |     | 0.1 |     | 0.2 | ns |
| t <sub>CGEN</sub>   |             | 0.4 |     | 0.5 |     | 0.7 | ns |
| t <sub>CGENR</sub>  |             | 0.1 |     | 0.1 |     | 0.2 | ns |
| t <sub>CASC</sub>   |             | 0.6 |     | 0.9 |     | 1.2 | ns |
| $t_C$               |             | 0.8 |     | 1.0 |     | 1.4 | ns |
| $t_{CO}$            |             | 0.6 |     | 0.8 |     | 1.1 | ns |
| t <sub>COMB</sub>   |             | 0.4 |     | 0.5 |     | 0.7 | ns |
| t <sub>SU</sub>     | 0.4         |     | 0.6 |     | 0.7 |     | ns |
| t <sub>H</sub>      | 0.5         |     | 0.7 |     | 0.9 |     | ns |
| t <sub>PRE</sub>    |             | 0.8 |     | 1.0 |     | 1.4 | ns |
| t <sub>CLR</sub>    |             | 0.8 |     | 1.0 |     | 1.4 | ns |
| t <sub>CH</sub>     | 1.5         |     | 2.0 |     | 2.5 |     | ns |
| $t_{CL}$            | 1.5         |     | 2.0 |     | 2.5 | i i | ns |

| Symbol                     | Speed Grade |     |     |     |     |      |    |
|----------------------------|-------------|-----|-----|-----|-----|------|----|
|                            | -1          |     | -2  |     | -3  |      | İ  |
|                            | Min         | Max | Min | Max | Min | Max  |    |
| t <sub>INSUBIDIR</sub> (3) | 1.7         |     | 2.5 |     | 3.3 |      | ns |
| t <sub>INHBIDIR</sub> (3)  | 0.0         |     | 0.0 |     | 0.0 |      | ns |
| t <sub>INSUBIDIR</sub> (4) | 2.0         |     | 2.8 |     | -   |      | ns |
| t <sub>INHBIDIR</sub> (4)  | 0.0         |     | 0.0 |     | -   |      | ns |
| toutcobidir (3)            | 2.0         | 5.2 | 2.0 | 6.9 | 2.0 | 9.1  | ns |
| t <sub>XZBIDIR</sub> (3)   |             | 5.6 |     | 7.5 |     | 10.1 | ns |
| t <sub>ZXBIDIR</sub> (3)   |             | 5.6 |     | 7.5 |     | 10.1 | ns |
| toutcobidir (4)            | 0.5         | 3.0 | 0.5 | 4.6 | -   | -    | ns |
| t <sub>XZBIDIR</sub> (4)   |             | 4.6 |     | 6.5 |     | -    | ns |
| t <sub>ZXBIDIR</sub> (4)   |             | 4.6 |     | 6.5 |     | _    | ns |

#### Notes to tables:

- (1) All timing parameters are described in Tables 22 through 29 in this data sheet.
- (2) These parameters are specified by characterization.
- (3) This parameter is measured without the use of the ClockLock or ClockBoost circuits.
- (4) This parameter is measured with the use of the ClockLock or ClockBoost circuits.

# Power Consumption

The supply power (P) for ACEX 1K devices can be calculated with the following equation:

$$P = P_{INT} + P_{IO} = (I_{CCSTANDBY} + I_{CCACTIVE}) \times V_{CC} + P_{IO}$$

The  $I_{CCACTIVE}$  value depends on the switching frequency and the application logic. This value is calculated based on the amount of current that each LE typically consumes. The  $P_{IO}$  value, which depends on the device output load characteristics and switching frequency, can be calculated using the guidelines given in *Application Note 74 (Evaluating Power for Altera Devices)*.



Compared to the rest of the device, the embedded array consumes a negligible amount of power. Therefore, the embedded array can be ignored when calculating supply current.

The I<sub>CCACTIVE</sub> value can be calculated with the following equation:

$$I_{CCACTIVE} = K \times f_{MAX} \times N \times tog_{LC} (\mu A)$$

Where:

f<sub>MAX</sub> = Maximum operating frequency in MHzN = Total number of LEs used in the device

tog<sub>LC</sub> = Average percent of LEs toggling at each clock

(typically 12.5%)

K = Constant

Table 58 provides the constant (K) values for ACEX 1K devices.

| Table 58. ACEX 1K Constant Values |         |  |  |  |  |
|-----------------------------------|---------|--|--|--|--|
| Device                            | K Value |  |  |  |  |
| EP1K10                            | 4.5     |  |  |  |  |
| EP1K30                            | 4.5     |  |  |  |  |
| EP1K50                            | 4.5     |  |  |  |  |
| EP1K100                           | 4.5     |  |  |  |  |

This supply power calculation provides an  $I_{CC}$  estimate based on typical conditions with no output load. The actual  $I_{CC}$  should be verified during operation because this measurement is sensitive to the actual pattern in the device and the environmental operating conditions.

To better reflect actual designs, the power model (and the constant K in the power calculation equations) for continuous interconnect ACEX 1K devices assumes that LEs drive FastTrack Interconnect channels. In contrast, the power model of segmented FPGAs assumes that all LEs drive only one short interconnect segment. This assumption may lead to inaccurate results when compared to measured power consumption for actual designs in segmented FPGAs.

Figure 31 shows the relationship between the current and operating frequency of ACEX 1K devices. For information on other ACEX 1K devices, contact Altera Applications at (800) 800-EPLD.



101 Innovation Drive San Jose, CA 95134 (408) 544-7000 www.altera.com Applications Hotline: (800) 800-EPLD Literature Services: lit\_req@altera.com

Copyright © 2003 Altera Corporation. All rights reserved. Altera, The Programmable Solutions Company, the stylized Altera logo, specific device designations, and all other words and logos that are identified as trademarks and/or service marks are, unless noted otherwise, the trademarks and service marks of Altera Corporation in the U.S. and other countries. All other product or service names are the property of their respective holders. Altera products are protected under numerous U.S. and foreign patents and pending applications, maskwork rights, and copyrights. Altera warrants performance of its semiconductor products to current specifications in accordance with Altera's standard warranty, but reserves the right to make changes to any products and services at any time without notice. Altera assumes no responsibility or liability arising out of the application or use of any information, product, or service described

herein except as expressly agreed to in writing by Altera Corporation. Altera customers are advised to obtain the latest version of device specifications before relying on any published information and before placing orders for products or services.

I.S. EN ISO 9001

