Welcome to **E-XFL.COM** ## Understanding <u>Embedded - FPGAs (Field Programmable Gate Array)</u> Embedded - FPGAs, or Field Programmable Gate Arrays, are advanced integrated circuits that offer unparalleled flexibility and performance for digital systems. Unlike traditional fixed-function logic devices, FPGAs can be programmed and reprogrammed to execute a wide array of logical operations, enabling customized functionality tailored to specific applications. This reprogrammability allows developers to iterate designs quickly and implement complex functions without the need for custom hardware. ### **Applications of Embedded - FPGAs** The versatility of Embedded - FPGAs makes them indispensable in numerous fields. In telecommunications. | Details | | |--------------------------------|-----------------------------------------------------------| | Product Status | Obsolete | | Number of LABs/CLBs | 216 | | Number of Logic Elements/Cells | 1728 | | Total RAM Bits | 24576 | | Number of I/O | 102 | | Number of Gates | 119000 | | Voltage - Supply | 2.375V ~ 2.625V | | Mounting Type | Surface Mount | | Operating Temperature | 0°C ~ 70°C (TA) | | Package / Case | 144-LQFP | | Supplier Device Package | 144-TQFP (20x20) | | Purchase URL | https://www.e-xfl.com/product-detail/intel/ep1k30tc144-2n | Email: info@E-XFL.COM Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong Table 5 shows ACEX 1K device performance for more complex designs. These designs are available as Altera MegaCore $^{\rm TM}$ functions. | Table 5. ACEX 1K Device Performance for Compl | ex Design | s | | | | |-------------------------------------------------------------|-----------|------|-------------|----------|-------| | Application | LEs | | Perform | ance | | | | Used | | Speed Grade | <b>!</b> | Units | | | · | -1 | -2 | -3 | | | 16-bit, 8-tap parallel finite impulse response (FIR) filter | 597 | 192 | 156 | 116 | MSPS | | 8-bit, 512-point Fast Fourier transform (FFT) | 1,854 | 23.4 | 28.7 | 38.9 | μs | | function | | 113 | 92 | 68 | MHz | | a16450 universal asynchronous receiver/transmitter (UART) | 342 | 36 | 28 | 20.5 | MHz | Each ACEX 1K device contains an embedded array and a logic array. The embedded array is used to implement a variety of memory functions or complex logic functions, such as digital signal processing (DSP), wide data-path manipulation, microcontroller applications, and data-transformation functions. The logic array performs the same function as the sea-of-gates in the gate array and is used to implement general logic such as counters, adders, state machines, and multiplexers. The combination of embedded and logic arrays provides the high performance and high density of embedded gate arrays, enabling designers to implement an entire system on a single device. ACEX 1K devices are configured at system power-up with data stored in an Altera serial configuration device or provided by a system controller. Altera offers EPC16, EPC2, EPC1, and EPC1441 configuration devices, which configure ACEX 1K devices via a serial data stream. Configuration data can also be downloaded from system RAM or via the Altera MasterBlaster $^{\text{TM}}$ , ByteBlasterMV $^{\text{TM}}$ , or BitBlaster $^{\text{TM}}$ download cables. After an ACEX 1K device has been configured, it can be reconfigured in-circuit by resetting the device and loading new data. Because reconfiguration requires less than 40 ms, real-time changes can be made during system operation. ACEX 1K devices contain an interface that permits microprocessors to configure ACEX 1K devices serially or in parallel, and synchronously or asynchronously. The interface also enables microprocessors to treat an ACEX 1K device as memory and configure it by writing to a virtual memory location, simplifying device reconfiguration. Figure 1. ACEX 1K Device Block Diagram ACEX 1K devices provide six dedicated inputs that drive the flipflops' control inputs and ensure the efficient distribution of high-speed, low-skew (less than 1.0 ns) control signals. These signals use dedicated routing channels that provide shorter delays and lower skews than the FastTrack Interconnect routing structure. Four of the dedicated inputs drive four global signals. These four global signals can also be driven by internal logic, providing an ideal solution for a clock divider or an internally generated asynchronous clear signal that clears many registers in the device. Figure 2. ACEX 1K Device in Dual-Port RAM Mode Note (1) #### Notes: - (1) All registers can be asynchronously cleared by EAB local interconnect signals, global signals, or the chip-wide reset. - (2) EP1K10, EP1K30, and EP1K50 devices have 88 EAB local interconnect channels; EP1K100 devices have 104 EAB local interconnect channels. The EAB can use Altera megafunctions to implement dual-port RAM applications where both ports can read or write, as shown in Figure 3. The ACEX 1K EAB can also be used in a single-port mode (see Figure 4). EABs can be used to implement synchronous RAM, which is easier to use than asynchronous RAM. A circuit using asynchronous RAM must generate the RAM write enable signal, while ensuring that its data and address signals meet setup and hold time specifications relative to the write enable signal. In contrast, the EAB's synchronous RAM generates its own write enable signal and is self-timed with respect to the input or write clock. A circuit using the EAB's self-timed RAM must only meet the setup and hold time specifications of the global clock. When used as RAM, each EAB can be configured in any of the following sizes: $256 \times 16$ ; $512 \times 8$ ; $1,024 \times 4$ ; or $2,048 \times 2$ . Figure 5 shows the ACEX 1K EAB memory configurations. Figure 5. ACEX 1K EAB Memory Configurations Larger blocks of RAM are created by combining multiple EABs. For example, two $256 \times 16$ RAM blocks can be combined to form a $256 \times 32$ block, and two $512 \times 8$ RAM blocks can be combined to form a $512 \times 16$ block. Figure 6 shows examples of multiple EAB combination. Figure 6. Examples of Combining ACEX 1K EABs Figure 13. ACEX 1K LAB Connections to Row & Column Interconnect Figure 15. ACEX 1K Bidirectional I/O Registers #### Column-to-IOE Connections When an IOE is used as an input, it can drive up to two separate column channels. When an IOE is used as an output, the signal is driven by a multiplexer that selects a signal from the column channels. Two IOEs connect to each side of the column channels. Each IOE can be driven by column channels via a multiplexer. The set of column channels is different for each IOE (see Figure 17). Each IOE is driven by a m-to-1 multiplexer Column Interconnect Figure 17. ACEX 1K Column-to-IOE Connections Note (1) #### Note: The values for m and n are shown in Table 9. Table 9 lists the ACEX 1K column-to-IOE interconnect resources. Each IOE can drive two column channels. | Table 9. ACEX 1K Column-to-IOE Interconnect Resources | | | | | |-------------------------------------------------------|-------------------------|-----------------------------|--|--| | Device | Channels per Column (n) | Column Channels per Pin (m) | | | | EP1K10 | 24 | 16 | | | | EP1K30 | 24 | 16 | | | | EP1K50 | 24 | 16 | | | | EP1K100 | 24 | 16 | | | | Table 16. 32-Bit I | DCODE for ACE | X 1K Devices Note (1) | | | |--------------------|---------------------|-----------------------|-----------------------------------|---------------| | Device | | IDCODE (32 | Bits) | | | | Version<br>(4 Bits) | Part Number (16 Bits) | Manufacturer's Identity (11 Bits) | 1 (1 Bit) (2) | | EP1K10 | 0001 | 0001 0000 0001 0000 | 00001101110 | 1 | | EP1K30 | 0001 | 0001 0000 0011 0000 | 00001101110 | 1 | | EP1K50 | 0001 | 0001 0000 0101 0000 | 00001101110 | 1 | | EP1K100 | 0010 | 0000 0001 0000 0000 | 00001101110 | 1 | #### Notes to tables: - (1) The most significant bit (MSB) is on the left. - (2) The least significant bit (LSB) for all JTAG IDCODEs is 1. ACEX 1K devices include weak pull-up resistors on the JTAG pins. For more information, see the following documents: - Application Note 39 (IEEE Std. 1149.1 (JTAG) Boundary-Scan Testing in Altera Devices) - ByteBlasterMV Parallel Port Download Cable Data Sheet - BitBlaster Serial Download Cable Data Sheet - Jam Programming & Test Language Specification Figure 20 shows the timing requirements for the JTAG signals. ## **Generic Testing** Each ACEX 1K device is functionally tested. Complete testing of each configurable static random access memory (SRAM) bit and all logic functionality ensures 100% yield. AC test measurements for ACEX 1K devices are made under conditions equivalent to those shown in Figure 21. Multiple test patterns can be used to configure devices during all stages of the production flow. Figure 21. ACEX 1K AC Test Conditions Power supply transients can affect AC measurements. Simultaneous transitions of multiple outputs should be avoided for accurate measurement. Threshold tests must not be performed under AC conditions. Large-amplitude, fast-groundcurrent transients normally occur as the device outputs discharge the load capacitances. When these transients flow through the parasitic inductance between the device ground pin and the test system ground, significant reductions in observable noise immunity can result. Numbers in brackets are for 2.5-V devices or outputs. Numbers without brackets are for 3.3-V devices or outputs. ## Operating Conditions Tables 18 through 21 provide information on absolute maximum ratings, recommended operating conditions, DC operating conditions, and capacitance for 2.5-V ACEX 1K devices. | Table 1 | 8. ACEX 1K Device Absolute I | Maximum Ratings Note (1) | | | | |--------------------|------------------------------|------------------------------------------|------|------|------| | Symbol | Parameter | Conditions | Min | Max | Unit | | V <sub>CCINT</sub> | Supply voltage | With respect to ground (2) | -0.5 | 3.6 | V | | V <sub>CCIO</sub> | | | -0.5 | 4.6 | V | | VI | DC input voltage | | -2.0 | 5.75 | V | | I <sub>OUT</sub> | DC output current, per pin | | -25 | 25 | mA | | T <sub>STG</sub> | Storage temperature | No bias | -65 | 150 | ° C | | T <sub>AMB</sub> | Ambient temperature | Under bias | -65 | 135 | ° C | | TJ | Junction temperature | PQFP, TQFP, and BGA packages, under bias | | 135 | ° C | | Table 19 | 7. ACEX 1K Device Recommended | Operating Conditions | | | | |--------------------|-----------------------------------------------------|----------------------|------------------|-------------------|------| | Symbol | Parameter | Conditions | Min | Max | Unit | | V <sub>CCINT</sub> | Supply voltage for internal logic and input buffers | (3), (4) | 2.375<br>(2.375) | 2.625<br>(2.625) | V | | V <sub>CCIO</sub> | Supply voltage for output buffers, 3.3-V operation | (3), (4) | 3.00 (3.00) | 3.60 (3.60) | V | | | Supply voltage for output buffers, 2.5-V operation | (3), (4) | 2.375<br>(2.375) | 2.625<br>(2.625) | V | | V <sub>I</sub> | Input voltage | (2), (5) | -0.5 | 5.75 | V | | Vo | Output voltage | | 0 | V <sub>CCIO</sub> | V | | T <sub>A</sub> | Ambient temperature | Commercial range | 0 | 70 | ° C | | | | Industrial range | -40 | 85 | ۰C | | T <sub>J</sub> | Junction temperature | Commercial range | 0 | 85 | ۰C | | | | Industrial range | -40 | 100 | ۰C | | | | Extended range | -40 | 125 | ° C | | t <sub>R</sub> | Input rise time | | | 40 | ns | | t <sub>F</sub> | Input fall time | | | 40 | ns | | Table 2 | 0. ACEX 1K Device DC Operatin | ng Conditions (Part 1 o | <b>12)</b> Notes (6), | (7) | | | |-----------------|--------------------------------------|---------------------------------------------------------------------------------------|-------------------------------------|-----|-------------------------------------|------| | Symbol | Parameter | Conditions | Min | Тур | Max | Unit | | V <sub>IH</sub> | High-level input voltage | | 1.7,<br>0.5 × V <sub>CCIO</sub> (8) | | 5.75 | V | | V <sub>IL</sub> | Low-level input voltage | | -0.5 | | 0.8,<br>0.3 × V <sub>CCIO</sub> (8) | V | | V <sub>OH</sub> | 3.3-V high-level TTL output voltage | $I_{OH} = -8 \text{ mA DC},$<br>$V_{CCIO} = 3.00 \text{ V } (9)$ | 2.4 | | | V | | | 3.3-V high-level CMOS output voltage | $I_{OH} = -0.1 \text{ mA DC},$<br>$V_{CCIO} = 3.00 \text{ V } (9)$ | V <sub>CCIO</sub> - 0.2 | | | V | | | 3.3-V high-level PCI output voltage | $I_{OH} = -0.5 \text{ mA DC},$<br>$V_{CCIO} = 3.00 \text{ to } 3.60 \text{ V}$<br>(9) | 0.9 ׆V <sub>CCIO</sub> | | | V | | | 2.5-V high-level output voltage | $I_{OH} = -0.1 \text{ mA DC},$<br>$V_{CCIO} = 2.375 \text{ V } (9)$ | 2.1 | | | V | | | | $I_{OH} = -1 \text{ mA DC},$<br>$V_{CCIO} = 2.375 \text{ V } (9)$ | 2.0 | | | V | | | | $I_{OH} = -2 \text{ mA DC},$<br>$V_{CCIO} = 2.375 \text{ V } (9)$ | 1.7 | | | V | | Table 2 | 1. ACEX 1K Device Capacitan | ce Note (14) | | | | |--------------------|------------------------------------------|-------------------------------------|-----|-----|------| | Symbol | Parameter | Conditions | Min | Max | Unit | | C <sub>IN</sub> | Input capacitance | V <sub>IN</sub> = 0 V, f = 1.0 MHz | | 10 | pF | | C <sub>INCLK</sub> | Input capacitance on dedicated clock pin | V <sub>IN</sub> = 0 V, f = 1.0 MHz | | 12 | pF | | C <sub>OUT</sub> | Output capacitance | V <sub>OUT</sub> = 0 V, f = 1.0 MHz | | 10 | pF | #### Notes to tables: - (1) See the Operating Requirements for Altera Devices Data Sheet. - (2) Minimum DC input voltage is -0.5 V. During transitions, the inputs may undershoot to -2.0 V for input currents less than 100 mA and periods shorter than 20 ns. - (3) Numbers in parentheses are for industrial- and extended-temperature-range devices. - (4) Maximum $V_{CC}$ rise time is 100 ms, and $V_{CC}$ must rise monotonically. - (5) All pins, including dedicated inputs, clock, I/O, and JTAG pins, may be driven before V<sub>CCINT</sub> and V<sub>CCIO</sub> are powered. - (6) Typical values are for $T_A = 25^{\circ}$ C, $V_{CCINT} = 2.5$ V, and $V_{CCIO} = 2.5$ V or 3.3 V. - (7) These values are specified under the ACEX 1K Recommended Operating Conditions shown in Table 19 on page 46. - (8) The ACEX 1K input buffers are compatible with 2.5-V, 3.3-V (LVTTL and LVCMOS), and 5.0-V TTL and CMOS signals. Additionally, the input buffers are 3.3-V PCI compliant when V<sub>CCIO</sub> and V<sub>CCINT</sub> meet the relationship shown in Figure 22. - The I<sub>OH</sub> parameter refers to high-level TTL, PCI, or CMOS output current. - (10) The $I_{OL}$ parameter refers to low-level TTL, PCI, or CMOS output current. This parameter applies to open-drain pins as well as output pins. - (11) This value is specified for normal device operation. The value may vary during power-up. - (12) This parameter applies to -1 speed grade commercial temperature devices and -2 speed grade industrial and extended temperature devices. - (13) Pin pull-up resistance values will be lower if the pin is driven higher than V<sub>CCIO</sub> by an external source. - (14) Capacitance is sample-tested only. Figure 26. ACEX 1K Device IOE Timing Model Figure 27. ACEX 1K Device EAB Timing Model | Table 22. LE | Timing Microparameters (Part 2 of 2) Note (1) | | |-------------------|--------------------------------------------------------------------------------------------------------------------------------------|------------| | Symbol | Parameter | Conditions | | t <sub>CASC</sub> | Cascade-in to cascade-out delay | | | $t_{C}$ | LE register control signal delay | | | $t_{CO}$ | LE register clock-to-output delay | | | t <sub>COMB</sub> | Combinatorial delay | | | t <sub>SU</sub> | LE register setup time for data and enable signals before clock; LE register recovery time after asynchronous clear, preset, or load | | | $t_H$ | LE register hold time for data and enable signals after clock | | | t <sub>PRE</sub> | LE register preset delay | | | t <sub>CLR</sub> | LE register clear delay | | | t <sub>CH</sub> | Minimum clock high time from clock pin | | | $t_{CL}$ | Minimum clock low time from clock pin | | | Table 23. 10 | E Timing Microparameters Note (1) | | |---------------------|-----------------------------------------------------------------------------------------------------------------------|----------------| | Symbol | Parameter | Conditions | | $t_{IOD}$ | IOE data delay | | | $t_{IOC}$ | IOE register control signal delay | | | t <sub>IOCO</sub> | IOE register clock-to-output delay | | | t <sub>IOCOMB</sub> | IOE combinatorial delay | | | t <sub>IOSU</sub> | IOE register setup time for data and enable signals before clock; IOE register recovery time after asynchronous clear | | | t <sub>IOH</sub> | IOE register hold time for data and enable signals after clock | | | t <sub>IOCLR</sub> | IOE register clear time | | | t <sub>OD1</sub> | Output buffer and pad delay, slow slew rate = off, V <sub>CCIO</sub> = 3.3 V | C1 = 35 pF (2) | | t <sub>OD2</sub> | Output buffer and pad delay, slow slew rate = off, V <sub>CCIO</sub> = 2.5 V | C1 = 35 pF (3) | | t <sub>OD3</sub> | Output buffer and pad delay, slow slew rate = on | C1 = 35 pF (4) | | $t_{XZ}$ | IOE output buffer disable delay | | | $t_{ZX1}$ | IOE output buffer enable delay, slow slew rate = off, V <sub>CCIO</sub> = 3.3 V | C1 = 35 pF (2) | | $t_{ZX2}$ | IOE output buffer enable delay, slow slew rate = off, V <sub>CCIO</sub> = 2.5 V | C1 = 35 pF (3) | | t <sub>ZX3</sub> | IOE output buffer enable delay, slow slew rate = on | C1 = 35 pF (4) | | t <sub>INREG</sub> | IOE input pad and buffer to IOE register delay | | | t <sub>IOFD</sub> | IOE register feedback delay | | | t <sub>INCOMB</sub> | IOE input pad and buffer to FastTrack Interconnect delay | | | Table 26. Inte | erconnect Timing Microparameters Note (1) | | |--------------------------|----------------------------------------------------------------------------------------------------------------------|------------| | Symbol | Parameter | Conditions | | t <sub>DIN2IOE</sub> | Delay from dedicated input pin to IOE control input | (7) | | t <sub>DIN2LE</sub> | Delay from dedicated input pin to LE or EAB control input | (7) | | t <sub>DIN2DATA</sub> | Delay from dedicated input or clock to LE or EAB data | (7) | | t <sub>DCLK2IOE</sub> | Delay from dedicated clock pin to IOE clock | (7) | | t <sub>DCLK2LE</sub> | Delay from dedicated clock pin to LE or EAB clock | (7) | | t <sub>SAMELAB</sub> | Routing delay for an LE driving another LE in the same LAB | (7) | | t <sub>SAMEROW</sub> | Routing delay for a row IOE, LE, or EAB driving a row IOE, LE, or EAB in the same row | (7) | | t <sub>SAME</sub> COLUMN | Routing delay for an LE driving an IOE in the same column | (7) | | t <sub>DIFFROW</sub> | Routing delay for a column IOE, LE, or EAB driving an LE or EAB in a different row | (7) | | t <sub>TWOROWS</sub> | Routing delay for a row IOE or EAB driving an LE or EAB in a different row | (7) | | t <sub>LEPERIPH</sub> | Routing delay for an LE driving a control signal of an IOE via the peripheral control bus | (7) | | t <sub>LABCARRY</sub> | Routing delay for the carry-out signal of an LE driving the carry-in signal of a different LE in a different LAB | | | t <sub>LABCASC</sub> | Routing delay for the cascade-out signal of an LE driving the cascade-in signal of a different LE in a different LAB | | #### Notes to tables: - Microparameters are timing delays contributed by individual architectural elements. These parameters cannot be measured explicitly. - Operating conditions: $V_{CCIO} = 3.3 \text{ V} \pm 10\%$ for commercial or industrial and extended use in ACEX 1K devices - Operating conditions: $V_{CCIO} = 2.5 \text{ V} \pm 5\%$ for commercial or industrial and extended use in ACEX 1K devices. Operating conditions: $V_{CCIO} = 2.5 \text{ V} \text{ or } 3.3 \text{ V}$ . (3) - (4) - Because the RAM in the EAB is self-timed, this parameter can be ignored when the WE signal is registered. - EAB macroparameters are internal parameters that can simplify predicting the behavior of an EAB at its boundary; these parameters are calculated by summing selected microparameters. - These parameters are worst-case values for typical applications. Post-compilation timing simulation and timing analysis are required to determine actual worst-case performance. | Symbol | | | Speed | l Grade | | | Unit | |-----------------------------|-----|-----|-------|---------|-----|------|------| | | - | 1 | - | 2 | - | 3 | | | | Min | Max | Min | Max | Min | Max | | | t <sub>INSUBIDIR</sub> (2) | 2.2 | | 2.3 | | 3.2 | | ns | | t <sub>INHBIDIR</sub> (2) | 0.0 | | 0.0 | | 0.0 | | ns | | t <sub>OUTCOBIDIR</sub> (2) | 2.0 | 6.6 | 2.0 | 7.8 | 2.0 | 9.6 | ns | | t <sub>XZBIDIR</sub> (2) | | 8.8 | | 11.2 | | 14.0 | ns | | t <sub>ZXBIDIR</sub> (2) | | 8.8 | | 11.2 | | 14.0 | ns | | t <sub>INSUBIDIR</sub> (4) | 3.1 | | 3.3 | | - | - | | | t <sub>INHBIDIR</sub> (4) | 0.0 | | 0.0 | | - | | | | toutcobidir (4) | 0.5 | 5.1 | 0.5 | 6.4 | - | - | ns | | t <sub>XZBIDIR</sub> (4) | | 7.3 | | 9.2 | | - | ns | | t <sub>ZXBIDIR</sub> (4) | | 7.3 | | 9.2 | | - | ns | #### Notes to tables: - (1) All timing parameters are described in Tables 22 through 29 in this data sheet. - (2) This parameter is measured without the use of the ClockLock or ClockBoost circuits. - (3) These parameters are specified by characterization. - (4) This parameter is measured with the use of the ClockLock or ClockBoost circuits. Tables 37 through 43 show EP1K30 device internal and external timing parameters. | Symbol | Speed Grade | | | | | | | |---------------------|-------------|-----|-----|-----|-----|-----|----| | | -1 | | -2 | | -3 | | | | | Min | Max | Min | Max | Min | Max | | | $t_{LUT}$ | | 0.7 | | 0.8 | | 1.1 | ns | | t <sub>CLUT</sub> | | 0.5 | | 0.6 | | 0.8 | ns | | t <sub>RLUT</sub> | | 0.6 | | 0.7 | | 1.0 | ns | | t <sub>PACKED</sub> | | 0.3 | | 0.4 | | 0.5 | ns | | $t_{EN}$ | | 0.6 | | 0.8 | | 1.0 | ns | | t <sub>CICO</sub> | | 0.1 | | 0.1 | | 0.2 | ns | | t <sub>CGEN</sub> | | 0.4 | | 0.5 | | 0.7 | ns | | t <sub>CGENR</sub> | | 0.1 | | 0.1 | | 0.2 | ns | | t <sub>CASC</sub> | | 0.6 | | 0.8 | | 1.0 | ns | | t <sub>C</sub> | | 0.0 | | 0.0 | | 0.0 | ns | | t <sub>co</sub> | | 0.3 | | 0.4 | | 0.5 | ns | | Symbol | Speed Grade | | | | | | | |--------------------------|-------------|-----|-----|-----|-----|-----|----| | | -1 | | -2 | | -3 | | | | | Min | Max | Min | Max | Min | Max | | | t <sub>DIN2IOE</sub> | | 1.8 | | 2.4 | | 2.9 | ns | | t <sub>DIN2LE</sub> | | 1.5 | | 1.8 | | 2.4 | ns | | t <sub>DIN2DATA</sub> | | 1.5 | | 1.8 | | 2.2 | ns | | t <sub>DCLK2IOE</sub> | | 2.2 | | 2.6 | | 3.0 | ns | | t <sub>DCLK2LE</sub> | | 1.5 | | 1.8 | | 2.4 | ns | | t <sub>SAMELAB</sub> | | 0.1 | | 0.2 | | 0.3 | ns | | t <sub>SAMEROW</sub> | | 2.0 | | 2.4 | | 2.7 | ns | | t <sub>SAME</sub> COLUMN | | 0.7 | | 1.0 | | 0.8 | ns | | t <sub>DIFFROW</sub> | | 2.7 | | 3.4 | | 3.5 | ns | | t <sub>TWOROWS</sub> | | 4.7 | | 5.8 | | 6.2 | ns | | LEPERIPH | | 2.7 | | 3.4 | | 3.8 | ns | | LABCARRY | | 0.3 | | 0.4 | | 0.5 | ns | | t <sub>LABCASC</sub> | | 0.8 | | 0.8 | | 1.1 | ns | | Table 42. EP1K30 External Timing Parameters Notes (1), (2) | | | | | | | | |--------------------------------------------------------------|-----|------|-----|-----|-----|------|----| | Symbol | | Unit | | | | | | | | -1 | | -2 | | -3 | | | | | Min | Max | Min | Max | Min | Max | | | t <sub>DRR</sub> | | 8.0 | | 9.5 | | 12.5 | ns | | t <sub>INSU</sub> (3) | 2.1 | | 2.5 | | 3.9 | | ns | | t <sub>INH</sub> (3) | 0.0 | | 0.0 | | 0.0 | | ns | | t <sub>оитсо</sub> (3) | 2.0 | 4.9 | 2.0 | 5.9 | 2.0 | 7.6 | ns | | t <sub>INSU</sub> (4) | 1.1 | | 1.5 | | - | | ns | | t <sub>INH</sub> (4) | 0.0 | | 0.0 | | - | | ns | | t <sub>оитсо</sub> (4) | 0.5 | 3.9 | 0.5 | 4.9 | - | - | ns | | t <sub>PCISU</sub> | 3.0 | | 4.2 | | - | | ns | | t <sub>PCIH</sub> | 0.0 | | 0.0 | | - | | ns | | t <sub>PCICO</sub> | 2.0 | 6.0 | 2.0 | 7.5 | - | - | ns | | Symbol | Speed Grade | | | | | | | |------------------------|-------------|-----|-----|-----|-----|-----|----| | | -1 | | -2 | | -3 | | | | | Min | Max | Min | Max | Min | Max | | | t <sub>EABDATA1</sub> | | 1.5 | | 2.0 | | 2.6 | ns | | t <sub>EABDATA1</sub> | | 0.0 | | 0.0 | | 0.0 | ns | | t <sub>EABWE1</sub> | | 1.5 | | 2.0 | | 2.6 | ns | | t <sub>EABWE2</sub> | | 0.3 | | 0.4 | | 0.5 | ns | | t <sub>EABRE1</sub> | | 0.3 | | 0.4 | | 0.5 | ns | | t <sub>EABRE2</sub> | | 0.0 | | 0.0 | | 0.0 | ns | | t <sub>EABCLK</sub> | | 0.0 | | 0.0 | | 0.0 | ns | | t <sub>EABCO</sub> | | 0.3 | | 0.4 | | 0.5 | ns | | t <sub>EABBYPASS</sub> | | 0.1 | | 0.1 | | 0.2 | ns | | t <sub>EABSU</sub> | 0.8 | | 1.0 | | 1.4 | | ns | | t <sub>EABH</sub> | 0.1 | | 0.1 | | 0.2 | | ns | | t <sub>EABCLR</sub> | 0.3 | | 0.4 | | 0.5 | | ns | | $t_{AA}$ | | 4.0 | | 5.1 | | 6.6 | ns | | $t_{WP}$ | 2.7 | | 3.5 | | 4.7 | | ns | | t <sub>RP</sub> | 1.0 | | 1.3 | | 1.7 | | ns | | t <sub>WDSU</sub> | 1.0 | | 1.3 | | 1.7 | | ns | | $t_{WDH}$ | 0.2 | | 0.2 | | 0.3 | | ns | | t <sub>WASU</sub> | 1.6 | | 2.1 | | 2.8 | | ns | | t <sub>WAH</sub> | 1.6 | | 2.1 | | 2.8 | | ns | | t <sub>RASU</sub> | 3.0 | | 3.9 | | 5.2 | | ns | | t <sub>RAH</sub> | 0.1 | | 0.1 | | 0.2 | | ns | | $t_{WO}$ | | 1.5 | | 2.0 | | 2.6 | ns | | $t_{DD}$ | | 1.5 | | 2.0 | | 2.6 | ns | | t <sub>EABOUT</sub> | | 0.2 | | 0.3 | | 0.3 | ns | | t <sub>EABCH</sub> | 1.5 | | 2.0 | | 2.5 | | ns | | t <sub>EABCL</sub> | 2.7 | | 3.5 | | 4.7 | | ns | Figure 31. ACEX 1K I<sub>CCACTIVE</sub> vs. Operating Frequency # Configuration & Operation The ACEX 1K architecture supports several configuration schemes. This section summarizes the device operating modes and available device configuration schemes. ### **Operating Modes** The ACEX 1K architecture uses SRAM configuration elements that require configuration data to be loaded every time the circuit powers up. The process of physically loading the SRAM data into the device is called *configuration*. Before configuration, as $V_{CC}$ rises, the device initiates a Power-On Reset (POR). This POR event clears the device and prepares it for configuration. The ACEX 1K POR time does not exceed 50 $\mu s$ . When configuring with a configuration device, refer to the relevant configuration device data sheet for POR timing information. During initialization, which occurs immediately after configuration, the device resets registers, enables I/O pins, and begins to operate as a logic device. Before and during configuration, all I/O pins (except dedicated inputs, clock, or configuration pins) are pulled high by a weak pull-up resistor. Together, the configuration and initialization processes are called *command mode*; normal device operation is called *user mode*. SRAM configuration elements allow ACEX 1K devices to be reconfigured in-circuit by loading new configuration data into the device. Real-time reconfiguration is performed by forcing the device into command mode with a device pin, loading different configuration data, re-initializing the device, and resuming user-mode operation. The entire reconfiguration process requires less than 40 ms and can be used to reconfigure an entire system dynamically. In-field upgrades can be performed by distributing new configuration files. #### **Configuration Schemes** The configuration data for an ACEX 1K device can be loaded with one of five configuration schemes (see Table 59), chosen on the basis of the target application. An EPC16, EPC2, EPC1, or EPC1441 configuration device, intelligent controller, or the JTAG port can be used to control the configuration of a ACEX 1K device, allowing automatic configuration on system power-up. Multiple ACEX 1K devices can be configured in any of the five configuration schemes by connecting the configuration enable (nCE) and configuration enable output (nCEO) pins on each device. Additional APEX 20K, APEX 20KE, FLEX 10K, FLEX 10KA, FLEX 10KE, ACEX 1K, and FLEX 6000 devices can be configured in the same serial chain. | Table 59. Data Sources for ACEX 1K Configuration | | | | | |--------------------------------------------------|--------------------------------------------------------------------------------------------------|--|--|--| | Configuration Scheme | Data Source | | | | | Configuration device | EPC16, EPC2, EPC1, or EPC1441 configuration device | | | | | Passive serial (PS) | BitBlaster or ByteBlasterMV download cables, or serial data source | | | | | Passive parallel asynchronous (PPA) | Parallel data source | | | | | Passive parallel synchronous (PPS) | Parallel data source | | | | | JTAG | BitBlaster or ByteBlasterMV download cables, or microprocessor with a Jam STAPL File or JBC File | | | | ## Device Pin-Outs See the Altera web site (http://www.altera.com) or the *Altera Documentation Library* for pin-out information. ## Revision History The information contained in the *ACEX 1K Programmable Logic Device Family Data Sheet* version 3.4 supersedes information published in previous versions. The following changes were made to the *ACEX 1K Programmable Logic Device Family Data Sheet* version 3.4: added extended temperature support.