Welcome to **E-XFL.COM** # Understanding <u>Embedded - FPGAs (Field Programmable Gate Array)</u> Embedded - FPGAs, or Field Programmable Gate Arrays, are advanced integrated circuits that offer unparalleled flexibility and performance for digital systems. Unlike traditional fixed-function logic devices, FPGAs can be programmed and reprogrammed to execute a wide array of logical operations, enabling customized functionality tailored to specific applications. This reprogrammability allows developers to iterate designs quickly and implement complex functions without the need for custom hardware. ## **Applications of Embedded - FPGAs** The versatility of Embedded - FPGAs makes them indispensable in numerous fields. In telecommunications. | Details | | |--------------------------------|----------------------------------------------------------| | Product Status | Obsolete | | Number of LABs/CLBs | 216 | | Number of Logic Elements/Cells | 1728 | | Total RAM Bits | 24576 | | Number of I/O | 102 | | Number of Gates | 119000 | | Voltage - Supply | 2.375V ~ 2.625V | | Mounting Type | Surface Mount | | Operating Temperature | 0°C ~ 70°C (TA) | | Package / Case | 144-LQFP | | Supplier Device Package | 144-TQFP (20x20) | | Purchase URL | https://www.e-xfl.com/product-detail/intel/ep1k30tc144-3 | Email: info@E-XFL.COM Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong - Software design support and automatic place-and-route provided by Altera development systems for Windows-based PCs and Sun SPARCstation, and HP 9000 Series 700/800 workstations - Flexible package options are available in 100 to 484 pins, including the innovative FineLine BGA<sup>TM</sup> packages (see Tables 2 and 3) - Additional design entry and simulation support provided by EDIF 2 0 0 and 3 0 0 netlist files, library of parameterized modules (LPM), DesignWare components, Verilog HDL, VHDL, and other interfaces to popular EDA tools from manufacturers such as Cadence, Exemplar Logic, Mentor Graphics, OrCAD, Synopsys, Synplicity, VeriBest, and Viewlogic | Table 2. ACEX 1K Package Options & I/O Pin Count Notes (1), (2) | | | | | | | | | | |-----------------------------------------------------------------|--------------|-------------------------|-------------------------|-----|---------|--|--|--|--| | Device | 100-Pin TQFP | 256-Pin<br>FineLine BGA | 484-Pin<br>FineLine BGA | | | | | | | | EP1K10 | 66 | 92 | 120 | 136 | 136 (3) | | | | | | EP1K30 | | 102 | 147 | 171 | 171 (3) | | | | | | EP1K50 | | 102 | 147 | 186 | 249 | | | | | | EP1K100 | | | 147 | 186 | 333 | | | | | #### Notes: - ACEX 1K device package types include thin quad flat pack (TQFP), plastic quad flat pack (PQFP), and FineLine BGA packages. - (2) Devices in the same package are pin-compatible, although some devices have more I/O pins than others. When planning device migration, use the I/O pins that are common to all devices. - (3) This option is supported with a 256-pin FineLine BGA package. By using SameFrame<sup>TM</sup> pin migration, all FineLine BGA packages are pin-compatible. For example, a board can be designed to support 256-pin and 484-pin FineLine BGA packages. | Table 3. ACEX 1K Package Sizes | | | | | | | | | | |--------------------------------------------------------------------------------------------------|--------------|--------------|--------------|-------------------------|-------------------------|--|--|--|--| | Device | 100-Pin TQFP | 144-Pin TQFP | 208-Pin PQFP | 256-Pin<br>FineLine BGA | 484-Pin<br>FineLine BGA | | | | | | Pitch (mm) | 0.50 | 0.50 | 0.50 | 1.0 | 1.0 | | | | | | Area (mm²) | 256 | 484 | 936 | 289 | 529 | | | | | | $\begin{array}{c} \text{Length} \times \text{width} \\ \text{(mm} \times \text{mm)} \end{array}$ | 16×16 | 22 × 22 | 30.6 × 30.6 | 17 × 17 | 23 × 23 | | | | | ## **Embedded Array Block** The EAB is a flexible block of RAM, with registers on the input and output ports, that is used to implement common gate array megafunctions. Because it is large and flexible, the EAB is suitable for functions such as multipliers, vector scalars, and error correction circuits. These functions can be combined in applications such as digital filters and microcontrollers. Logic functions are implemented by programming the EAB with a read-only pattern during configuration, thereby creating a large LUT. With LUTs, combinatorial functions are implemented by looking up the results rather than by computing them. This implementation of combinatorial functions can be faster than using algorithms implemented in general logic, a performance advantage that is further enhanced by the fast access times of EABs. The large capacity of EABs enables designers to implement complex functions in a single logic level without the routing delays associated with linked LEs or field-programmable gate array (FPGA) RAM blocks. For example, a single EAB can implement any function with 8 inputs and 16 outputs. Parameterized functions, such as LPM functions, can take advantage of the EAB automatically. The ACEX 1K enhanced EAB supports dual-port RAM. The dual-port structure is ideal for FIFO buffers with one or two clocks. The ACEX 1K EAB can also support up to 16-bit-wide RAM blocks. The ACEX 1K EAB can act in dual-port or single-port mode. When in dual-port mode, separate clocks may be used for EAB read and write sections, allowing the EAB to be written and read at different rates. It also has separate synchronous clock enable signals for the EAB read and write sections, which allow independent control of these sections. The EAB can also be used for bidirectional, dual-port memory applications where two ports read or write simultaneously. To implement this type of dual-port memory, two EABs are used to support two simultaneous reads or writes. Alternatively, one clock and clock enable can be used to control the input registers of the EAB, while a different clock and clock enable control the output registers (see Figure 2). Each LAB provides four control signals with programmable inversion that can be used in all eight LEs. Two of these signals can be used as clocks, the other two can be used for clear/preset control. The LAB clocks can be driven by the dedicated clock input pins, global signals, I/O signals, or internal signals via the LAB local interconnect. The LAB preset and clear control signals can be driven by the global signals, I/O signals, or internal signals via the LAB local interconnect. The global control signals are typically used for global clock, clear, or preset signals because they provide asynchronous control with very low skew across the device. If logic is required on a control signal, it can be generated in one or more LEs in any LAB and driven into the local interconnect of the target LAB. In addition, the global control signals can be generated from LE outputs. ## Logic Element The LE, the smallest unit of logic in the ACEX 1K architecture, has a compact size that provides efficient logic utilization. Each LE contains a 4-input LUT, which is a function generator that can quickly compute any function of four variables. In addition, each LE contains a programmable flipflop with a synchronous clock enable, a carry chain, and a cascade chain. Each LE drives both the local and the FastTrack Interconnect routing structure. Figure 8 shows the ACEX 1K LE. ## LE Operating Modes The ACEX 1K LE can operate in the following four modes: - Normal mode - Arithmetic mode - Up/down counter mode - Clearable counter mode Each of these modes uses LE resources differently. In each mode, seven available inputs to the LE—the four data inputs from the LAB local interconnect, the feedback from the programmable register, and the carry-in and cascade-in from the previous LE—are directed to different destinations to implement the desired logic function. Three inputs to the LE provide clock, clear, and preset control for the register. The Altera software, in conjunction with parameterized functions such as LPM and DesignWare functions, automatically chooses the appropriate mode for common functions such as counters, adders, and multipliers. If required, the designer can also create special-purpose functions that use a specific LE operating mode for optimal performance. The architecture provides a synchronous clock enable to the register in all four modes. The Altera software can set DATA1 to enable the register synchronously, providing easy implementation of fully synchronous designs. Figure 11 shows the ACEX 1K LE operating modes. Figure 11. ACEX 1K LE Operating Modes ### **Normal Mode** #### **Arithmetic Mode** ## **Up/Down Counter Mode** #### **Clearable Counter Mode** #### Normal Mode The normal mode is suitable for general logic applications and wide decoding functions that can take advantage of a cascade chain. In normal mode, four data inputs from the LAB local interconnect and the carry-in are inputs to a 4-input LUT. The compiler automatically selects the carry-in or the DATA3 signal as one of the inputs to the LUT. The LUT output can be combined with the cascade-in signal to form a cascade chain through the cascade-out signal. Either the register or the LUT can be used to drive both the local interconnect and the FastTrack Interconnect routing structure at the same time. The LUT and the register in the LE can be used independently (register packing). To support register packing, the LE has two outputs; one drives the local interconnect, and the other drives the FastTrack Interconnect routing structure. The DATA4 signal can drive the register directly, allowing the LUT to compute a function that is independent of the registered signal; a 3-input function can be computed in the LUT, and a fourth independent signal can be registered. Alternatively, a 4-input function can be generated, and one of the inputs to this function can be used to drive the register. The register in a packed LE can still use the clock enable, clear, and preset signals in the LE. In a packed LE, the register can drive the FastTrack Interconnect routing structure while the LUT drives the local interconnect, or vice versa. #### Arithmetic Mode The arithmetic mode offers two 3-input LUTs that are ideal for implementing adders, accumulators, and comparators. One LUT computes a 3-input function; the other generates a carry output. As shown in Figure 11, the first LUT uses the carry-in signal and two data inputs from the LAB local interconnect to generate a combinatorial or registered output. For example, in an adder, this output is the sum of three signals: a, b, and carry-in. The second LUT uses the same three signals to generate a carry-out signal, thereby creating a carry chain. The arithmetic mode also supports simultaneous use of the cascade chain. #### **Up/Down Counter Mode** The up/down counter mode offers counter enable, clock enable, synchronous up/down control, and data loading options. These control signals are generated by the data inputs from the LAB local interconnect, the carry-in signal, and output feedback from the programmable register. Two 3-input LUTs are used; one generates the counter data, and the other generates the fast carry bit. A 2-to-1 multiplexer provides synchronous loading. Data can also be loaded asynchronously with the clear and preset register control signals without using the LUT resources. For improved routing, the row interconnect consists of a combination of full-length and half-length channels. The full-length channels connect to all LABs in a row; the half-length channels connect to the LABs in half of the row. The EAB can be driven by the half-length channels in the left half of the row and by the full-length channels. The EAB drives out to the full-length channels. In addition to providing a predictable, row-wide interconnect, this architecture provides increased routing resources. Two neighboring LABs can be connected using a half-row channel, thereby saving the other half of the channel for the other half of the row. Table 6 summarizes the FastTrack Interconnect routing structure resources available in each ACEX 1K device. | Table 6. ACEX 1K FastTrack Interconnect Resources | | | | | | | | | |----------------------------------------------------------|----|-----|----|----|--|--|--|--| | Device Rows Channels per Row Columns Channels per Column | | | | | | | | | | EP1K10 | 3 | 144 | 24 | 24 | | | | | | EP1K30 | 6 | 216 | 36 | 24 | | | | | | EP1K50 | 10 | 216 | 36 | 24 | | | | | | EP1K100 | 12 | 312 | 52 | 24 | | | | | In addition to general-purpose I/O pins, ACEX 1K devices have six dedicated input pins that provide low-skew signal distribution across the device. These six inputs can be used for global clock, clear, preset, and peripheral output-enable and clock-enable control signals. These signals are available as control signals for all LABs and IOEs in the device. The dedicated inputs can also be used as general-purpose data inputs because they can feed the local interconnect of each LAB in the device. Figure 14 shows the interconnection of adjacent LABs and EABs, with row, column, and local interconnects, as well as the associated cascade and carry chains. Each LAB is labeled according to its location: a letter represents the row and a number represents the column. For example, LAB B3 is in row B, column 3. On all ACEX 1K devices, the input path from the I/O pad to the FastTrack Interconnect has a programmable delay element that can be used to guarantee a zero hold time. Depending on the placement of the IOE relative to what it is driving, the designer may choose to turn on the programmable delay to ensure a zero hold time or turn it off to minimize setup time. This feature is used to reduce setup time for complex pin-to-register paths (e.g., PCI designs). Each IOE selects the clock, clear, clock enable, and output enable controls from a network of I/O control signals called the peripheral control bus. The peripheral control bus uses high-speed drivers to minimize signal skew across devices and provides up to 12 peripheral control signals that can be allocated as follows: - Up to eight output enable signals - Up to six clock enable signals - Up to two clock signals - Up to two clear signals If more than six clock-enable or eight output-enable signals are required, each IOE on the device can be controlled by clock enable and output enable signals driven by specific LEs. In addition to the two clock signals available on the peripheral control bus, each IOE can use one of two dedicated clock pins. Each peripheral control signal can be driven by any of the dedicated input pins or the first LE of each LAB in a particular row. In addition, a LE in a different row can drive a column interconnect, which causes a row interconnect to drive the peripheral control signal. The chipwide reset signal resets all IOE registers, overriding any other control signals. When a dedicated clock pin drives IOE registers, it can be inverted for all IOEs in the device. All IOEs must use the same sense of the clock. For example, if any IOE uses the inverted clock, all IOEs must use the inverted clock, and no IOE can use the non-inverted clock. However, LEs can still use the true or complement of the clock on an LAB-by-LAB basis. The incoming signal may be inverted at the dedicated clock pin and will drive all IOEs. For the true and complement of a clock to be used to drive IOEs, drive it into both global clock pins. One global clock pin will supply the true, and the other will supply the complement. When the true and complement of a dedicated input drives IOE clocks, two signals on the peripheral control bus are consumed, one for each sense of the clock. ### Row-to-IOE Connections When an IOE is used as an input signal, it can drive two separate row channels. The signal is accessible by all LEs within that row. When an IOE is used as an output, the signal is driven by a multiplexer that selects a signal from the row channels. Up to eight IOEs connect to each side of each row channel (see Figure 16). Figure 16. ACEX 1K Row-to-IOE Connections Note (1) #### Note: (1) The values for m and n are shown in Table 8. Table 8 lists the ACEX 1K row-to-IOE interconnect resources. | Table 8. ACEX 1K Row-to-IOE Interconnect Resources | | | | | | | | | |-----------------------------------------------------|-----|----|--|--|--|--|--|--| | Device Channels per Row (n) Row Channels per Pin (i | | | | | | | | | | EP1K10 | 144 | 18 | | | | | | | | EP1K30 | 216 | 27 | | | | | | | | EP1K50 | 216 | 27 | | | | | | | | EP1K100 | 312 | 39 | | | | | | | The VCCINT pins must always be connected to a 2.5-V power supply. With a 2.5-V $V_{\rm CCINT}$ level, input voltages are compatible with 2.5-V, 3.3-V, and 5.0-V inputs. The VCCIO pins can be connected to either a 2.5-V or 3.3-V power supply, depending on the output requirements. When the VCCIO pins are connected to a 2.5-V power supply, the output levels are compatible with 2.5-V systems. When the VCCIO pins are connected to a 3.3-V power supply, the output high is at 3.3 V and is therefore compatible with 3.3-V or 5.0-V systems. Devices operating with $V_{\rm CCIO}$ levels higher than 3.0 V achieve a faster timing delay of $t_{OD2}$ instead of $t_{OD1}$ . Table 13 summarizes ACEX 1K MultiVolt I/O support. | Table 13. ACEX 1K MultiVolt I/O Support | | | | | | | | | | |-----------------------------------------|----------|------------------------------------|--------------|--------------|----------|----------|--|--|--| | V <sub>CCIO</sub> (V) | Inp | Input Signal (V) Output Signal (V) | | | | | | | | | | 2.5 | 3.3 | 5.0 | 2.5 | 3.3 | 5.0 | | | | | 2.5 | <b>✓</b> | <b>√</b> (1) | <b>√</b> (1) | ✓ | | | | | | | 3.3 | <b>✓</b> | <b>✓</b> | <b>√</b> (1) | <b>√</b> (2) | <b>✓</b> | <b>✓</b> | | | | #### Notes: - (1) The PCI clamping diode must be disabled on an input which is driven with a voltage higher than $V_{\rm CCIO}$ . - (2) When $V_{\rm CCIO}$ = 3.3 V, an ACEX 1K device can drive a 2.5-V device that has 3.3-V tolerant inputs. Open-drain output pins on ACEX 1K devices (with a pull-up resistor to the 5.0-V supply) can drive 5.0-V CMOS input pins that require a higher $V_{IH}$ than LVTTL. When the open-drain pin is active, it will drive low. When the pin is inactive, the resistor will pull up the trace to 5.0 V, thereby meeting the CMOS $V_{OH}$ requirement. The open-drain pin will only drive low or tri-state; it will never drive high. The rise time is dependent on the value of the pull-up resistor and load impedance. The $I_{OL}$ current specification should be considered when selecting a pull-up resistor. ## Power Sequencing & Hot-Socketing Because ACEX 1K devices can be used in a mixed-voltage environment, they have been designed specifically to tolerate any possible power-up sequence. The $V_{\rm CCIO}$ and $V_{\rm CCINT}$ power planes can be powered in any order. Signals can be driven into ACEX 1K devices before and during power up without damaging the device. Additionally, ACEX 1K devices do not drive out during power up. Once operating conditions are reached, ACEX 1K devices operate as specified by the user. Figure 24 shows the overall timing model, which maps the possible paths to and from the various elements of the ACEX 1K device. Figure 24. ACEX 1K Device Timing Model Figures 25 through 28 show the delays that correspond to various paths and functions within the LE, IOE, EAB, and bidirectional timing models. Figure 25. ACEX 1K Device LE Timing Model Figure 30. EAB Synchronous Timing Waveforms ## **EAB Synchronous Read** ## EAB Synchronous Write (EAB Output Registers Used) Tables 22 through 26 describe the ACEX 1K device internal timing parameters. | Table 22. LE Timing Microparameters (Part 1 of 2) Note (1) | | | | | | | | |------------------------------------------------------------|-----------------------------------------|------------|--|--|--|--|--| | Symbol | Parameter | Conditions | | | | | | | $t_{LUT}$ | LUT delay for data-in | | | | | | | | t <sub>CLUT</sub> | LUT delay for carry-in | | | | | | | | t <sub>RLUT</sub> | LUT delay for LE register feedback | | | | | | | | t <sub>PACKED</sub> | Data-in to packed register delay | | | | | | | | t <sub>EN</sub> | LE register enable delay | | | | | | | | t <sub>CICO</sub> | Carry-in to carry-out delay | | | | | | | | t <sub>CGEN</sub> | Data-in to carry-out delay | | | | | | | | t <sub>CGENR</sub> | LE register feedback to carry-out delay | | | | | | | | Symbol | Parameter | Conditions | | | | | |------------------------|----------------------------------------------------------------------------------------|------------|--|--|--|--| | t <sub>EABAA</sub> | EAB address access delay | | | | | | | t <sub>EABRCCOMB</sub> | EAB asynchronous read cycle time | | | | | | | t <sub>EABRCREG</sub> | EAB synchronous read cycle time | | | | | | | t <sub>EABWP</sub> | EAB write pulse width | | | | | | | t <sub>EABWCCOMB</sub> | EAB asynchronous write cycle time | | | | | | | t <sub>EABWCREG</sub> | EAB synchronous write cycle time | | | | | | | t <sub>EABDD</sub> | EAB data-in to data-out valid delay | | | | | | | t <sub>EABDATACO</sub> | EAB clock-to-output delay when using output registers | | | | | | | t <sub>EABDATASU</sub> | EAB data/address setup time before clock when using input register | | | | | | | t <sub>EABDATAH</sub> | EAB data/address hold time after clock when using input register | | | | | | | t <sub>EABWESU</sub> | EAB WE setup time before clock when using input register | | | | | | | t <sub>EABWEH</sub> | EAB WE hold time after clock when using input register | | | | | | | t <sub>EABWDSU</sub> | EAB data setup time before falling edge of write pulse when not using input registers | | | | | | | t <sub>EABWDH</sub> | EAB data hold time after falling edge of write pulse when not using input | | | | | | | | registers | | | | | | | t <sub>EABWASU</sub> | EAB address setup time before rising edge of write pulse when not using | | | | | | | | input registers | | | | | | | t <sub>EABWAH</sub> | EAB address hold time after falling edge of write pulse when not using input registers | | | | | | | $t_{\sf EABWO}$ | EAB write enable to data output valid delay | | | | | | Tables 30 through 36 show EP1K10 device internal and external timing parameters. | Symbol | | | Speed | Grade | | | Unit | |---------------------|-----|-----|-------|-------|-----|-----|------| | | - | 1 | -2 | | -3 | | | | | Min | Max | Min | Max | Min | Max | | | $t_{LUT}$ | | 0.7 | | 0.8 | | 1.1 | ns | | t <sub>CLUT</sub> | | 0.5 | | 0.6 | | 0.8 | ns | | t <sub>RLUT</sub> | | 0.6 | | 0.7 | | 1.0 | ns | | t <sub>PACKED</sub> | | 0.4 | | 0.4 | | 0.5 | ns | | t <sub>EN</sub> | | 0.9 | | 1.0 | | 1.3 | ns | | t <sub>CICO</sub> | | 0.1 | | 0.1 | | 0.2 | ns | | t <sub>CGEN</sub> | | 0.4 | | 0.5 | | 0.7 | ns | | t <sub>CGENR</sub> | | 0.1 | | 0.1 | | 0.2 | ns | | t <sub>CASC</sub> | | 0.7 | | 0.9 | | 1.1 | ns | | $t_C$ | | 1.1 | | 1.3 | | 1.7 | ns | | $t_{CO}$ | | 0.5 | | 0.7 | | 0.9 | ns | | t <sub>COMB</sub> | | 0.4 | | 0.5 | | 0.7 | ns | | t <sub>SU</sub> | 0.7 | | 0.8 | | 1.0 | | ns | | t <sub>H</sub> | 0.9 | | 1.0 | | 1.1 | | ns | | t <sub>PRE</sub> | | 0.8 | | 1.0 | | 1.4 | ns | | t <sub>CLR</sub> | | 0.9 | | 1.0 | | 1.4 | ns | | t <sub>CH</sub> | 2.0 | | 2.5 | | 2.5 | | ns | | $t_{CL}$ | 2.0 | | 2.5 | | 2.5 | | ns | **ACEX 1K Programmable Logic Device Family Data Sheet** | Symbol | | | Speed | Grade | | | Unit | |------------------------|-----|-----|-------|-------|-----|-----|------| | | _ | 1 | - | 2 | -3 | | | | | Min | Max | Min | Max | Min | Max | | | t <sub>EABAA</sub> | | 6.4 | | 7.6 | | 8.8 | ns | | t <sub>EABRCOMB</sub> | 6.4 | | 7.6 | | 8.8 | | ns | | t <sub>EABRCREG</sub> | 4.4 | | 5.1 | | 6.0 | | ns | | t <sub>EABWP</sub> | 2.5 | | 2.9 | - | 3.3 | | ns | | t <sub>EABWCOMB</sub> | 6.0 | | 7.0 | | 8.0 | | ns | | t <sub>EABWCREG</sub> | 6.8 | | 7.8 | | 9.0 | | ns | | t <sub>EABDD</sub> | | 5.7 | | 6.7 | | 7.7 | ns | | t <sub>EABDATACO</sub> | | 0.8 | | 0.9 | | 1.1 | ns | | t <sub>EABDATASU</sub> | 1.5 | | 1.7 | | 2.0 | | ns | | t <sub>EABDATAH</sub> | 0.0 | | 0.0 | | 0.0 | | ns | | t <sub>EABWESU</sub> | 1.3 | | 1.4 | | 1.7 | | ns | | t <sub>EABWEH</sub> | 0.0 | | 0.0 | | 0.0 | | ns | | t <sub>EABWDSU</sub> | 1.5 | | 1.7 | | 2.0 | | ns | | t <sub>EABWDH</sub> | 0.0 | | 0.0 | | 0.0 | | ns | | t <sub>EABWASU</sub> | 3.0 | | 3.6 | | 4.3 | | ns | | t <sub>EABWAH</sub> | 0.5 | | 0.5 | | 0.4 | | ns | | t <sub>EABWO</sub> | | 5.1 | | 6.0 | | 6.8 | ns | | Symbol | | | Speed | Grade | | | Unit | |--------------------------|-----|-----|-------|-------|-----|-----|------| | | - | 1 | -2 | | -3 | | | | | Min | Max | Min | Max | Min | Max | | | DIN2IOE | | 1.8 | | 2.4 | | 2.9 | ns | | t <sub>DIN2LE</sub> | | 1.5 | | 1.8 | | 2.4 | ns | | t <sub>DIN2DATA</sub> | | 1.5 | | 1.8 | | 2.2 | ns | | t <sub>DCLK2IOE</sub> | | 2.2 | | 2.6 | | 3.0 | ns | | t <sub>DCLK2LE</sub> | | 1.5 | | 1.8 | | 2.4 | ns | | t <sub>SAMELAB</sub> | | 0.1 | | 0.2 | | 0.3 | ns | | t <sub>SAMEROW</sub> | | 2.0 | | 2.4 | | 2.7 | ns | | t <sub>SAME</sub> COLUMN | | 0.7 | | 1.0 | | 0.8 | ns | | t <sub>DIFFROW</sub> | | 2.7 | | 3.4 | | 3.5 | ns | | t <sub>TWOROWS</sub> | | 4.7 | | 5.8 | | 6.2 | ns | | LEPERIPH | | 2.7 | | 3.4 | | 3.8 | ns | | LABCARRY | | 0.3 | | 0.4 | | 0.5 | ns | | t <sub>LABCASC</sub> | | 0.8 | | 0.8 | | 1.1 | ns | | Table 42. EP1K3 | 0 External Ti | ming Param | <b>eters</b> Not | es (1), (2) | | | | | | |------------------------|---------------|-------------|------------------|-------------|-----|------|----|--|--| | Symbol | | Speed Grade | | | | | | | | | | | -1 | | -2 | | 3 | | | | | | Min | Max | Min | Max | Min | Max | | | | | t <sub>DRR</sub> | | 8.0 | | 9.5 | | 12.5 | ns | | | | t <sub>INSU</sub> (3) | 2.1 | | 2.5 | | 3.9 | | ns | | | | t <sub>INH</sub> (3) | 0.0 | | 0.0 | | 0.0 | | ns | | | | t <sub>оитсо</sub> (3) | 2.0 | 4.9 | 2.0 | 5.9 | 2.0 | 7.6 | ns | | | | t <sub>INSU</sub> (4) | 1.1 | | 1.5 | | - | | ns | | | | t <sub>INH</sub> (4) | 0.0 | | 0.0 | | - | | ns | | | | t <sub>оитсо</sub> (4) | 0.5 | 3.9 | 0.5 | 4.9 | - | - | ns | | | | t <sub>PCISU</sub> | 3.0 | | 4.2 | | - | | ns | | | | t <sub>PCIH</sub> | 0.0 | | 0.0 | | - | | ns | | | | t <sub>PCICO</sub> | 2.0 | 6.0 | 2.0 | 7.5 | - | _ | ns | | | | Symbol | Speed Grade | | | | | | | | |-------------------|-------------|-----|-----|-----|-----|-----|----|--| | | -1 | | -2 | | -3 | | ı | | | | Min | Max | Min | Max | Min | Max | | | | $t_{CO}$ | | 0.6 | | 0.6 | | 0.7 | ns | | | t <sub>COMB</sub> | | 0.3 | | 0.4 | | 0.5 | ns | | | t <sub>SU</sub> | 0.5 | | 0.6 | | 0.7 | | ns | | | $t_H$ | 0.5 | | 0.6 | | 0.8 | | ns | | | t <sub>PRE</sub> | | 0.4 | | 0.5 | | 0.7 | ns | | | t <sub>CLR</sub> | | 0.8 | | 1.0 | | 1.2 | ns | | | t <sub>CH</sub> | 2.0 | | 2.5 | | 3.0 | | ns | | | $t_{CL}$ | 2.0 | | 2.5 | | 3.0 | | ns | | | Symbol | Speed Grade | | | | | | | | |---------------------|-------------|-----|-----|-----|-----|-----|----|--| | | -1 | | -2 | | -3 | | | | | | Min | Max | Min | Max | Min | Max | | | | $t_{IOD}$ | | 1.3 | | 1.3 | | 1.9 | ns | | | t <sub>IOC</sub> | | 0.3 | | 0.4 | | 0.4 | ns | | | t <sub>IOCO</sub> | | 1.7 | | 2.1 | | 2.6 | ns | | | t <sub>IOCOMB</sub> | | 0.5 | | 0.6 | | 0.8 | ns | | | t <sub>IOSU</sub> | 0.8 | | 1.0 | | 1.3 | | ns | | | t <sub>IOH</sub> | 0.4 | | 0.5 | | 0.6 | | ns | | | t <sub>IOCLR</sub> | | 0.2 | | 0.2 | | 0.4 | ns | | | t <sub>OD1</sub> | | 1.2 | | 1.2 | | 1.9 | ns | | | t <sub>OD2</sub> | | 0.7 | | 0.8 | | 1.7 | ns | | | t <sub>OD3</sub> | | 2.7 | | 3.0 | | 4.3 | ns | | | $t_{XZ}$ | | 4.7 | | 5.7 | | 7.5 | ns | | | $t_{ZX1}$ | | 4.7 | | 5.7 | | 7.5 | ns | | | $t_{ZX2}$ | | 4.2 | | 5.3 | | 7.3 | ns | | | $t_{ZX3}$ | | 6.2 | | 7.5 | | 9.9 | ns | | | t <sub>INREG</sub> | | 3.5 | | 4.2 | | 5.6 | ns | | | t <sub>IOFD</sub> | | 1.1 | | 1.3 | | 1.8 | ns | | | t <sub>INCOMB</sub> | | 1.1 | | 1.3 | | 1.8 | ns | | | Symbol | Speed Grade | | | | | | | | |------------------------|-------------|-----|-----|-----|-----|-----|----|--| | | -1 | | -2 | | -3 | | | | | | Min | Max | Min | Max | Min | Max | | | | t <sub>EABDATA1</sub> | | 1.5 | | 2.0 | | 2.6 | ns | | | t <sub>EABDATA1</sub> | | 0.0 | | 0.0 | | 0.0 | ns | | | t <sub>EABWE1</sub> | | 1.5 | | 2.0 | | 2.6 | ns | | | t <sub>EABWE2</sub> | | 0.3 | | 0.4 | | 0.5 | ns | | | t <sub>EABRE1</sub> | | 0.3 | | 0.4 | | 0.5 | ns | | | t <sub>EABRE2</sub> | | 0.0 | | 0.0 | | 0.0 | ns | | | t <sub>EABCLK</sub> | | 0.0 | | 0.0 | | 0.0 | ns | | | t <sub>EABCO</sub> | | 0.3 | | 0.4 | | 0.5 | ns | | | t <sub>EABBYPASS</sub> | | 0.1 | | 0.1 | | 0.2 | ns | | | t <sub>EABSU</sub> | 0.8 | | 1.0 | | 1.4 | | ns | | | t <sub>EABH</sub> | 0.1 | | 0.1 | | 0.2 | | ns | | | t <sub>EABCLR</sub> | 0.3 | | 0.4 | | 0.5 | | ns | | | $t_{AA}$ | | 4.0 | | 5.1 | | 6.6 | ns | | | $t_{WP}$ | 2.7 | | 3.5 | | 4.7 | | ns | | | t <sub>RP</sub> | 1.0 | | 1.3 | | 1.7 | | ns | | | t <sub>WDSU</sub> | 1.0 | | 1.3 | | 1.7 | | ns | | | $t_{WDH}$ | 0.2 | | 0.2 | | 0.3 | | ns | | | t <sub>WASU</sub> | 1.6 | | 2.1 | | 2.8 | | ns | | | t <sub>WAH</sub> | 1.6 | | 2.1 | | 2.8 | | ns | | | t <sub>RASU</sub> | 3.0 | | 3.9 | | 5.2 | | ns | | | t <sub>RAH</sub> | 0.1 | | 0.1 | | 0.2 | | ns | | | $t_{WO}$ | | 1.5 | | 2.0 | | 2.6 | ns | | | t <sub>DD</sub> | | 1.5 | | 2.0 | | 2.6 | ns | | | t <sub>EABOUT</sub> | | 0.2 | | 0.3 | | 0.3 | ns | | | t <sub>EABCH</sub> | 1.5 | | 2.0 | | 2.5 | | ns | | | t <sub>EABCL</sub> | 2.7 | | 3.5 | | 4.7 | | ns | | | Symbol | Speed Grade | | | | | | | | |--------------------------|-------------|-----|-----|-----|-----|-----|----|--| | | -1 | | -2 | | -3 | | İ | | | | Min | Max | Min | Max | Min | Max | | | | t <sub>DIN2IOE</sub> | | 3.1 | | 3.6 | | 4.4 | ns | | | t <sub>DIN2LE</sub> | | 0.3 | | 0.4 | | 0.5 | ns | | | t <sub>DIN2DATA</sub> | | 1.6 | | 1.8 | | 2.0 | ns | | | t <sub>DCLK2IOE</sub> | | 0.8 | | 1.1 | | 1.4 | ns | | | t <sub>DCLK2LE</sub> | | 0.3 | | 0.4 | | 0.5 | ns | | | t <sub>SAMELAB</sub> | | 0.1 | | 0.1 | | 0.2 | ns | | | t <sub>SAMEROW</sub> | | 1.5 | | 2.5 | | 3.4 | ns | | | t <sub>SAME</sub> COLUMN | | 0.4 | | 1.0 | | 1.6 | ns | | | t <sub>DIFFROW</sub> | | 1.9 | | 3.5 | | 5.0 | ns | | | t <sub>TWOROWS</sub> | | 3.4 | | 6.0 | | 8.4 | ns | | | t <sub>LEPERIPH</sub> | | 4.3 | | 5.4 | | 6.5 | ns | | | t <sub>LABCARRY</sub> | | 0.5 | | 0.7 | | 0.9 | ns | | | t <sub>LABCASC</sub> | | 0.8 | | 1.0 | | 1.4 | ns | | | Table 56. EP1K100 External Timing Parameters Notes (1), (2) | | | | | | | | |-------------------------------------------------------------|-------------|-----|-----|------|-----|------|------| | Symbol | Speed Grade | | | | | | Unit | | | -1 | | -2 | | -3 | | | | | Min | Max | Min | Max | Min | Max | | | t <sub>DRR</sub> | | 9.0 | | 12.0 | | 16.0 | ns | | t <sub>INSU</sub> (3) | 2.0 | | 2.5 | | 3.3 | | ns | | t <sub>INH</sub> (3) | 0.0 | | 0.0 | | 0.0 | | ns | | t <sub>оитсо</sub> (3) | 2.0 | 5.2 | 2.0 | 6.9 | 2.0 | 9.1 | ns | | t <sub>INSU</sub> (4) | 2.0 | | 2.2 | | _ | | ns | | t <sub>INH</sub> (4) | 0.0 | | 0.0 | | - | | ns | | t <sub>OUTCO</sub> (4) | 0.5 | 3.0 | 0.5 | 4.6 | _ | _ | ns | | t <sub>PCISU</sub> | 3.0 | | 6.2 | | _ | | ns | | t <sub>PCIH</sub> | 0.0 | | 0.0 | | _ | | ns | | t <sub>PCICO</sub> | 2.0 | 6.0 | 2.0 | 6.9 | _ | _ | ns | During initialization, which occurs immediately after configuration, the device resets registers, enables I/O pins, and begins to operate as a logic device. Before and during configuration, all I/O pins (except dedicated inputs, clock, or configuration pins) are pulled high by a weak pull-up resistor. Together, the configuration and initialization processes are called *command mode*; normal device operation is called *user mode*. SRAM configuration elements allow ACEX 1K devices to be reconfigured in-circuit by loading new configuration data into the device. Real-time reconfiguration is performed by forcing the device into command mode with a device pin, loading different configuration data, re-initializing the device, and resuming user-mode operation. The entire reconfiguration process requires less than 40 ms and can be used to reconfigure an entire system dynamically. In-field upgrades can be performed by distributing new configuration files. ## **Configuration Schemes** The configuration data for an ACEX 1K device can be loaded with one of five configuration schemes (see Table 59), chosen on the basis of the target application. An EPC16, EPC2, EPC1, or EPC1441 configuration device, intelligent controller, or the JTAG port can be used to control the configuration of a ACEX 1K device, allowing automatic configuration on system power-up. Multiple ACEX 1K devices can be configured in any of the five configuration schemes by connecting the configuration enable (nCE) and configuration enable output (nCEO) pins on each device. Additional APEX 20K, APEX 20KE, FLEX 10K, FLEX 10KA, FLEX 10KE, ACEX 1K, and FLEX 6000 devices can be configured in the same serial chain. | Table 59. Data Sources for ACEX 1K Configuration | | | | | | |--------------------------------------------------|--------------------------------------------------------------------------------------------------|--|--|--|--| | Configuration Scheme | Data Source | | | | | | Configuration device | EPC16, EPC2, EPC1, or EPC1441 configuration device | | | | | | Passive serial (PS) | BitBlaster or ByteBlasterMV download cables, or serial data source | | | | | | Passive parallel asynchronous (PPA) | Parallel data source | | | | | | Passive parallel synchronous (PPS) | Parallel data source | | | | | | JTAG | BitBlaster or ByteBlasterMV download cables, or microprocessor with a Jam STAPL File or JBC File | | | | | ## Device Pin-Outs See the Altera web site (http://www.altera.com) or the *Altera Documentation Library* for pin-out information.