Welcome to **E-XFL.COM** # Understanding <u>Embedded - FPGAs (Field Programmable Gate Array)</u> Embedded - FPGAs, or Field Programmable Gate Arrays, are advanced integrated circuits that offer unparalleled flexibility and performance for digital systems. Unlike traditional fixed-function logic devices, FPGAs can be programmed and reprogrammed to execute a wide array of logical operations, enabling customized functionality tailored to specific applications. This reprogrammability allows developers to iterate designs quickly and implement complex functions without the need for custom hardware. # **Applications of Embedded - FPGAs** The versatility of Embedded - FPGAs makes them indispensable in numerous fields. In telecommunications. | Details | | |--------------------------------|----------------------------------------------------------| | Product Status | Obsolete | | Number of LABs/CLBs | 360 | | Number of Logic Elements/Cells | 2880 | | Total RAM Bits | 40960 | | Number of I/O | 249 | | Number of Gates | 199000 | | Voltage - Supply | 2.375V ~ 2.625V | | Mounting Type | Surface Mount | | Operating Temperature | 0°C ~ 70°C (TA) | | Package / Case | 484-BBGA | | Supplier Device Package | 484-FBGA (23x23) | | Purchase URL | https://www.e-xfl.com/product-detail/intel/ep1k50fc484-1 | Email: info@E-XFL.COM Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong For more information on the configuration of ACEX 1K devices, see the following documents: - Configuration Devices for ACEX, APEX, FLEX, & Mercury Devices Data Sheet - MasterBlaster Serial/USB Communications Cable Data Sheet - ByteBlasterMV Parallel Port Download Cable Data Sheet - BitBlaster Serial Download Cable Data Sheet ACEX 1K devices are supported by Altera development systems, which are integrated packages that offer schematic, text (including AHDL), and waveform design entry, compilation and logic synthesis, full simulation and worst-case timing analysis, and device configuration. The software provides EDIF 2 0 0 and 3 0 0, LPM, VHDL, Verilog HDL, and other interfaces for additional design entry and simulation support from other industry-standard PC- and UNIX workstation-based EDA tools. The Altera software works easily with common gate array EDA tools for synthesis and simulation. For example, the Altera software can generate Verilog HDL files for simulation with tools such as Cadence Verilog-XL. Additionally, the Altera software contains EDA libraries that use device-specific features such as carry chains, which are used for fast counter and arithmetic functions. For instance, the Synopsys Design Compiler library supplied with the Altera development system includes DesignWare functions that are optimized for the ACEX 1K device architecture. The Altera development systems run on Windows-based PCs and Sun SPARCstation, and HP 9000 Series 700/800 workstations. For more information, see the MAX+PLUS II Programmable Logic Development System & Software Data Sheet and the Quartus Programmable Logic Development System & Software Data Sheet. # Functional Description Each ACEX 1K device contains an enhanced embedded array that implements memory and specialized logic functions, and a logic array that implements general logic. The embedded array consists of a series of EABs. When implementing memory functions, each EAB provides 4,096 bits, which can be used to create RAM, ROM, dual-port RAM, or first-in first-out (FIFO) functions. When implementing logic, each EAB can contribute 100 to 600 gates towards complex logic functions such as multipliers, microcontrollers, state machines, and DSP functions. EABs can be used independently, or multiple EABs can be combined to implement larger functions. Figure 1. ACEX 1K Device Block Diagram ACEX 1K devices provide six dedicated inputs that drive the flipflops' control inputs and ensure the efficient distribution of high-speed, low-skew (less than 1.0 ns) control signals. These signals use dedicated routing channels that provide shorter delays and lower skews than the FastTrack Interconnect routing structure. Four of the dedicated inputs drive four global signals. These four global signals can also be driven by internal logic, providing an ideal solution for a clock divider or an internally generated asynchronous clear signal that clears many registers in the device. EABs can be used to implement synchronous RAM, which is easier to use than asynchronous RAM. A circuit using asynchronous RAM must generate the RAM write enable signal, while ensuring that its data and address signals meet setup and hold time specifications relative to the write enable signal. In contrast, the EAB's synchronous RAM generates its own write enable signal and is self-timed with respect to the input or write clock. A circuit using the EAB's self-timed RAM must only meet the setup and hold time specifications of the global clock. When used as RAM, each EAB can be configured in any of the following sizes: $256 \times 16$ ; $512 \times 8$ ; $1,024 \times 4$ ; or $2,048 \times 2$ . Figure 5 shows the ACEX 1K EAB memory configurations. Figure 5. ACEX 1K EAB Memory Configurations Larger blocks of RAM are created by combining multiple EABs. For example, two $256 \times 16$ RAM blocks can be combined to form a $256 \times 32$ block, and two $512 \times 8$ RAM blocks can be combined to form a $512 \times 16$ block. Figure 6 shows examples of multiple EAB combination. Figure 6. Examples of Combining ACEX 1K EABs Each LAB provides four control signals with programmable inversion that can be used in all eight LEs. Two of these signals can be used as clocks, the other two can be used for clear/preset control. The LAB clocks can be driven by the dedicated clock input pins, global signals, I/O signals, or internal signals via the LAB local interconnect. The LAB preset and clear control signals can be driven by the global signals, I/O signals, or internal signals via the LAB local interconnect. The global control signals are typically used for global clock, clear, or preset signals because they provide asynchronous control with very low skew across the device. If logic is required on a control signal, it can be generated in one or more LEs in any LAB and driven into the local interconnect of the target LAB. In addition, the global control signals can be generated from LE outputs. # Logic Element The LE, the smallest unit of logic in the ACEX 1K architecture, has a compact size that provides efficient logic utilization. Each LE contains a 4-input LUT, which is a function generator that can quickly compute any function of four variables. In addition, each LE contains a programmable flipflop with a synchronous clock enable, a carry chain, and a cascade chain. Each LE drives both the local and the FastTrack Interconnect routing structure. Figure 8 shows the ACEX 1K LE. In addition to the six clear and preset modes, ACEX 1K devices provide a chip-wide reset pin that can reset all registers in the device. Use of this feature is set during design entry. In any of the clear and preset modes, the chip-wide reset overrides all other signals. Registers with asynchronous presets may be preset when the chip-wide reset is asserted. Inversion can be used to implement the asynchronous preset. Figure 12 shows examples of how to setup the preset and clear inputs for the desired functionality. Figure 12. ACEX 1K LE Clear & Preset Modes ## **Asynchronous Clear** The flipflop can be cleared by either LABCTRL1 or LABCTRL2. In this mode, the preset signal is tied to VCC to deactivate it. # **Asynchronous Preset** An asynchronous preset is implemented as an asynchronous load, or with an asynchronous clear. If DATA3 is tied to VCC, asserting LABCTRL1 asynchronously loads a one into the register. Alternatively, the Altera software can provide preset control by using the clear and inverting the register's input and output. Inversion control is available for the inputs to both LEs and IOEs. Therefore, if a register is preset by only one of the two LABCTRL signals, the DATA3 input is not needed and can be used for one of the LE operating modes. ## **Asynchronous Preset & Clear** When implementing asynchronous clear and preset, LABCTRL1 controls the preset, and LABCTRL2 controls the clear. DATA3 is tied to VCC, so that asserting LABCTRL1 asynchronously loads a one into the register, effectively presetting the register. Asserting LABCTRL2 clears the register. # **Asynchronous Load with Clear** When implementing an asynchronous load in conjunction with the clear, LABCTRL1 implements the asynchronous load of DATA3 by controlling the register preset and clear. LABCTRL2 implements the clear by controlling the register clear; LABCTRL2 does not have to feed the preset circuits. ## **Asynchronous Load with Preset** When implementing an asynchronous load in conjunction with preset, the Altera software provides preset control by using the clear and inverting the input and output of the register. Asserting LABCTRL2 presets the register, while asserting LABCTRL1 loads the register. The Altera software inverts the signal that drives DATA3 to account for the inversion of the register's output. #### Asynchronous Load without Preset or Clear When implementing an asynchronous load without preset or clear, LABCTRL1 implements the asynchronous load of DATA3 by controlling the register preset and clear. When dedicated inputs drive non-inverted and inverted peripheral clears, clock enables, and output enables, two signals on the peripheral control bus will be used. Table 7 lists the sources for each peripheral control signal and shows how the output enable, clock enable, clock, and clear signals share 12 peripheral control signals. Table 7 also shows the rows that can drive global signals. | Table 7. Peripheral Bus Sources for ACEX Devices | | | | | | | | | | |--------------------------------------------------|--------|--------|--------|---------|--|--|--|--|--| | Peripheral Control Signal | EP1K10 | EP1K30 | EP1K50 | EP1K100 | | | | | | | OE0 | Row A | Row A | Row A | Row A | | | | | | | OE1 | Row A | Row B | Row B | Row C | | | | | | | OE2 | Row B | Row C | Row D | Row E | | | | | | | OE3 | Row B | Row D | Row F | Row L | | | | | | | OE4 | Row C | Row E | Row H | Row I | | | | | | | OE5 | Row C | Row F | Row J | Row K | | | | | | | CLKENAO/CLKO/GLOBALO | Row A | Row A | Row A | Row F | | | | | | | CLKENA1/OE6/GLOBAL1 | Row A | Row B | Row C | Row D | | | | | | | CLKENA2/CLR0 | Row B | Row C | Row E | Row B | | | | | | | CLKENA3/OE7/GLOBAL2 | Row B | Row D | Row G | Row H | | | | | | | CLKENA4/CLR1 | Row C | Row E | Row I | Row J | | | | | | | CLKENA5/CLK1/GLOBAL3 | Row C | Row F | Row J | Row G | | | | | | Signals on the peripheral control bus can also drive the four global signals, referred to as <code>GLOBALO</code> through <code>GLOBALO</code>. An internally generated signal can drive a global signal, providing the same low-skew, low-delay characteristics as a signal driven by an input pin. An LE drives the global signal by driving a row line that drives the peripheral bus which then drives the global signal. This feature is ideal for internally generated clear or clock signals with high fan-out. However, internally driven global signals offer no advantage over the general-purpose interconnect for routing data signals. The chip-wide output enable pin is an active-high pin that can be used to tri-state all pins on the device. This option can be set in the Altera software. The built-in I/O pin pull-up resistors (which are active during configuration) are active when the chip-wide output enable pin is asserted. The registers in the IOE can also be reset by the chip-wide reset pin. #### Column-to-IOE Connections When an IOE is used as an input, it can drive up to two separate column channels. When an IOE is used as an output, the signal is driven by a multiplexer that selects a signal from the column channels. Two IOEs connect to each side of the column channels. Each IOE can be driven by column channels via a multiplexer. The set of column channels is different for each IOE (see Figure 17). Each IOE is driven by a m-to-1 multiplexer Column Interconnect Figure 17. ACEX 1K Column-to-IOE Connections Note (1) # Note: The values for m and n are shown in Table 9. Table 9 lists the ACEX 1K column-to-IOE interconnect resources. Each IOE can drive two column channels. | Table 9. ACEX 1K Column-to-IOE Interconnect Resources | | | | | | | | | |-----------------------------------------------------------|----|----|--|--|--|--|--|--| | Device Channels per Column (n) Column Channels per Pin (n | | | | | | | | | | EP1K10 | 24 | 16 | | | | | | | | EP1K30 | 24 | 16 | | | | | | | | EP1K50 | 24 | 16 | | | | | | | | EP1K100 | 24 | 16 | | | | | | | For more information, search for "SameFrame" in MAX+PLUS II Help. | Table 10. ACEX 1K SameFrame Pin-Out Support | | | | | | | | | |---------------------------------------------|----------------------------|----------------------------|--|--|--|--|--|--| | Device | 256-Pin<br>FineLine<br>BGA | 484-Pin<br>FineLine<br>BGA | | | | | | | | EP1K10 | ✓ | (1) | | | | | | | | EP1K30 | ✓ | (1) | | | | | | | | EP1K50 | ✓ | ✓ | | | | | | | | EP1K100 | ✓ | ✓ | | | | | | | #### Note: This option is supported with a 256-pin FineLine BGA package and SameFrame migration. # ClockLock & ClockBoost Features To support high-speed designs, -1 and -2 speed grade ACEX 1K devices offer ClockLock and ClockBoost circuitry containing a phase-locked loop (PLL) that is used to increase design speed and reduce resource usage. The ClockLock circuitry uses a synchronizing PLL that reduces the clock delay and skew within a device. This reduction minimizes clock-to-output and setup times while maintaining zero hold times. The ClockBoost circuitry, which provides a clock multiplier, allows the designer to enhance device area efficiency by sharing resources within the device. The ClockBoost feature allows the designer to distribute a low-speed clock and multiply that clock on-device. Combined, the ClockLock and ClockBoost features provide significant improvements in system performance and bandwidth. The ClockLock and ClockBoost features in ACEX 1K devices are enabled through the Altera software. External devices are not required to use these features. The output of the ClockLock and ClockBoost circuits is not available at any of the device pins. The ClockLock and ClockBoost circuitry lock onto the rising edge of the incoming clock. The circuit output can drive the clock inputs of registers only; the generated clock cannot be gated or inverted. The dedicated clock pin (GCLK1) supplies the clock to the ClockLock and ClockBoost circuitry. When the dedicated clock pin is driving the ClockLock or ClockBoost circuitry, it cannot drive elsewhere in the device. Figure 24 shows the overall timing model, which maps the possible paths to and from the various elements of the ACEX 1K device. Figure 24. ACEX 1K Device Timing Model Figures 25 through 28 show the delays that correspond to various paths and functions within the LE, IOE, EAB, and bidirectional timing models. Figure 25. ACEX 1K Device LE Timing Model Figure 30. EAB Synchronous Timing Waveforms # **EAB Synchronous Read** # EAB Synchronous Write (EAB Output Registers Used) Tables 22 through 26 describe the ACEX 1K device internal timing parameters. | Table 22. LE Timing Microparameters (Part 1 of 2) Note (1) | | | | | | | | |--------------------------------------------------------------|-----------------------------------------|------------|--|--|--|--|--| | Symbol | Parameter | Conditions | | | | | | | $t_{LUT}$ | LUT delay for data-in | | | | | | | | t <sub>CLUT</sub> | LUT delay for carry-in | | | | | | | | t <sub>RLUT</sub> | LUT delay for LE register feedback | | | | | | | | t <sub>PACKED</sub> | Data-in to packed register delay | | | | | | | | t <sub>EN</sub> | LE register enable delay | | | | | | | | t <sub>CICO</sub> | Carry-in to carry-out delay | | | | | | | | t <sub>CGEN</sub> | Data-in to carry-out delay | | | | | | | | t <sub>CGENR</sub> | LE register feedback to carry-out delay | | | | | | | | Symbol | Parameter | Conditions | | | |------------------------|------------------------------------------------------------------|------------|--|--| | t <sub>EABDATA1</sub> | Data or address delay to EAB for combinatorial input | | | | | t <sub>EABDATA2</sub> | Data or address delay to EAB for registered input | | | | | t <sub>EABWE1</sub> | Write enable delay to EAB for combinatorial input | | | | | t <sub>EABWE2</sub> | Write enable delay to EAB for registered input | | | | | t <sub>EABRE1</sub> | Read enable delay to EAB for combinatorial input | | | | | t <sub>EABRE2</sub> | Read enable delay to EAB for registered input | | | | | t <sub>EABCLK</sub> | EAB register clock delay | | | | | t <sub>EABCO</sub> | EAB register clock-to-output delay | | | | | t <sub>EABBYPASS</sub> | Bypass register delay | | | | | t <sub>EABSU</sub> | EAB register setup time before clock | | | | | t <sub>EABH</sub> | EAB register hold time after clock | | | | | t <sub>EABCLR</sub> | EAB register asynchronous clear time to output delay | | | | | $t_{AA}$ | Address access delay (including the read enable to output delay) | | | | | $t_{WP}$ | Write pulse width | | | | | $t_{RP}$ | Read pulse width | | | | | t <sub>WDSU</sub> | Data setup time before falling edge of write pulse | (5) | | | | t <sub>WDH</sub> | Data hold time after falling edge of write pulse | (5) | | | | t <sub>WASU</sub> | Address setup time before rising edge of write pulse | (5) | | | | t <sub>WAH</sub> | Address hold time after falling edge of write pulse | (5) | | | | t <sub>RASU</sub> | Address setup time before rising edge of read pulse | | | | | t <sub>RAH</sub> | Address hold time after falling edge of read pulse | | | | | $t_{WO}$ | Write enable to data output valid delay | | | | | $t_{DD}$ | Data-in to data-out valid delay | | | | | t <sub>EABOUT</sub> | Data-out delay | | | | | t <sub>EABCH</sub> | Clock high time | | | | | t <sub>EABCL</sub> | Clock low time | | | | Tables 27 through 29 describe the ACEX 1K external timing parameters and their symbols. | Table 27. Exte | | | |------------------|------------------------------------------------------------------------------------------------|------------| | Symbol | Parameter | Conditions | | t <sub>DRR</sub> | Register-to-register delay via four LEs, three row interconnects, and four local interconnects | (2) | | Table 28. External Timing Parameters | | | | | | | | |--------------------------------------|---------------------------------------------------------------------------|------------|--|--|--|--|--| | Symbol | Parameter | Conditions | | | | | | | t <sub>INSU</sub> | Setup time with global clock at IOE register | (3) | | | | | | | t <sub>INH</sub> | Hold time with global clock at IOE register | (3) | | | | | | | tоитсо | Clock-to-output delay with global clock at IOE register | (3) | | | | | | | t <sub>PCISU</sub> | Setup time with global clock for registers used in PCI designs | (3), (4) | | | | | | | t <sub>PCIH</sub> | Hold time with global clock for registers used in PCI designs | (3), (4) | | | | | | | t <sub>PCICO</sub> | Clock-to-output delay with global clock for registers used in PCI designs | (3), (4) | | | | | | | Table 29. External Bidirectional Timing Parameters Note (3) | | | | | | | | |----------------------------------------------------------------|--------------------------------------------------------------------------------------------|------------|--|--|--|--|--| | Symbol | Parameter | Conditions | | | | | | | t <sub>INSUBIDIR</sub> | Setup time for bidirectional pins with global clock at same-row or same-column LE register | | | | | | | | t <sub>INHBIDIR</sub> | Hold time for bidirectional pins with global clock at same-row or same-column LE register | | | | | | | | toutcobidir | Clock-to-output delay for bidirectional pins with global clock at IOE register | CI = 35 pF | | | | | | | t <sub>XZBIDIR</sub> | Synchronous IOE output buffer disable delay | CI = 35 pF | | | | | | | t <sub>ZXBIDIR</sub> | Synchronous IOE output buffer enable delay, slow slew rate = off | CI = 35 pF | | | | | | # Notes to tables: - (1) External reference timing parameters are factory-tested, worst-case values specified by Altera. A representative subset of signal paths is tested to approximate typical device applications. - (2) Contact Altera Applications for test circuit specifications and test conditions. - (3) These timing parameters are sample-tested only. - (4) This parameter is measured with the measurement and test conditions, including load, specified in the *PCI Local Bus Specification, Revision 2.2.* | Table 37. EP1K3 | 0 Device LE 1 | Timing Micr | oparameters | (Part 2 of . | <b>2)</b> Note | (1) | | |-------------------|---------------|-------------|-------------|--------------|----------------|-----|------| | Symbol | | | Speed | Grade | | | Unit | | | _ | 1 | - | -2 | | -3 | | | | Min | Max | Min | Max | Min | Max | | | t <sub>COMB</sub> | | 0.4 | | 0.4 | | 0.6 | ns | | $t_{SU}$ | 0.4 | | 0.6 | | 0.6 | | ns | | t <sub>H</sub> | 0.7 | | 1.0 | | 1.3 | | ns | | t <sub>PRE</sub> | | 0.8 | | 0.9 | | 1.2 | ns | | $t_{CLR}$ | | 0.8 | | 0.9 | | 1.2 | ns | | t <sub>CH</sub> | 2.0 | | 2.5 | | 2.5 | | ns | | $t_{CL}$ | 2.0 | | 2.5 | | 2.5 | | ns | | Symbol | | | Speed | Grade | | | Unit | |---------------------|-----|-----|-------|-------|-----|-----|------| | | - | 1 | -2 | | -3 | | | | | Min | Max | Min | Max | Min | Max | | | t <sub>IOD</sub> | | 2.4 | | 2.8 | | 3.8 | ns | | t <sub>ioc</sub> | | 0.3 | | 0.4 | | 0.5 | ns | | t <sub>IOCO</sub> | | 1.0 | | 1.1 | | 1.6 | ns | | t <sub>IOCOMB</sub> | | 0.0 | | 0.0 | | 0.0 | ns | | t <sub>iosu</sub> | 1.2 | | 1.4 | | 1.9 | | ns | | t <sub>IOH</sub> | 0.3 | | 0.4 | | 0.5 | | ns | | t <sub>IOCLR</sub> | | 1.0 | | 1.1 | | 1.6 | ns | | t <sub>OD1</sub> | | 1.9 | | 2.3 | | 3.0 | ns | | t <sub>OD2</sub> | | 1.4 | | 1.8 | | 2.5 | ns | | t <sub>OD3</sub> | | 4.4 | | 5.2 | | 7.0 | ns | | $t_{XZ}$ | | 2.7 | | 3.1 | | 4.3 | ns | | t <sub>ZX1</sub> | | 2.7 | | 3.1 | | 4.3 | ns | | t <sub>ZX2</sub> | | 2.2 | | 2.6 | | 3.8 | ns | | tzx3 | | 5.2 | | 6.0 | | 8.3 | ns | | <sup>†</sup> INREG | | 3.4 | | 4.1 | | 5.5 | ns | | IOFD | | 0.8 | | 1.3 | | 2.4 | ns | | t <sub>INCOMB</sub> | | 0.8 | | 1.3 | | 2.4 | ns | | Table 43. EP1K30 | External Bio | directional 1 | iming Para | meters No | otes (1), (2) | | | |----------------------------|--------------|---------------|------------|-----------|---------------|-----|------| | Symbol | | | Speed | Grade | | | Unit | | | -1 | | -2 | | -3 | | | | ı | Min | Max | Min | Max | Min | Max | | | t <sub>INSUBIDIR</sub> (3) | 2.8 | | 3.9 | | 5.2 | | ns | | t <sub>INHBIDIR</sub> (3) | 0.0 | | 0.0 | | 0.0 | | ns | | t <sub>INSUBIDIR</sub> (4) | 3.8 | | 4.9 | | - | | ns | | t <sub>INHBIDIR</sub> (4) | 0.0 | | 0.0 | | - | | ns | | toutcobidir (3) | 2.0 | 4.9 | 2.0 | 5.9 | 2.0 | 7.6 | ns | | t <sub>XZBIDIR</sub> (3) | | 6.1 | | 7.5 | | 9.7 | ns | | t <sub>ZXBIDIR</sub> (3) | | 6.1 | | 7.5 | | 9.7 | ns | | toutcobidir (4) | 0.5 | 3.9 | 0.5 | 4.9 | - | - | ns | | t <sub>XZBIDIR</sub> (4) | | 5.1 | | 6.5 | | - | ns | | t <sub>ZXBIDIR</sub> (4) | | 5.1 | | 6.5 | | _ | ns | #### Notes to tables: - (1) All timing parameters are described in Tables 22 through 29 in this data sheet. - (2) These parameters are specified by characterization. - (3) This parameter is measured without the use of the ClockLock or ClockBoost circuits. - (4) This parameter is measured with the use of the ClockLock or ClockBoost circuits. Tables 44 through 50 show EP1K50 device external timing parameters. | Symbol | Speed Grade | | | | | | | | |---------------------|-------------|-----|-----|-----|-----|-----|----|--| | | -1 | | -2 | | -3 | | | | | | Min | Max | Min | Max | Min | Max | | | | $t_{LUT}$ | | 0.6 | | 0.8 | | 1.1 | ns | | | t <sub>CLUT</sub> | | 0.5 | | 0.6 | | 0.8 | ns | | | t <sub>RLUT</sub> | | 0.6 | | 0.7 | | 0.9 | ns | | | t <sub>PACKED</sub> | | 0.2 | | 0.3 | | 0.4 | ns | | | $t_{EN}$ | | 0.6 | | 0.7 | | 0.9 | ns | | | t <sub>CICO</sub> | | 0.1 | | 0.1 | | 0.1 | ns | | | t <sub>CGEN</sub> | | 0.4 | | 0.5 | | 0.6 | ns | | | t <sub>CGENR</sub> | | 0.1 | | 0.1 | | 0.1 | ns | | | CASC | | 0.5 | | 0.8 | | 1.0 | ns | | | $t_{\rm C}$ | | 0.5 | | 0.6 | | 0.8 | ns | | | Symbol | Speed Grade | | | | | | | | |-----------------------------|-------------|-----|-----|-----|-----|------|----|--| | | -1 | | -2 | | -3 | | | | | | Min | Max | Min | Max | Min | Max | | | | t <sub>INSUBIDIR</sub> (2) | 2.7 | | 3.2 | | 4.3 | | ns | | | t <sub>INHBIDIR</sub> (2) | 0.0 | | 0.0 | | 0.0 | | ns | | | t <sub>INSUBIDIR</sub> (3) | 3.7 | | 4.2 | | - | | ns | | | t <sub>INHBIDIR</sub> (3) | 0.0 | | 0.0 | | _ | | ns | | | t <sub>OUTCOBIDIR</sub> (2) | 2.0 | 4.5 | 2.0 | 5.2 | 2.0 | 7.3 | ns | | | t <sub>XZBIDIR</sub> (2) | | 6.8 | | 7.8 | | 10.1 | ns | | | t <sub>ZXBIDIR</sub> (2) | | 6.8 | | 7.8 | | 10.1 | ns | | | toutcobidir (3) | 0.5 | 3.5 | 0.5 | 4.2 | = | - | | | | t <sub>XZBIDIR</sub> (3) | | 6.8 | | 8.4 | | - | ns | | | t <sub>ZXBIDIR</sub> (3) | | 6.8 | | 8.4 | • | - | ns | | ## Notes to tables: - All timing parameters are described in Tables 22 through 29. This parameter is measured without use of the ClockLock or ClockBoost circuits. (2) - This parameter is measured with use of the ClockLock or ClockBoost circuits (3) Tables 51 through 57 show EP1K100 device internal and external timing parameters. | ${\color{red} {\rm Symbol}}$ ${\color{red} {t_{LUT}}}$ | Speed Grade | | | | | | | | |--------------------------------------------------------|-------------|-----|-----|-----|-----|-----|----|--| | | -1 | | -2 | | -3 | | | | | | Min | Max | Min | Max | Min | Max | | | | | | 0.7 | | 1.0 | | 1.5 | ns | | | t <sub>CLUT</sub> | | 0.5 | | 0.7 | | 0.9 | ns | | | t <sub>RLUT</sub> | | 0.6 | | 0.8 | | 1.1 | ns | | | t <sub>PACKED</sub> | | 0.3 | | 0.4 | | 0.5 | ns | | | t <sub>EN</sub> | | 0.2 | | 0.3 | | 0.3 | ns | | | t <sub>CICO</sub> | | 0.1 | | 0.1 | | 0.2 | ns | | | t <sub>CGEN</sub> | | 0.4 | | 0.5 | | 0.7 | ns | | | t <sub>CGENR</sub> | | 0.1 | | 0.1 | | 0.2 | ns | | | t <sub>CASC</sub> | | 0.6 | | 0.9 | | 1.2 | ns | | | $t_C$ | | 0.8 | | 1.0 | | 1.4 | ns | | | $t_{CO}$ | | 0.6 | | 0.8 | | 1.1 | ns | | | t <sub>COMB</sub> | | 0.4 | | 0.5 | | 0.7 | ns | | | t <sub>SU</sub> | 0.4 | | 0.6 | | 0.7 | | ns | | | t <sub>H</sub> | 0.5 | | 0.7 | | 0.9 | | ns | | | t <sub>PRE</sub> | | 0.8 | | 1.0 | | 1.4 | ns | | | t <sub>CLR</sub> | | 0.8 | | 1.0 | | 1.4 | ns | | | t <sub>CH</sub> | 1.5 | | 2.0 | | 2.5 | | ns | | | $t_{CL}$ | 1.5 | | 2.0 | | 2.5 | i i | ns | | | Symbol $t_{EABAA}$ | Speed Grade | | | | | | | | |-------------------------|-------------|-----|-----|-----|------|-----|----|--| | | -1 | | -2 | | -3 | | | | | | Min | Max | Min | Max | Min | Max | | | | | | 5.9 | | 7.6 | | 9.9 | ns | | | t <sub>EABRCOMB</sub> | 5.9 | | 7.6 | | 9.9 | | ns | | | t <sub>EABRCREG</sub> | 5.1 | | 6.5 | | 8.5 | | ns | | | t <sub>EABWP</sub> | 2.7 | | 3.5 | | 4.7 | | ns | | | t <sub>EABWCOMB</sub> | 5.9 | | 7.7 | | 10.3 | | ns | | | t <sub>EABWCREG</sub> | 5.4 | | 7.0 | | 9.4 | | ns | | | t <sub>EABDD</sub> | | 3.4 | | 4.5 | | 5.9 | ns | | | t <sub>EABDATA</sub> CO | | 0.5 | | 0.7 | | 0.8 | ns | | | t <sub>EABDATASU</sub> | 0.8 | | 1.0 | | 1.4 | | ns | | | t <sub>EABDATAH</sub> | 0.1 | | 0.1 | | 0.2 | | ns | | | t <sub>EABWESU</sub> | 1.1 | | 1.4 | | 1.9 | | ns | | | t <sub>EABWEH</sub> | 0.0 | | 0.0 | | 0.0 | | ns | | | t <sub>EABWDSU</sub> | 1.0 | | 1.3 | | 1.7 | | ns | | | t <sub>EABWDH</sub> | 0.2 | | 0.2 | | 0.3 | | ns | | | t <sub>EABWASU</sub> | 4.1 | | 5.2 | | 6.8 | | ns | | | t <sub>EABWAH</sub> | 0.0 | | 0.0 | | 0.0 | | ns | | | t <sub>EABWO</sub> | | 3.4 | | 4.5 | | 5.9 | ns | | | Symbol | Speed Grade | | | | | | | | |----------------------------|-------------|-----|-----|-----|-----|------|----|--| | | -1 | | -2 | | -3 | | | | | | Min | Max | Min | Max | Min | Max | | | | t <sub>INSUBIDIR</sub> (3) | 1.7 | | 2.5 | | 3.3 | | ns | | | t <sub>INHBIDIR</sub> (3) | 0.0 | | 0.0 | | 0.0 | | ns | | | t <sub>INSUBIDIR</sub> (4) | 2.0 | | 2.8 | | - | | ns | | | t <sub>INHBIDIR</sub> (4) | 0.0 | | 0.0 | | - | | ns | | | toutcobidir (3) | 2.0 | 5.2 | 2.0 | 6.9 | 2.0 | 9.1 | ns | | | t <sub>XZBIDIR</sub> (3) | | 5.6 | | 7.5 | | 10.1 | ns | | | t <sub>ZXBIDIR</sub> (3) | | 5.6 | | 7.5 | | 10.1 | ns | | | toutcobidir (4) | 0.5 | 3.0 | 0.5 | 4.6 | - | - | ns | | | t <sub>XZBIDIR</sub> (4) | | 4.6 | | 6.5 | | - | ns | | | t <sub>ZXBIDIR</sub> (4) | | 4.6 | | 6.5 | | _ | ns | | #### Notes to tables: - (1) All timing parameters are described in Tables 22 through 29 in this data sheet. - (2) These parameters are specified by characterization. - (3) This parameter is measured without the use of the ClockLock or ClockBoost circuits. - (4) This parameter is measured with the use of the ClockLock or ClockBoost circuits. # Power Consumption The supply power (P) for ACEX 1K devices can be calculated with the following equation: $$P = P_{INT} + P_{IO} = (I_{CCSTANDBY} + I_{CCACTIVE}) \times V_{CC} + P_{IO}$$ The $I_{CCACTIVE}$ value depends on the switching frequency and the application logic. This value is calculated based on the amount of current that each LE typically consumes. The $P_{IO}$ value, which depends on the device output load characteristics and switching frequency, can be calculated using the guidelines given in *Application Note 74 (Evaluating Power for Altera Devices)*. Compared to the rest of the device, the embedded array consumes a negligible amount of power. Therefore, the embedded array can be ignored when calculating supply current. Figure 31. ACEX 1K I<sub>CCACTIVE</sub> vs. Operating Frequency # Configuration & Operation The ACEX 1K architecture supports several configuration schemes. This section summarizes the device operating modes and available device configuration schemes. # **Operating Modes** The ACEX 1K architecture uses SRAM configuration elements that require configuration data to be loaded every time the circuit powers up. The process of physically loading the SRAM data into the device is called *configuration*. Before configuration, as $V_{\rm CC}$ rises, the device initiates a Power-On Reset (POR). This POR event clears the device and prepares it for configuration. The ACEX 1K POR time does not exceed 50 $\mu$ s. When configuring with a configuration device, refer to the relevant configuration device data sheet for POR timing information.