Welcome to **E-XFL.COM** # Understanding <u>Embedded - FPGAs (Field Programmable Gate Array)</u> Embedded - FPGAs, or Field Programmable Gate Arrays, are advanced integrated circuits that offer unparalleled flexibility and performance for digital systems. Unlike traditional fixed-function logic devices, FPGAs can be programmed and reprogrammed to execute a wide array of logical operations, enabling customized functionality tailored to specific applications. This reprogrammability allows developers to iterate designs quickly and implement complex functions without the need for custom hardware. ## **Applications of Embedded - FPGAs** The versatility of Embedded - FPGAs makes them indispensable in numerous fields. In telecommunications. | Details | | |--------------------------------|-----------------------------------------------------------| | Product Status | Obsolete | | Number of LABs/CLBs | 360 | | Number of Logic Elements/Cells | 2880 | | Total RAM Bits | 40960 | | Number of I/O | 249 | | Number of Gates | 199000 | | Voltage - Supply | 2.375V ~ 2.625V | | Mounting Type | Surface Mount | | Operating Temperature | 0°C ~ 70°C (TA) | | Package / Case | 484-BBGA | | Supplier Device Package | 484-FBGA (23x23) | | Purchase URL | https://www.e-xfl.com/product-detail/intel/ep1k50fc484-3n | Email: info@E-XFL.COM Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong Figure 2. ACEX 1K Device in Dual-Port RAM Mode Note (1) #### Notes: - (1) All registers can be asynchronously cleared by EAB local interconnect signals, global signals, or the chip-wide reset. - (2) EP1K10, EP1K30, and EP1K50 devices have 88 EAB local interconnect channels; EP1K100 devices have 104 EAB local interconnect channels. The EAB can use Altera megafunctions to implement dual-port RAM applications where both ports can read or write, as shown in Figure 3. The ACEX 1K EAB can also be used in a single-port mode (see Figure 4). Figure 3. ACEX 1K EAB in Dual-Port RAM Mode Figure 4. ACEX 1K Device in Single-Port RAM Mode #### Note (1) EP1K10, EP1K30, and EP1K50 devices have 88 EAB local interconnect channels; EP1K100 devices have 104 EAB local interconnect channels. If necessary, all EABs in a device can be cascaded to form a single RAM block. EABs can be cascaded to form RAM blocks of up to 2,048 words without impacting timing. Altera software automatically combines EABs to meet a designer's RAM specifications. EABs provide flexible options for driving and controlling clock signals. Different clocks and clock enables can be used for reading and writing to the EAB. Registers can be independently inserted on the data input, EAB output, write address, write enable signals, read address, and read enable signals. The global signals and the EAB local interconnect can drive write-enable, read-enable, and clock-enable signals. The global signals, dedicated clock pins, and EAB local interconnect can drive the EAB clock signals. Because the LEs drive the EAB local interconnect, the LEs can control write-enable, read-enable, clear, clock, and clock-enable signals. An EAB is fed by a row interconnect and can drive out to row and column interconnects. Each EAB output can drive up to two row channels and up to two column channels; the unused row channel can be driven by other LEs. This feature increases the routing resources available for EAB outputs (see Figures 2 and 4). The column interconnect, which is adjacent to the EAB, has twice as many channels as other columns in the device. ## Logic Array Block An LAB consists of eight LEs, their associated carry and cascade chains, LAB control signals, and the LAB local interconnect. The LAB provides the coarse-grained structure to the ACEX 1K architecture, facilitating efficient routing with optimum device utilization and high performance. Figure 7 shows the ACEX 1K LAB. ### Normal Mode The normal mode is suitable for general logic applications and wide decoding functions that can take advantage of a cascade chain. In normal mode, four data inputs from the LAB local interconnect and the carry-in are inputs to a 4-input LUT. The compiler automatically selects the carry-in or the DATA3 signal as one of the inputs to the LUT. The LUT output can be combined with the cascade-in signal to form a cascade chain through the cascade-out signal. Either the register or the LUT can be used to drive both the local interconnect and the FastTrack Interconnect routing structure at the same time. The LUT and the register in the LE can be used independently (register packing). To support register packing, the LE has two outputs; one drives the local interconnect, and the other drives the FastTrack Interconnect routing structure. The DATA4 signal can drive the register directly, allowing the LUT to compute a function that is independent of the registered signal; a 3-input function can be computed in the LUT, and a fourth independent signal can be registered. Alternatively, a 4-input function can be generated, and one of the inputs to this function can be used to drive the register. The register in a packed LE can still use the clock enable, clear, and preset signals in the LE. In a packed LE, the register can drive the FastTrack Interconnect routing structure while the LUT drives the local interconnect, or vice versa. #### Arithmetic Mode The arithmetic mode offers two 3-input LUTs that are ideal for implementing adders, accumulators, and comparators. One LUT computes a 3-input function; the other generates a carry output. As shown in Figure 11, the first LUT uses the carry-in signal and two data inputs from the LAB local interconnect to generate a combinatorial or registered output. For example, in an adder, this output is the sum of three signals: a, b, and carry-in. The second LUT uses the same three signals to generate a carry-out signal, thereby creating a carry chain. The arithmetic mode also supports simultaneous use of the cascade chain. ## **Up/Down Counter Mode** The up/down counter mode offers counter enable, clock enable, synchronous up/down control, and data loading options. These control signals are generated by the data inputs from the LAB local interconnect, the carry-in signal, and output feedback from the programmable register. Two 3-input LUTs are used; one generates the counter data, and the other generates the fast carry bit. A 2-to-1 multiplexer provides synchronous loading. Data can also be loaded asynchronously with the clear and preset register control signals without using the LUT resources. ## **Clearable Counter Mode** The clearable counter mode is similar to the up/down counter mode, but it supports a synchronous clear instead of the up/down control. The clear function is substituted for the cascade-in signal in the up/down counter mode. Two 3-input LUTs are used; one generates the counter data, and the other generates the fast carry bit. Synchronous loading is provided by a 2-to-1 multiplexer. The output of this multiplexer is AND ed with a synchronous clear signal. ## Internal Tri-State Emulation Internal tri-state emulation provides internal tri-states without the limitations of a physical tri-state bus. In a physical tri-state bus, the tri-state buffers' output enable (OE) signals select which signal drives the bus. However, if multiple OE signals are active, contending signals can be driven onto the bus. Conversely, if no OE signals are active, the bus will float. Internal tri-state emulation resolves contending tri-state buffers to a low value and floating buses to a high value, thereby eliminating these problems. The Altera software automatically implements tri-state bus functionality with a multiplexer. ## Clear & Preset Logic Control Logic for the programmable register's clear and preset functions is controlled by the DATA3, LABCTRL1, and LABCTRL2 inputs to the LE. The clear and preset control structure of the LE asynchronously loads signals into a register. Either LABCTRL1 or LABCTRL2 can control the asynchronous clear. Alternatively, the register can be set up so that LABCTRL1 implements an asynchronous load. The data to be loaded is driven to DATA3; when LABCTRL1 is asserted, DATA3 is loaded into the register. During compilation, the compiler automatically selects the best control signal implementation. Because the clear and preset functions are active-low, the Compiler automatically assigns a logic high to an unused clear or preset. The clear and preset logic is implemented in one of the following six modes chosen during design entry: - Asynchronous clear - Asynchronous preset - Asynchronous clear and preset - Asynchronous load with clear - Asynchronous load with preset - Asynchronous load without clear or preset On all ACEX 1K devices, the input path from the I/O pad to the FastTrack Interconnect has a programmable delay element that can be used to guarantee a zero hold time. Depending on the placement of the IOE relative to what it is driving, the designer may choose to turn on the programmable delay to ensure a zero hold time or turn it off to minimize setup time. This feature is used to reduce setup time for complex pin-to-register paths (e.g., PCI designs). Each IOE selects the clock, clear, clock enable, and output enable controls from a network of I/O control signals called the peripheral control bus. The peripheral control bus uses high-speed drivers to minimize signal skew across devices and provides up to 12 peripheral control signals that can be allocated as follows: - Up to eight output enable signals - Up to six clock enable signals - Up to two clock signals - Up to two clear signals If more than six clock-enable or eight output-enable signals are required, each IOE on the device can be controlled by clock enable and output enable signals driven by specific LEs. In addition to the two clock signals available on the peripheral control bus, each IOE can use one of two dedicated clock pins. Each peripheral control signal can be driven by any of the dedicated input pins or the first LE of each LAB in a particular row. In addition, a LE in a different row can drive a column interconnect, which causes a row interconnect to drive the peripheral control signal. The chipwide reset signal resets all IOE registers, overriding any other control signals. When a dedicated clock pin drives IOE registers, it can be inverted for all IOEs in the device. All IOEs must use the same sense of the clock. For example, if any IOE uses the inverted clock, all IOEs must use the inverted clock, and no IOE can use the non-inverted clock. However, LEs can still use the true or complement of the clock on an LAB-by-LAB basis. The incoming signal may be inverted at the dedicated clock pin and will drive all IOEs. For the true and complement of a clock to be used to drive IOEs, drive it into both global clock pins. One global clock pin will supply the true, and the other will supply the complement. When the true and complement of a dedicated input drives IOE clocks, two signals on the peripheral control bus are consumed, one for each sense of the clock. # SameFrame Pin-Outs ACEX 1K devices support the SameFrame pin-out feature for FineLine BGA packages. The SameFrame pin-out feature is the arrangement of balls on FineLine BGA packages such that the lower-ball-count packages form a subset of the higher-ball-count packages. SameFrame pin-outs provide the flexibility to migrate not only from device to device within the same package, but also from one package to another. A given printed circuit board (PCB) layout can support multiple device density/package combinations. For example, a single board layout can support a range of devices from an EP1K10 device in a 256-pin FineLine BGA package to an EP1K100 device in a 484-pin FineLine BGA package. The Altera software provides support to design PCBs with SameFrame pin-out devices. Devices can be defined for present and future use. The Altera software generates pin-outs describing how to lay out a board that takes advantage of this migration. Figure 18 shows an example of SameFrame pin-out. Figure 18. SameFrame Pin-Out Example Table 10 shows the ACEX 1K device/package combinations that support SameFrame pin-outs for ACEX 1K devices. All FineLine BGA packages support SameFrame pin-outs, providing the flexibility to migrate not only from device to device within the same package, but also from one package to another. The I/O count will vary from device to device. For more information, search for "SameFrame" in MAX+PLUS II Help. | Table 10. ACEX 1 | K SameFrame Pin-Out Suppor | rt | |------------------|----------------------------|----------------------------| | Device | 256-Pin<br>FineLine<br>BGA | 484-Pin<br>FineLine<br>BGA | | EP1K10 | ✓ | (1) | | EP1K30 | ✓ | (1) | | EP1K50 | ✓ | ✓ | | EP1K100 | ✓ | ✓ | #### Note: This option is supported with a 256-pin FineLine BGA package and SameFrame migration. ## ClockLock & ClockBoost Features To support high-speed designs, -1 and -2 speed grade ACEX 1K devices offer ClockLock and ClockBoost circuitry containing a phase-locked loop (PLL) that is used to increase design speed and reduce resource usage. The ClockLock circuitry uses a synchronizing PLL that reduces the clock delay and skew within a device. This reduction minimizes clock-to-output and setup times while maintaining zero hold times. The ClockBoost circuitry, which provides a clock multiplier, allows the designer to enhance device area efficiency by sharing resources within the device. The ClockBoost feature allows the designer to distribute a low-speed clock and multiply that clock on-device. Combined, the ClockLock and ClockBoost features provide significant improvements in system performance and bandwidth. The ClockLock and ClockBoost features in ACEX 1K devices are enabled through the Altera software. External devices are not required to use these features. The output of the ClockLock and ClockBoost circuits is not available at any of the device pins. The ClockLock and ClockBoost circuitry lock onto the rising edge of the incoming clock. The circuit output can drive the clock inputs of registers only; the generated clock cannot be gated or inverted. The dedicated clock pin (GCLK1) supplies the clock to the ClockLock and ClockBoost circuitry. When the dedicated clock pin is driving the ClockLock or ClockBoost circuitry, it cannot drive elsewhere in the device. ## PCI Pull-Up Clamping Diode Option ACEX 1K devices have a pull-up clamping diode on every I/O, dedicated input, and dedicated clock pin. PCI clamping diodes clamp the signal to the $V_{\rm CCIO}$ value and are required for 3.3-V PCI compliance. Clamping diodes can also be used to limit overshoot in other systems. Clamping diodes are controlled on a pin-by-pin basis. When $V_{\rm CCIO}$ is 3.3 V, a pin that has the clamping diode option turned on can be driven by a 2.5-V or 3.3-V signal, but not a 5.0-V signal. When $V_{\rm CCIO}$ is 2.5 V, a pin that has the clamping diode option turned on can be driven by a 2.5-V signal, but not a 3.3-V or 5.0-V signal. Additionally, a clamping diode can be activated for a subset of pins, which allows a device to bridge between a 3.3-V PCI bus and a 5.0-V device. ## Slew-Rate Control The output buffer in each IOE has an adjustable output slew rate that can be configured for low-noise or high-speed performance. A slower slew rate reduces system noise and adds a maximum delay of 4.3 ns. The fast slew rate should be used for speed-critical outputs in systems that are adequately protected against noise. Designers can specify the slew rate pin-by-pin or assign a default slew rate to all pins on a device-wide basis. The slow slew rate setting affects only the falling edge of the output. ## **Open-Drain Output Option** ACEX 1K devices provide an optional open-drain output (electrically equivalent to open-collector output) for each I/O pin. This open-drain output enables the device to provide system-level control signals (e.g., interrupt and write enable signals) that can be asserted by any of several devices. It can also provide an additional wired- $\[OR]$ plane. ## MultiVolt I/O Interface The ACEX 1K device architecture supports the MultiVolt I/O interface feature, which allows ACEX 1K devices in all packages to interface with systems of differing supply voltages. These devices have one set of $V_{CC}$ pins for internal operation and input buffers (VCCINT), and another set for I/O output drivers (VCCIO). ## IEEE Std. 1149.1 (JTAG) Boundary-Scan Support All ACEX 1K devices provide JTAG BST circuitry that complies with the IEEE Std. 1149.1-1990 specification. ACEX 1K devices can also be configured using the JTAG pins through the ByteBlasterMV or BitBlaster download cable, or via hardware that uses the Jam<sup>TM</sup> Standard Test and Programming Language (STAPL), JEDEC standard JESD-71. JTAG boundary-scan testing can be performed before or after configuration, but not during configuration. ACEX 1K devices support the JTAG instructions shown in Table 14. | Table 14. ACEX 1K J | TAG Instructions | |---------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | JTAG Instruction | Description | | SAMPLE/PRELOAD | Allows a snapshot of signals at the device pins to be captured and examined during normal device operation and permits an initial data pattern to be output at the device pins. | | EXTEST | Allows the external circuitry and board-level interconnections to be tested by forcing a test pattern at the output pins and capturing test results at the input pins. | | BYPASS | Places the 1-bit bypass register between the TDI and TDO pins, allowing the BST data to pass synchronously through a selected device to adjacent devices during normal operation. | | USERCODE | Selects the user electronic signature (USERCODE) register and places it between the TDI and TDO pins, allowing the USERCODE to be serially shifted out of TDO. | | IDCODE | Selects the IDCODE register and places it between TDI and TDO, allowing the IDCODE to be serially shifted out of TDO. | | ICR Instructions | These instructions are used when configuring an ACEX 1K device via JTAG ports using a MasterBlaster, ByteBlasterMV, or BitBlaster download cable, or a Jam File (.jam) or Jam Byte-Code File (.jbc) via an embedded processor. | The instruction register length of ACEX 1K devices is 10 bits. The USERCODE register length in ACEX 1K devices is 32 bits; 7 bits are determined by the user, and 25 bits are pre-determined. Tables 15 and 16 show the boundary-scan register length and device IDCODE information for ACEX 1K devices. | Table 15. ACEX 1K Boundary-Scan Register Length | | | | | | | |-------------------------------------------------|-------------------------------|--|--|--|--|--| | Device | Boundary-Scan Register Length | | | | | | | EP1K10 | 438 | | | | | | | EP1K30 | 690 | | | | | | | EP1K50 | 798 | | | | | | | EP1K100 | 1,050 | | | | | | | Table 16. 32-Bit I | DCODE for ACE | X 1K Devices Note (1) | | | |--------------------|---------------------|-----------------------|-----------------------------------|---------------| | Device | | IDCODE (32 | Bits) | | | | Version<br>(4 Bits) | Part Number (16 Bits) | Manufacturer's Identity (11 Bits) | 1 (1 Bit) (2) | | EP1K10 | 0001 | 0001 0000 0001 0000 | 00001101110 | 1 | | EP1K30 | 0001 | 0001 0000 0011 0000 | 00001101110 | 1 | | EP1K50 | 0001 | 0001 0000 0101 0000 | 00001101110 | 1 | | EP1K100 | 0010 | 0000 0001 0000 0000 | 00001101110 | 1 | ## Notes to tables: - (1) The most significant bit (MSB) is on the left. - (2) The least significant bit (LSB) for all JTAG IDCODEs is 1. ACEX 1K devices include weak pull-up resistors on the JTAG pins. For more information, see the following documents: - Application Note 39 (IEEE Std. 1149.1 (JTAG) Boundary-Scan Testing in Altera Devices) - ByteBlasterMV Parallel Port Download Cable Data Sheet - BitBlaster Serial Download Cable Data Sheet - Jam Programming & Test Language Specification Figure 20 shows the timing requirements for the JTAG signals. Figure 20. ACEX 1K JTAG Waveforms Table 17 shows the timing parameters and values for ACEX 1K devices. | Symbol | Parameter | Min | Max | Unit | |-------------------|------------------------------------------------|-----|-----|------| | t <sub>JCP</sub> | TCK clock period | 100 | | ns | | t <sub>JCH</sub> | TCK clock high time | 50 | | ns | | t <sub>JCL</sub> | TCK clock low time | 50 | | ns | | t <sub>JPSU</sub> | JTAG port setup time | 20 | | ns | | t <sub>JPH</sub> | JTAG port hold time | 45 | | ns | | t <sub>JPCO</sub> | JTAG port clock to output | | 25 | ns | | t <sub>JPZX</sub> | JTAG port high impedance to valid output | | 25 | ns | | t <sub>JPXZ</sub> | JTAG port valid output to high impedance | | 25 | ns | | t <sub>JSSU</sub> | Capture register setup time | 20 | | ns | | t <sub>JSH</sub> | Capture register hold time | 45 | | ns | | t <sub>JSCO</sub> | Update register clock to output | | 35 | ns | | t <sub>JSZX</sub> | Update register high impedance to valid output | | 35 | ns | | t <sub>JSXZ</sub> | Update register valid output to high impedance | | 35 | ns | | Table 43. EP1K30 | External Bio | directional 1 | iming Para | meters No | otes (1), (2) | | | |----------------------------|--------------|---------------|------------|-----------|---------------|-----|----| | Symbol | | Unit | | | | | | | | -1 | | -2 | | -3 | | | | | Min | Max | Min | Max | Min | Max | | | t <sub>INSUBIDIR</sub> (3) | 2.8 | | 3.9 | | 5.2 | | ns | | t <sub>INHBIDIR</sub> (3) | 0.0 | | 0.0 | | 0.0 | | ns | | t <sub>INSUBIDIR</sub> (4) | 3.8 | | 4.9 | | - | | ns | | t <sub>INHBIDIR</sub> (4) | 0.0 | | 0.0 | | - | | ns | | toutcobidir (3) | 2.0 | 4.9 | 2.0 | 5.9 | 2.0 | 7.6 | ns | | t <sub>XZBIDIR</sub> (3) | | 6.1 | | 7.5 | | 9.7 | ns | | t <sub>ZXBIDIR</sub> (3) | | 6.1 | | 7.5 | | 9.7 | ns | | toutcobidir (4) | 0.5 | 3.9 | 0.5 | 4.9 | - | - | ns | | t <sub>XZBIDIR</sub> (4) | | 5.1 | | 6.5 | | - | ns | | t <sub>ZXBIDIR</sub> (4) | | 5.1 | | 6.5 | | _ | ns | #### Notes to tables: - (1) All timing parameters are described in Tables 22 through 29 in this data sheet. - (2) These parameters are specified by characterization. - (3) This parameter is measured without the use of the ClockLock or ClockBoost circuits. - (4) This parameter is measured with the use of the ClockLock or ClockBoost circuits. Tables 44 through 50 show EP1K50 device external timing parameters. | Symbol | | Speed Grade | | | | | | | | |---------------------|-----|-------------|-----|-----|-----|-----|----|--|--| | | -1 | | -2 | | -3 | | | | | | | Min | Max | Min | Max | Min | Max | | | | | $t_{LUT}$ | | 0.6 | | 0.8 | | 1.1 | ns | | | | t <sub>CLUT</sub> | | 0.5 | | 0.6 | | 0.8 | ns | | | | t <sub>RLUT</sub> | | 0.6 | | 0.7 | | 0.9 | ns | | | | t <sub>PACKED</sub> | | 0.2 | | 0.3 | | 0.4 | ns | | | | $t_{EN}$ | | 0.6 | | 0.7 | | 0.9 | ns | | | | t <sub>CICO</sub> | | 0.1 | | 0.1 | | 0.1 | ns | | | | t <sub>CGEN</sub> | | 0.4 | | 0.5 | | 0.6 | ns | | | | t <sub>CGENR</sub> | | 0.1 | | 0.1 | | 0.1 | ns | | | | CASC | | 0.5 | | 0.8 | | 1.0 | ns | | | | $t_{\rm C}$ | | 0.5 | | 0.6 | | 0.8 | ns | | | | Symbol | Speed Grade | | | | | | | | |-----------------------------|-------------|-----|-----|-----|-----|------|----|--| | | -1 | | -2 | | -3 | | | | | | Min | Max | Min | Max | Min | Max | | | | t <sub>INSUBIDIR</sub> (2) | 2.7 | | 3.2 | | 4.3 | | ns | | | t <sub>INHBIDIR</sub> (2) | 0.0 | | 0.0 | | 0.0 | | ns | | | t <sub>INSUBIDIR</sub> (3) | 3.7 | | 4.2 | | - | | ns | | | t <sub>INHBIDIR</sub> (3) | 0.0 | | 0.0 | | _ | | ns | | | t <sub>OUTCOBIDIR</sub> (2) | 2.0 | 4.5 | 2.0 | 5.2 | 2.0 | 7.3 | ns | | | t <sub>XZBIDIR</sub> (2) | | 6.8 | | 7.8 | | 10.1 | ns | | | t <sub>ZXBIDIR</sub> (2) | | 6.8 | | 7.8 | | 10.1 | ns | | | toutcobidir (3) | 0.5 | 3.5 | 0.5 | 4.2 | = | - | | | | t <sub>XZBIDIR</sub> (3) | | 6.8 | | 8.4 | | - | ns | | | t <sub>ZXBIDIR</sub> (3) | | 6.8 | | 8.4 | • | - | ns | | ## Notes to tables: - All timing parameters are described in Tables 22 through 29. This parameter is measured without use of the ClockLock or ClockBoost circuits. (2) - This parameter is measured with use of the ClockLock or ClockBoost circuits (3) | Symbol | | | Speed | Grade | | | Unit | |---------------------|-----|-----|-------|-------|-----|-----|------| | | -1 | | -2 | | - | 3 | | | | Min | Max | Min | Max | Min | Max | | | $t_{IOD}$ | | 1.7 | | 2.0 | | 2.6 | ns | | t <sub>IOC</sub> | | 0.0 | | 0.0 | | 0.0 | ns | | t <sub>IOCO</sub> | | 1.4 | | 1.6 | | 2.1 | ns | | t <sub>IOCOMB</sub> | | 0.5 | | 0.7 | | 0.9 | ns | | t <sub>IOSU</sub> | 0.8 | | 1.0 | | 1.3 | | ns | | t <sub>IOH</sub> | 0.7 | | 0.9 | | 1.2 | | ns | | t <sub>IOCLR</sub> | | 0.5 | | 0.7 | | 0.9 | ns | | t <sub>OD1</sub> | | 3.0 | | 4.2 | | 5.6 | ns | | t <sub>OD2</sub> | | 3.0 | | 4.2 | | 5.6 | ns | | t <sub>OD3</sub> | | 4.0 | | 5.5 | | 7.3 | ns | | $t_{XZ}$ | | 3.5 | | 4.6 | | 6.1 | ns | | $t_{ZX1}$ | | 3.5 | | 4.6 | | 6.1 | ns | | $t_{ZX2}$ | | 3.5 | | 4.6 | | 6.1 | ns | | $t_{ZX3}$ | | 4.5 | | 5.9 | | 7.8 | ns | | t <sub>INREG</sub> | | 2.0 | | 2.6 | | 3.5 | ns | | t <sub>IOFD</sub> | | 0.5 | | 0.8 | | 1.2 | ns | | t <sub>INCOMB</sub> | | 0.5 | | 0.8 | | 1.2 | ns | | Symbol | Speed Grade | | | | | | | |-------------------------|-------------|-----|-----|-----|------|-----|----| | | -1 | | -2 | | -3 | | | | | Min | Max | Min | Max | Min | Max | | | t <sub>EABAA</sub> | | 5.9 | | 7.6 | | 9.9 | ns | | t <sub>EABRCOMB</sub> | 5.9 | | 7.6 | | 9.9 | | ns | | t <sub>EABRCREG</sub> | 5.1 | | 6.5 | | 8.5 | | ns | | t <sub>EABWP</sub> | 2.7 | | 3.5 | | 4.7 | | ns | | t <sub>EABWCOMB</sub> | 5.9 | | 7.7 | | 10.3 | | ns | | t <sub>EABWCREG</sub> | 5.4 | | 7.0 | | 9.4 | | ns | | t <sub>EABDD</sub> | | 3.4 | | 4.5 | | 5.9 | ns | | t <sub>EABDATA</sub> CO | | 0.5 | | 0.7 | | 0.8 | ns | | t <sub>EABDATASU</sub> | 0.8 | | 1.0 | | 1.4 | | ns | | t <sub>EABDATAH</sub> | 0.1 | | 0.1 | | 0.2 | | ns | | t <sub>EABWESU</sub> | 1.1 | | 1.4 | | 1.9 | | ns | | t <sub>EABWEH</sub> | 0.0 | | 0.0 | | 0.0 | | ns | | t <sub>EABWDSU</sub> | 1.0 | | 1.3 | | 1.7 | | ns | | t <sub>EABWDH</sub> | 0.2 | | 0.2 | | 0.3 | | ns | | t <sub>EABWASU</sub> | 4.1 | | 5.2 | | 6.8 | | ns | | t <sub>EABWAH</sub> | 0.0 | | 0.0 | | 0.0 | | ns | | t <sub>EABWO</sub> | | 3.4 | | 4.5 | | 5.9 | ns | | Symbol | | | Speed | Grade | | | Unit | |--------------------------|-----|-----|-------|-------|-----|-----|------| | | -1 | | -2 | | _ | 3 | | | | Min | Max | Min | Max | Min | Max | | | t <sub>DIN2IOE</sub> | | 3.1 | | 3.6 | | 4.4 | ns | | t <sub>DIN2LE</sub> | | 0.3 | | 0.4 | | 0.5 | ns | | t <sub>DIN2DATA</sub> | | 1.6 | | 1.8 | | 2.0 | ns | | t <sub>DCLK2IOE</sub> | | 0.8 | | 1.1 | | 1.4 | ns | | t <sub>DCLK2LE</sub> | | 0.3 | | 0.4 | | 0.5 | ns | | t <sub>SAMELAB</sub> | | 0.1 | | 0.1 | | 0.2 | ns | | t <sub>SAMEROW</sub> | | 1.5 | | 2.5 | | 3.4 | ns | | t <sub>SAME</sub> COLUMN | | 0.4 | | 1.0 | | 1.6 | ns | | t <sub>DIFFROW</sub> | | 1.9 | | 3.5 | | 5.0 | ns | | t <sub>TWOROWS</sub> | | 3.4 | | 6.0 | | 8.4 | ns | | t <sub>LEPERIPH</sub> | | 4.3 | | 5.4 | | 6.5 | ns | | t <sub>LABCARRY</sub> | | 0.5 | | 0.7 | | 0.9 | ns | | t <sub>LABCASC</sub> | | 0.8 | | 1.0 | | 1.4 | ns | | Table 56. EP1K1 | 00 External 1 | iming Parar | neters N | otes (1), (2) | | | | |------------------------|---------------|-------------|----------|---------------|-----|------|----| | Symbol | | Unit | | | | | | | | -1 | | -2 | | -3 | | | | | Min Max | Min | Max | Min | Max | | | | t <sub>DRR</sub> | | 9.0 | | 12.0 | | 16.0 | ns | | t <sub>INSU</sub> (3) | 2.0 | | 2.5 | | 3.3 | | ns | | t <sub>INH</sub> (3) | 0.0 | | 0.0 | | 0.0 | | ns | | t <sub>оитсо</sub> (3) | 2.0 | 5.2 | 2.0 | 6.9 | 2.0 | 9.1 | ns | | t <sub>INSU</sub> (4) | 2.0 | | 2.2 | | _ | | ns | | t <sub>INH</sub> (4) | 0.0 | | 0.0 | | _ | | ns | | t <sub>OUTCO</sub> (4) | 0.5 | 3.0 | 0.5 | 4.6 | - | - | ns | | t <sub>PCISU</sub> | 3.0 | | 6.2 | | - | | ns | | t <sub>PCIH</sub> | 0.0 | | 0.0 | | - | | ns | | t <sub>PCICO</sub> | 2.0 | 6.0 | 2.0 | 6.9 | - | - | ns | | Symbol | Speed Grade | | | | | | | | |----------------------------|-------------|-----|-----|-----|-----|------|----|--| | | -1 | | -2 | | -3 | | | | | | Min | Max | Min | Max | Min | Max | | | | t <sub>INSUBIDIR</sub> (3) | 1.7 | | 2.5 | | 3.3 | | ns | | | t <sub>INHBIDIR</sub> (3) | 0.0 | | 0.0 | | 0.0 | | ns | | | t <sub>INSUBIDIR</sub> (4) | 2.0 | | 2.8 | | - | | ns | | | t <sub>INHBIDIR</sub> (4) | 0.0 | | 0.0 | | - | | ns | | | toutcobidir (3) | 2.0 | 5.2 | 2.0 | 6.9 | 2.0 | 9.1 | ns | | | t <sub>XZBIDIR</sub> (3) | | 5.6 | | 7.5 | | 10.1 | ns | | | t <sub>ZXBIDIR</sub> (3) | | 5.6 | | 7.5 | | 10.1 | ns | | | toutcobidir (4) | 0.5 | 3.0 | 0.5 | 4.6 | - | - | ns | | | t <sub>XZBIDIR</sub> (4) | | 4.6 | | 6.5 | | - | ns | | | t <sub>ZXBIDIR</sub> (4) | | 4.6 | | 6.5 | | - | ns | | ## Notes to tables: - (1) All timing parameters are described in Tables 22 through 29 in this data sheet. - (2) These parameters are specified by characterization. - (3) This parameter is measured without the use of the ClockLock or ClockBoost circuits. - (4) This parameter is measured with the use of the ClockLock or ClockBoost circuits. # Power Consumption The supply power (P) for ACEX 1K devices can be calculated with the following equation: $$P = P_{INT} + P_{IO} = (I_{CCSTANDBY} + I_{CCACTIVE}) \times V_{CC} + P_{IO}$$ The I<sub>CCACTIVE</sub> value depends on the switching frequency and the application logic. This value is calculated based on the amount of current that each LE typically consumes. The P<sub>IO</sub> value, which depends on the device output load characteristics and switching frequency, can be calculated using the guidelines given in *Application Note 74 (Evaluating Power for Altera Devices)*. Compared to the rest of the device, the embedded array consumes a negligible amount of power. Therefore, the embedded array can be ignored when calculating supply current. Figure 31. ACEX 1K I<sub>CCACTIVE</sub> vs. Operating Frequency # Configuration & Operation The ACEX 1K architecture supports several configuration schemes. This section summarizes the device operating modes and available device configuration schemes. ## **Operating Modes** The ACEX 1K architecture uses SRAM configuration elements that require configuration data to be loaded every time the circuit powers up. The process of physically loading the SRAM data into the device is called *configuration*. Before configuration, as $V_{CC}$ rises, the device initiates a Power-On Reset (POR). This POR event clears the device and prepares it for configuration. The ACEX 1K POR time does not exceed 50 $\mu s$ . When configuring with a configuration device, refer to the relevant configuration device data sheet for POR timing information. ## Revision History The information contained in the *ACEX 1K Programmable Logic Device Family Data Sheet* version 3.4 supersedes information published in previous versions. The following changes were made to the *ACEX 1K Programmable Logic Device Family Data Sheet* version 3.4: added extended temperature support.