Welcome to **E-XFL.COM** # Understanding <u>Embedded - FPGAs (Field Programmable Gate Array)</u> Embedded - FPGAs, or Field Programmable Gate Arrays, are advanced integrated circuits that offer unparalleled flexibility and performance for digital systems. Unlike traditional fixed-function logic devices, FPGAs can be programmed and reprogrammed to execute a wide array of logical operations, enabling customized functionality tailored to specific applications. This reprogrammability allows developers to iterate designs quickly and implement complex functions without the need for custom hardware. # **Applications of Embedded - FPGAs** The versatility of Embedded - FPGAs makes them indispensable in numerous fields. In telecommunications. | Details | | |--------------------------------|-----------------------------------------------------------| | Product Status | Obsolete | | Number of LABs/CLBs | 360 | | Number of Logic Elements/Cells | 2880 | | Total RAM Bits | 40960 | | Number of I/O | 186 | | Number of Gates | 199000 | | Voltage - Supply | 2.375V ~ 2.625V | | Mounting Type | Surface Mount | | Operating Temperature | -40°C ~ 85°C (TA) | | Package / Case | 256-BGA | | Supplier Device Package | 256-FBGA (17x17) | | Purchase URL | https://www.e-xfl.com/product-detail/intel/ep1k50fi256-2n | Email: info@E-XFL.COM Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong For more information on the configuration of ACEX 1K devices, see the following documents: - Configuration Devices for ACEX, APEX, FLEX, & Mercury Devices Data Sheet - MasterBlaster Serial/USB Communications Cable Data Sheet - ByteBlasterMV Parallel Port Download Cable Data Sheet - BitBlaster Serial Download Cable Data Sheet ACEX 1K devices are supported by Altera development systems, which are integrated packages that offer schematic, text (including AHDL), and waveform design entry, compilation and logic synthesis, full simulation and worst-case timing analysis, and device configuration. The software provides EDIF 2 0 0 and 3 0 0, LPM, VHDL, Verilog HDL, and other interfaces for additional design entry and simulation support from other industry-standard PC- and UNIX workstation-based EDA tools. The Altera software works easily with common gate array EDA tools for synthesis and simulation. For example, the Altera software can generate Verilog HDL files for simulation with tools such as Cadence Verilog-XL. Additionally, the Altera software contains EDA libraries that use device-specific features such as carry chains, which are used for fast counter and arithmetic functions. For instance, the Synopsys Design Compiler library supplied with the Altera development system includes DesignWare functions that are optimized for the ACEX 1K device architecture. The Altera development systems run on Windows-based PCs and Sun SPARCstation, and HP 9000 Series 700/800 workstations. For more information, see the MAX+PLUS II Programmable Logic Development System & Software Data Sheet and the Quartus Programmable Logic Development System & Software Data Sheet. # Functional Description Each ACEX 1K device contains an enhanced embedded array that implements memory and specialized logic functions, and a logic array that implements general logic. The embedded array consists of a series of EABs. When implementing memory functions, each EAB provides 4,096 bits, which can be used to create RAM, ROM, dual-port RAM, or first-in first-out (FIFO) functions. When implementing logic, each EAB can contribute 100 to 600 gates towards complex logic functions such as multipliers, microcontrollers, state machines, and DSP functions. EABs can be used independently, or multiple EABs can be combined to implement larger functions. # Carry Chain The carry chain provides a very fast (as low as 0.2 ns) carry-forward function between LEs. The carry-in signal from a lower-order bit drives forward into the higher-order bit via the carry chain, and feeds into both the LUT and the next portion of the carry chain. This feature allows the ACEX 1K architecture to efficiently implement high-speed counters, adders, and comparators of arbitrary width. Carry chain logic can be created automatically by the compiler during design processing, or manually by the designer during design entry. Parameterized functions, such as LPM and DesignWare functions, automatically take advantage of carry chains. Carry chains longer than eight LEs are automatically implemented by linking LABs together. For enhanced fitting, a long carry chain skips alternate LABs in a row. A carry chain longer than one LAB skips either from even-numbered LAB to even-numbered LAB, or from odd-numbered LAB to odd-numbered LAB. For example, the last LE of the first LAB in a row carries to the first LE of the third LAB in the row. The carry chain does not cross the EAB at the middle of the row. For instance, in the EP1K50 device, the carry chain stops at the eighteenth LAB, and a new carry chain begins at the nineteenth LAB. Figure 9 shows how an n-bit full adder can be implemented in n+1 LEs with the carry chain. One portion of the LUT generates the sum of two bits using the input signals and the carry-in signal; the sum is routed to the output of the LE. The register can be bypassed for simple adders or used for an accumulator function. Another portion of the LUT and the carry chain logic generates the carry-out signal, which is routed directly to the carry-in signal of the next-higher-order bit. The final carry-out signal is routed to an LE, where it can be used as a general-purpose signal. #### Normal Mode The normal mode is suitable for general logic applications and wide decoding functions that can take advantage of a cascade chain. In normal mode, four data inputs from the LAB local interconnect and the carry-in are inputs to a 4-input LUT. The compiler automatically selects the carry-in or the DATA3 signal as one of the inputs to the LUT. The LUT output can be combined with the cascade-in signal to form a cascade chain through the cascade-out signal. Either the register or the LUT can be used to drive both the local interconnect and the FastTrack Interconnect routing structure at the same time. The LUT and the register in the LE can be used independently (register packing). To support register packing, the LE has two outputs; one drives the local interconnect, and the other drives the FastTrack Interconnect routing structure. The DATA4 signal can drive the register directly, allowing the LUT to compute a function that is independent of the registered signal; a 3-input function can be computed in the LUT, and a fourth independent signal can be registered. Alternatively, a 4-input function can be generated, and one of the inputs to this function can be used to drive the register. The register in a packed LE can still use the clock enable, clear, and preset signals in the LE. In a packed LE, the register can drive the FastTrack Interconnect routing structure while the LUT drives the local interconnect, or vice versa. #### Arithmetic Mode The arithmetic mode offers two 3-input LUTs that are ideal for implementing adders, accumulators, and comparators. One LUT computes a 3-input function; the other generates a carry output. As shown in Figure 11, the first LUT uses the carry-in signal and two data inputs from the LAB local interconnect to generate a combinatorial or registered output. For example, in an adder, this output is the sum of three signals: a, b, and carry-in. The second LUT uses the same three signals to generate a carry-out signal, thereby creating a carry chain. The arithmetic mode also supports simultaneous use of the cascade chain. # **Up/Down Counter Mode** The up/down counter mode offers counter enable, clock enable, synchronous up/down control, and data loading options. These control signals are generated by the data inputs from the LAB local interconnect, the carry-in signal, and output feedback from the programmable register. Two 3-input LUTs are used; one generates the counter data, and the other generates the fast carry bit. A 2-to-1 multiplexer provides synchronous loading. Data can also be loaded asynchronously with the clear and preset register control signals without using the LUT resources. # **Clearable Counter Mode** The clearable counter mode is similar to the up/down counter mode, but it supports a synchronous clear instead of the up/down control. The clear function is substituted for the cascade-in signal in the up/down counter mode. Two 3-input LUTs are used; one generates the counter data, and the other generates the fast carry bit. Synchronous loading is provided by a 2-to-1 multiplexer. The output of this multiplexer is AND ed with a synchronous clear signal. # Internal Tri-State Emulation Internal tri-state emulation provides internal tri-states without the limitations of a physical tri-state bus. In a physical tri-state bus, the tri-state buffers' output enable (OE) signals select which signal drives the bus. However, if multiple OE signals are active, contending signals can be driven onto the bus. Conversely, if no OE signals are active, the bus will float. Internal tri-state emulation resolves contending tri-state buffers to a low value and floating buses to a high value, thereby eliminating these problems. The Altera software automatically implements tri-state bus functionality with a multiplexer. # Clear & Preset Logic Control Logic for the programmable register's clear and preset functions is controlled by the DATA3, LABCTRL1, and LABCTRL2 inputs to the LE. The clear and preset control structure of the LE asynchronously loads signals into a register. Either LABCTRL1 or LABCTRL2 can control the asynchronous clear. Alternatively, the register can be set up so that LABCTRL1 implements an asynchronous load. The data to be loaded is driven to DATA3; when LABCTRL1 is asserted, DATA3 is loaded into the register. During compilation, the compiler automatically selects the best control signal implementation. Because the clear and preset functions are active-low, the Compiler automatically assigns a logic high to an unused clear or preset. The clear and preset logic is implemented in one of the following six modes chosen during design entry: - Asynchronous clear - Asynchronous preset - Asynchronous clear and preset - Asynchronous load with clear - Asynchronous load with preset - Asynchronous load without clear or preset In addition to the six clear and preset modes, ACEX 1K devices provide a chip-wide reset pin that can reset all registers in the device. Use of this feature is set during design entry. In any of the clear and preset modes, the chip-wide reset overrides all other signals. Registers with asynchronous presets may be preset when the chip-wide reset is asserted. Inversion can be used to implement the asynchronous preset. Figure 12 shows examples of how to setup the preset and clear inputs for the desired functionality. Figure 12. ACEX 1K LE Clear & Preset Modes # FastTrack Interconnect Routing Structure In the ACEX 1K architecture, connections between LEs, EABs, and device I/O pins are provided by the FastTrack Interconnect routing structure, which is a series of continuous horizontal and vertical routing channels that traverse the device. This global routing structure provides predictable performance, even in complex designs. In contrast, the segmented routing in FPGAs requires switch matrices to connect a variable number of routing paths, increasing the delays between logic resources and reducing performance. The FastTrack Interconnect routing structure consists of row and column interconnect channels that span the entire device. Each row of LABs is served by a dedicated row interconnect. The row interconnect can drive I/O pins and feed other LABs in the row. The column interconnect routes signals between rows and can drive I/O pins. Row channels drive into the LAB or EAB local interconnect. The row signal is buffered at every LAB or EAB to reduce the effect of fan-out on delay. A row channel can be driven by an LE or by one of three column channels. These four signals feed dual 4-to-1 multiplexers that connect to two specific row channels. These multiplexers, which are connected to each LE, allow column channels to drive row channels even when all eight LEs in a LAB drive the row interconnect. Each column of LABs or EABs is served by a dedicated column interconnect. The column interconnect that serves the EABs has twice as many channels as other column interconnects. The column interconnect can then drive I/O pins or another row's interconnect to route the signals to other LABs or EABs in the device. A signal from the column interconnect, which can be either the output of a LE or an input from an I/O pin, must be routed to the row interconnect before it can enter a LAB or EAB. Each row channel that is driven by an IOE or EAB can drive one specific column channel. Access to row and column channels can be switched between LEs in adjacent pairs of LABs. For example, a LE in one LAB can drive the row and column channels normally driven by a particular LE in the adjacent LAB in the same row, and vice versa. This flexibility enables routing resources to be used more efficiently. Figure 13 shows the ACEX 1K LAB. Figure 13. ACEX 1K LAB Connections to Row & Column Interconnect When dedicated inputs drive non-inverted and inverted peripheral clears, clock enables, and output enables, two signals on the peripheral control bus will be used. Table 7 lists the sources for each peripheral control signal and shows how the output enable, clock enable, clock, and clear signals share 12 peripheral control signals. Table 7 also shows the rows that can drive global signals. | Table 7. Peripheral Bus Sources for ACEX Devices | | | | | | | | | | |--------------------------------------------------|--------|--------|--------|---------|--|--|--|--|--| | Peripheral Control Signal | EP1K10 | EP1K30 | EP1K50 | EP1K100 | | | | | | | OE0 | Row A | Row A | Row A | Row A | | | | | | | OE1 | Row A | Row B | Row B | Row C | | | | | | | OE2 | Row B | Row C | Row D | Row E | | | | | | | OE3 | Row B | Row D | Row F | Row L | | | | | | | OE4 | Row C | Row E | Row H | Row I | | | | | | | OE5 | Row C | Row F | Row J | Row K | | | | | | | CLKENAO/CLKO/GLOBALO | Row A | Row A | Row A | Row F | | | | | | | CLKENA1/OE6/GLOBAL1 | Row A | Row B | Row C | Row D | | | | | | | CLKENA2/CLR0 | Row B | Row C | Row E | Row B | | | | | | | CLKENA3/OE7/GLOBAL2 | Row B | Row D | Row G | Row H | | | | | | | CLKENA4/CLR1 | Row C | Row E | Row I | Row J | | | | | | | CLKENA5/CLK1/GLOBAL3 | Row C | Row F | Row J | Row G | | | | | | Signals on the peripheral control bus can also drive the four global signals, referred to as <code>GLOBALO</code> through <code>GLOBALO</code>. An internally generated signal can drive a global signal, providing the same low-skew, low-delay characteristics as a signal driven by an input pin. An LE drives the global signal by driving a row line that drives the peripheral bus which then drives the global signal. This feature is ideal for internally generated clear or clock signals with high fan-out. However, internally driven global signals offer no advantage over the general-purpose interconnect for routing data signals. The chip-wide output enable pin is an active-high pin that can be used to tri-state all pins on the device. This option can be set in the Altera software. The built-in I/O pin pull-up resistors (which are active during configuration) are active when the chip-wide output enable pin is asserted. The registers in the IOE can also be reset by the chip-wide reset pin. # Row-to-IOE Connections When an IOE is used as an input signal, it can drive two separate row channels. The signal is accessible by all LEs within that row. When an IOE is used as an output, the signal is driven by a multiplexer that selects a signal from the row channels. Up to eight IOEs connect to each side of each row channel (see Figure 16). Figure 16. ACEX 1K Row-to-IOE Connections Note (1) #### Note: (1) The values for m and n are shown in Table 8. Table 8 lists the ACEX 1K row-to-IOE interconnect resources. | Table 8. ACEX 1K Row-to-IOE Interconnect Resources | | | | | | | | | |-----------------------------------------------------|-----|----|--|--|--|--|--|--| | Device Channels per Row (n) Row Channels per Pin (n | | | | | | | | | | EP1K10 | 144 | 18 | | | | | | | | EP1K30 | 216 | 27 | | | | | | | | EP1K50 | 216 | 27 | | | | | | | | EP1K100 | 312 | 39 | | | | | | | # Column-to-IOE Connections When an IOE is used as an input, it can drive up to two separate column channels. When an IOE is used as an output, the signal is driven by a multiplexer that selects a signal from the column channels. Two IOEs connect to each side of the column channels. Each IOE can be driven by column channels via a multiplexer. The set of column channels is different for each IOE (see Figure 17). Each IOE is driven by a m-to-1 multiplexer Column Interconnect Figure 17. ACEX 1K Column-to-IOE Connections Note (1) # Note: The values for m and n are shown in Table 9. Table 9 lists the ACEX 1K column-to-IOE interconnect resources. Each IOE can drive two column channels. | Table 9. ACEX 1K Column-to-IOE Interconnect Resources | | | | | | | | | |-------------------------------------------------------|-------------------------|-----------------------------|--|--|--|--|--|--| | Device | Channels per Column (n) | Column Channels per Pin (m) | | | | | | | | EP1K10 | 24 | 16 | | | | | | | | EP1K30 | 24 | 16 | | | | | | | | EP1K50 | 24 | 16 | | | | | | | | EP1K100 | 24 | 16 | | | | | | | | Table 16. 32-Bit IDCODE for ACEX 1K Devices Note (1) | | | | | | | | | | |------------------------------------------------------|---------------------|-----------------------|-----------------------------------|---------------|--|--|--|--|--| | Device | | IDCODE (32 Bits) | | | | | | | | | | Version<br>(4 Bits) | Part Number (16 Bits) | Manufacturer's Identity (11 Bits) | 1 (1 Bit) (2) | | | | | | | EP1K10 | 0001 | 0001 0000 0001 0000 | 00001101110 | 1 | | | | | | | EP1K30 | 0001 | 0001 0000 0011 0000 | 00001101110 | 1 | | | | | | | EP1K50 | 0001 | 0001 0000 0101 0000 | 00001101110 | 1 | | | | | | | EP1K100 | 0010 | 0000 0001 0000 0000 | 00001101110 | 1 | | | | | | # Notes to tables: - (1) The most significant bit (MSB) is on the left. - (2) The least significant bit (LSB) for all JTAG IDCODEs is 1. ACEX 1K devices include weak pull-up resistors on the JTAG pins. For more information, see the following documents: - Application Note 39 (IEEE Std. 1149.1 (JTAG) Boundary-Scan Testing in Altera Devices) - ByteBlasterMV Parallel Port Download Cable Data Sheet - BitBlaster Serial Download Cable Data Sheet - Jam Programming & Test Language Specification Figure 20 shows the timing requirements for the JTAG signals. Figure 20. ACEX 1K JTAG Waveforms Table 17 shows the timing parameters and values for ACEX 1K devices. | Symbol | Parameter | Min | Max | Unit | |-------------------|------------------------------------------------|-----|-----|------| | t <sub>JCP</sub> | TCK clock period | 100 | | ns | | t <sub>JCH</sub> | TCK clock high time | 50 | | ns | | t <sub>JCL</sub> | TCK clock low time | 50 | | ns | | t <sub>JPSU</sub> | JTAG port setup time | 20 | | ns | | t <sub>JPH</sub> | JTAG port hold time | 45 | | ns | | t <sub>JPCO</sub> | JTAG port clock to output | | 25 | ns | | t <sub>JPZX</sub> | JTAG port high impedance to valid output | | 25 | ns | | t <sub>JPXZ</sub> | JTAG port valid output to high impedance | | 25 | ns | | t <sub>JSSU</sub> | Capture register setup time | 20 | | ns | | t <sub>JSH</sub> | Capture register hold time | 45 | | ns | | t <sub>JSCO</sub> | Update register clock to output | | 35 | ns | | t <sub>JSZX</sub> | Update register high impedance to valid output | | 35 | ns | | t <sub>JSXZ</sub> | Update register valid output to high impedance | | 35 | ns | | Table 21. ACEX 1K Device Capacitance Note (14) | | | | | | | | | | | |------------------------------------------------|------------------------------------------|-------------------------------------|-----|-----|------|--|--|--|--|--| | Symbol | Parameter | Conditions | Min | Max | Unit | | | | | | | C <sub>IN</sub> | Input capacitance | V <sub>IN</sub> = 0 V, f = 1.0 MHz | | 10 | pF | | | | | | | C <sub>INCLK</sub> | Input capacitance on dedicated clock pin | V <sub>IN</sub> = 0 V, f = 1.0 MHz | | 12 | pF | | | | | | | C <sub>OUT</sub> | Output capacitance | V <sub>OUT</sub> = 0 V, f = 1.0 MHz | | 10 | pF | | | | | | #### Notes to tables: - (1) See the Operating Requirements for Altera Devices Data Sheet. - (2) Minimum DC input voltage is -0.5 V. During transitions, the inputs may undershoot to -2.0 V for input currents less than 100 mA and periods shorter than 20 ns. - (3) Numbers in parentheses are for industrial- and extended-temperature-range devices. - (4) Maximum $V_{CC}$ rise time is 100 ms, and $V_{CC}$ must rise monotonically. - (5) All pins, including dedicated inputs, clock, I/O, and JTAG pins, may be driven before V<sub>CCINT</sub> and V<sub>CCIO</sub> are powered. - (6) Typical values are for $T_A = 25^{\circ}$ C, $V_{CCINT} = 2.5$ V, and $V_{CCIO} = 2.5$ V or 3.3 V. - (7) These values are specified under the ACEX 1K Recommended Operating Conditions shown in Table 19 on page 46. - (8) The ACEX 1K input buffers are compatible with 2.5-V, 3.3-V (LVTTL and LVCMOS), and 5.0-V TTL and CMOS signals. Additionally, the input buffers are 3.3-V PCI compliant when V<sub>CCIO</sub> and V<sub>CCINT</sub> meet the relationship shown in Figure 22. - The I<sub>OH</sub> parameter refers to high-level TTL, PCI, or CMOS output current. - (10) The $I_{OL}$ parameter refers to low-level TTL, PCI, or CMOS output current. This parameter applies to open-drain pins as well as output pins. - (11) This value is specified for normal device operation. The value may vary during power-up. - (12) This parameter applies to -1 speed grade commercial temperature devices and -2 speed grade industrial and extended temperature devices. - (13) Pin pull-up resistance values will be lower if the pin is driven higher than V<sub>CCIO</sub> by an external source. - (14) Capacitance is sample-tested only. Figure 26. ACEX 1K Device IOE Timing Model Figure 27. ACEX 1K Device EAB Timing Model Figure 28. Synchronous Bidirectional Pin External Timing Model Tables 29 and 30 show the asynchronous and synchronous timing waveforms, respectively, for the EAB macroparameters in Table 24. Figure 29. EAB Asynchronous Timing Waveforms # **EAB Asynchronous Write** | Symbol | | | Speed | Grade | | | Unit | |---------------------|-----|-----|-------|-------|-----|------|------| | | - | 1 | -2 | | -3 | | | | | Min | Max | Min | Max | Min | Max | | | $t_{IOD}$ | | 2.6 | | 3.1 | | 4.0 | ns | | t <sub>IOC</sub> | | 0.3 | | 0.4 | | 0.5 | ns | | t <sub>IOCO</sub> | | 0.9 | | 1.0 | | 1.4 | ns | | t <sub>IOCOMB</sub> | | 0.0 | | 0.0 | | 0.0 | ns | | t <sub>iosu</sub> | 1.3 | | 1.5 | | 2.0 | | ns | | t <sub>IOH</sub> | 0.9 | | 1.0 | | 1.4 | | ns | | t <sub>IOCLR</sub> | | 1.1 | | 1.3 | | 1.7 | ns | | t <sub>OD1</sub> | | 3.1 | | 3.7 | | 4.1 | ns | | t <sub>OD2</sub> | | 2.6 | | 3.3 | | 3.9 | ns | | t <sub>OD3</sub> | | 5.8 | | 6.9 | | 8.3 | ns | | $t_{XZ}$ | | 3.8 | | 4.5 | | 5.9 | ns | | $t_{ZX1}$ | | 3.8 | | 4.5 | | 5.9 | ns | | $t_{ZX2}$ | | 3.3 | | 4.1 | | 5.7 | ns | | $t_{ZX3}$ | | 6.5 | | 7.7 | | 10.1 | ns | | t <sub>INREG</sub> | | 3.7 | | 4.3 | | 5.7 | ns | | t <sub>IOFD</sub> | | 0.9 | | 1.0 | | 1.4 | ns | | t <sub>INCOMB</sub> | | 1.9 | | 2.3 | | 3.0 | ns | | Symbol | | | Speed | Grade | | | Unit | |--------------------------|-----|-----|-------|-------|-----|-----|------| | | - | 1 | -2 | | -3 | | | | | Min | Max | Min | Max | Min | Max | | | t <sub>DIN2IOE</sub> | | 2.3 | | 2.7 | | 3.6 | ns | | t <sub>DIN2LE</sub> | | 0.8 | | 1.1 | | 1.4 | ns | | t <sub>DIN2DATA</sub> | | 1.1 | | 1.4 | | 1.8 | ns | | t <sub>DCLK2IOE</sub> | | 2.3 | | 2.7 | | 3.6 | ns | | t <sub>DCLK2LE</sub> | | 0.8 | | 1.1 | | 1.4 | ns | | t <sub>SAMELAB</sub> | | 0.1 | | 0.1 | | 0.2 | ns | | t <sub>SAMEROW</sub> | | 1.8 | | 2.1 | | 2.9 | ns | | t <sub>SAME</sub> COLUMN | | 0.3 | | 0.4 | | 0.7 | ns | | t <sub>DIFFROW</sub> | | 2.1 | | 2.5 | | 3.6 | ns | | t <sub>TWOROWS</sub> | | 3.9 | | 4.6 | | 6.5 | ns | | t <sub>LEPERIPH</sub> | | 3.3 | | 3.7 | | 4.8 | ns | | t <sub>LABCARRY</sub> | | 0.3 | | 0.4 | | 0.5 | ns | | t <sub>LABCASC</sub> | | 0.9 | | 1.0 | | 1.4 | ns | | Table 35. EP1K10 External Timing Parameters Note (1) | | | | | | | | | | | |------------------------------------------------------|-----|------|-----|-----|-----|------|----|--|--|--| | Symbol | | Unit | | | | | | | | | | | -1 | | - | -2 | | 3 | | | | | | | Min | Max | Min | Max | Min | Max | | | | | | t <sub>DRR</sub> | | 7.5 | | 9.5 | | 12.5 | ns | | | | | t <sub>INSU</sub> (2), (3) | 2.4 | | 2.7 | | 3.6 | | ns | | | | | t <sub>INH</sub> (2), (3) | 0.0 | | 0.0 | | 0.0 | | ns | | | | | t <sub>оитсо</sub> (2), (3) | 2.0 | 6.6 | 2.0 | 7.8 | 2.0 | 9.6 | ns | | | | | t <sub>INSU</sub> (4), (3) | 1.4 | | 1.7 | | - | | ns | | | | | t <sub>INH</sub> (4), (3) | 0.5 | 5.1 | 0.5 | 6.4 | - | - | ns | | | | | t <sub>оитсо</sub> (4), (3) | 0.0 | | 0.0 | | - | | ns | | | | | t <sub>PCISU</sub> (3) | 3.0 | | 4.2 | | 6.4 | | ns | | | | | t <sub>PCIH</sub> (3) | 0.0 | | 0.0 | | _ | | ns | | | | | t <sub>PCICO</sub> (3) | 2.0 | 6.0 | 2.0 | 7.5 | 2.0 | 10.2 | ns | | | | | Symbol | | | Speed | Grade | | | Unit | |--------------------------|-----|-----|-------|-------|-----|-----|------| | | - | 1 | -2 | | -3 | | | | | Min | Max | Min | Max | Min | Max | | | t <sub>DIN2IOE</sub> | | 3.1 | | 3.7 | | 4.6 | ns | | t <sub>DIN2LE</sub> | | 1.7 | | 2.1 | | 2.7 | ns | | t <sub>DIN2DATA</sub> | | 2.7 | | 3.1 | | 5.1 | ns | | t <sub>DCLK2IOE</sub> | | 1.6 | | 1.9 | | 2.6 | ns | | t <sub>DCLK2LE</sub> | | 1.7 | | 2.1 | | 2.7 | ns | | t <sub>SAMELAB</sub> | | 0.1 | | 0.1 | | 0.2 | ns | | t <sub>SAMEROW</sub> | | 1.5 | | 1.7 | | 2.4 | ns | | t <sub>SAME</sub> COLUMN | | 1.0 | | 1.3 | | 2.1 | ns | | t <sub>DIFFROW</sub> | | 2.5 | | 3.0 | | 4.5 | ns | | t <sub>TWOROWS</sub> | | 4.0 | | 4.7 | | 6.9 | ns | | t <sub>LEPERIPH</sub> | | 2.6 | | 2.9 | | 3.4 | ns | | t <sub>LABCARRY</sub> | | 0.1 | | 0.2 | | 0.2 | ns | | t <sub>LABCASC</sub> | | 0.8 | | 1.0 | | 1.3 | ns | | Table 49. EP1K50 External Timing Parameters Note (1) | | | | | | | | | | | |--------------------------------------------------------|-----|------|-----|-----|-----|------|----|--|--|--| | Symbol | | Unit | | | | | | | | | | | -1 | | -2 | | -3 | | | | | | | | Min | Max | Min | Max | Min | Max | | | | | | t <sub>DRR</sub> | | 8.0 | | 9.5 | | 12.5 | ns | | | | | t <sub>INSU</sub> (2) | 2.4 | | 2.9 | | 3.9 | | ns | | | | | t <sub>INH</sub> (2) | 0.0 | | 0.0 | | 0.0 | | ns | | | | | t <sub>оитсо</sub> (2) | 2.0 | 4.3 | 2.0 | 5.2 | 2.0 | 7.3 | ns | | | | | t <sub>INSU</sub> (3) | 2.4 | | 2.9 | | - | | ns | | | | | t <sub>INH</sub> (3) | 0.0 | | 0.0 | | - | | ns | | | | | t <sub>оитсо</sub> (3) | 0.5 | 3.3 | 0.5 | 4.1 | - | - | ns | | | | | t <sub>PCISU</sub> | 2.4 | | 2.9 | | - | | ns | | | | | t <sub>PCIH</sub> | 0.0 | | 0.0 | | - | | ns | | | | | t <sub>PCICO</sub> | 2.0 | 6.0 | 2.0 | 7.7 | - | - | ns | | | | | Symbol | Speed Grade | | | | | | | | | |---------------------|-------------|-----|-----|-----|-----|-----|----|--|--| | | -1 | | -2 | | -3 | | | | | | | Min | Max | Min | Max | Min | Max | | | | | $t_{IOD}$ | | 1.7 | | 2.0 | | 2.6 | ns | | | | t <sub>IOC</sub> | | 0.0 | | 0.0 | | 0.0 | ns | | | | t <sub>IOCO</sub> | | 1.4 | | 1.6 | | 2.1 | ns | | | | t <sub>IOCOMB</sub> | | 0.5 | | 0.7 | | 0.9 | ns | | | | t <sub>IOSU</sub> | 0.8 | | 1.0 | | 1.3 | | ns | | | | t <sub>IOH</sub> | 0.7 | | 0.9 | | 1.2 | | ns | | | | t <sub>IOCLR</sub> | | 0.5 | | 0.7 | | 0.9 | ns | | | | t <sub>OD1</sub> | | 3.0 | | 4.2 | | 5.6 | ns | | | | t <sub>OD2</sub> | | 3.0 | | 4.2 | | 5.6 | ns | | | | t <sub>OD3</sub> | | 4.0 | | 5.5 | | 7.3 | ns | | | | $t_{XZ}$ | | 3.5 | | 4.6 | | 6.1 | ns | | | | $t_{ZX1}$ | | 3.5 | | 4.6 | | 6.1 | ns | | | | $t_{ZX2}$ | | 3.5 | | 4.6 | | 6.1 | ns | | | | $t_{ZX3}$ | | 4.5 | | 5.9 | | 7.8 | ns | | | | t <sub>INREG</sub> | | 2.0 | | 2.6 | | 3.5 | ns | | | | t <sub>IOFD</sub> | | 0.5 | | 0.8 | | 1.2 | ns | | | | t <sub>INCOMB</sub> | | 0.5 | | 0.8 | | 1.2 | ns | | | | Symbol | Speed Grade | | | | | | | | | |------------------------|-------------|-----|-----|-----|-----|-----|----|--|--| | | -1 | | -2 | | -3 | | | | | | | Min | Max | Min | Max | Min | Max | | | | | t <sub>EABDATA1</sub> | | 1.5 | | 2.0 | | 2.6 | ns | | | | t <sub>EABDATA1</sub> | | 0.0 | | 0.0 | | 0.0 | ns | | | | t <sub>EABWE1</sub> | | 1.5 | | 2.0 | | 2.6 | ns | | | | t <sub>EABWE2</sub> | | 0.3 | | 0.4 | | 0.5 | ns | | | | t <sub>EABRE1</sub> | | 0.3 | | 0.4 | | 0.5 | ns | | | | t <sub>EABRE2</sub> | | 0.0 | | 0.0 | | 0.0 | ns | | | | t <sub>EABCLK</sub> | | 0.0 | | 0.0 | | 0.0 | ns | | | | t <sub>EABCO</sub> | | 0.3 | | 0.4 | | 0.5 | ns | | | | t <sub>EABBYPASS</sub> | | 0.1 | | 0.1 | | 0.2 | ns | | | | t <sub>EABSU</sub> | 0.8 | | 1.0 | | 1.4 | | ns | | | | t <sub>EABH</sub> | 0.1 | | 0.1 | | 0.2 | | ns | | | | t <sub>EABCLR</sub> | 0.3 | | 0.4 | | 0.5 | | ns | | | | $t_{AA}$ | | 4.0 | | 5.1 | | 6.6 | ns | | | | $t_{WP}$ | 2.7 | | 3.5 | | 4.7 | | ns | | | | t <sub>RP</sub> | 1.0 | | 1.3 | | 1.7 | | ns | | | | t <sub>WDSU</sub> | 1.0 | | 1.3 | | 1.7 | | ns | | | | $t_{WDH}$ | 0.2 | | 0.2 | | 0.3 | | ns | | | | t <sub>WASU</sub> | 1.6 | | 2.1 | | 2.8 | | ns | | | | t <sub>WAH</sub> | 1.6 | | 2.1 | | 2.8 | | ns | | | | t <sub>RASU</sub> | 3.0 | | 3.9 | | 5.2 | | ns | | | | t <sub>RAH</sub> | 0.1 | | 0.1 | | 0.2 | | ns | | | | $t_{WO}$ | | 1.5 | | 2.0 | | 2.6 | ns | | | | $t_{DD}$ | | 1.5 | | 2.0 | | 2.6 | ns | | | | t <sub>EABOUT</sub> | | 0.2 | | 0.3 | | 0.3 | ns | | | | t <sub>EABCH</sub> | 1.5 | | 2.0 | | 2.5 | | ns | | | | t <sub>EABCL</sub> | 2.7 | | 3.5 | | 4.7 | | ns | | |